

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | I <sup>2</sup> C, LINbus, UART/USART                                            |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 29                                                                              |
| Program Memory Size        | 64KB (64K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 4K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                                     |
| Data Converters            | A/D 11x8/10b                                                                    |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 38-SSOP (0.240", 6.10mm Width)                                                  |
| Supplier Device Package    | 38-SSOP                                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f107demsp-v0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

RL78/I1A 1. OUTLINE

## 1.3.2 30-pin products

• 30-pin plastic LSSOP (7.62 mm (300))



Caution Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F).

- Remarks 1. For pin identification, see 1.4 Pin Identification.
  - 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR1) or the input switch control register (ISC). See Figure 4-8 Format of Peripheral I/O Redirection Register (PIOR1) and Figure 15-20 Format of Input Switch Control Register (ISC) in the RL78/I1A User's Manual.

## Absolute Maximum Ratings ( $T_A = 25$ °C) (2/2)

| Parameter                 | Symbols          |                                | Conditions                                                                                | Ratings     | Unit |
|---------------------------|------------------|--------------------------------|-------------------------------------------------------------------------------------------|-------------|------|
| Output current, high      | lон1 Per pin     |                                | P02, P03, P05, P06, P10 to P12,<br>P30, P31, P40, P75 to P77, P120,<br>P147, P200 to P206 | -40         | mA   |
|                           |                  | Total of all pins              | P02, P03, P40, P120                                                                       | -70         | mA   |
|                           |                  | –170 mA                        | P05, P06, P10 to P12, P30, P31, P75 to P77, P147, P200 to P206                            | -100        | mA   |
|                           | lон2             | Per pin P20 to P22, P24 to P27 |                                                                                           | -0.5        | mA   |
|                           |                  | Total of all pins              |                                                                                           | -2          | mA   |
| Output current, low local | lo <sub>L1</sub> | Per pin                        | P02, P03, P05, P06, P10 to P12,<br>P30, P31, P40, P75 to P77, P120,<br>P147, P200 to P206 | 40          | mA   |
|                           |                  | Total of all pins              | P02, P03, P40, P120                                                                       | 70          | mA   |
|                           |                  | 170 mA                         | P05, P06, P10 to P12, P30, P31, P75 to P77, P147, P200 to P206                            | 100         | mA   |
|                           | lo <sub>L2</sub> | Per pin                        | P20 to P22, P24 to P27                                                                    | 1           | mA   |
|                           |                  | Total of all pins              |                                                                                           | 5           | mA   |
| Operating ambient         | TA               | In normal operation            | on mode                                                                                   | -40 to +105 | °C   |
| temperature               |                  | In flash memory p              | programming mode                                                                          |             |      |
| Storage temperature       | T <sub>stg</sub> |                                |                                                                                           | -65 to +150 | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

- Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, comparator, programmable gain amplifier, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 3. When high-speed system clock and subsystem clock are stopped.
  - **4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - **5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz}$  to 32 MHz LS (low-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz}$  to 8 MHz

- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C

#### 2.5 Peripheral Functions Characteristics

### **AC Timing Test Points**



#### 2.5.1 Serial array unit 0, 4 (UART0, UART1, CSI00, DALI/UART4)

# (1) During communication at same potential (UART mode) $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$

| Parameter                       | Symbol | Conditions                     |                                                                             | ` `  | peed main)<br>ode | LS (low-sp<br>Mo | <i>'</i> | Unit |
|---------------------------------|--------|--------------------------------|-----------------------------------------------------------------------------|------|-------------------|------------------|----------|------|
|                                 |        |                                |                                                                             | MIN. | MAX.              | MIN.             | MAX.     |      |
| Transfer rate <sup>Note 1</sup> |        | 2.7 V≤ V <sub>DD</sub> ≤ 5.5 V |                                                                             |      | fмск/6            |                  | fмск/6   | bps  |
|                                 |        |                                | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 2}$ |      | 5.3               |                  | 1.3      | Mbps |

Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.

2. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 32 MHz (2.7 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

LS (low-speed main) mode:  $8 \text{ MHz} (2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}), \text{ TA} = -40 \text{ to } +85^{\circ}\text{C}$ 

Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

**UART** mode connection diagram (during communication at same potential)



**UART** mode bit width (during communication at same potential) (reference)



Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

**Remarks 1.** q: UART number (q = 0, 1), g: PIM and POM number (g = 0, 1)

fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03))

# (5) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +105^{\circ}\text{C}^{\text{Note } 3}, 2.7 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$

| Parameter                                     | Symbol           |                                                                                                                                       | Conditions                                                                                                                             | HS (high<br>main) N | •            | ,                | LS (low-speed main) Mode |    |
|-----------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------|------------------|--------------------------|----|
|                                               |                  |                                                                                                                                       |                                                                                                                                        | MIN.                | MAX.         | MIN.             | MAX.                     | Ì  |
| SCKp cycle time                               | tkcy1            | tkcy1 ≥ 2/fclk                                                                                                                        | $\begin{split} 4.0 \ V \leq V_{DD} \leq 5.5 \ V, \ 2.7 \ V \leq V_b \leq 4.0 \ V, \\ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{split}$ | 200                 |              | 1150             |                          | ns |
|                                               |                  | $\begin{split} 2.7 \ V &\leq V_{DD} < 4.0 \ V, \ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b &= 30 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | 300                                                                                                                                    |                     | 1150         |                  | ns                       |    |
| SCKp high-level width                         | t <sub>KH1</sub> | $4.0 \text{ V} \leq \text{V}_{DD} \leq$<br>$C_b = 30 \text{ pF}, \text{ F}$                                                           | $6.5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$ $R_b = 1.4 \text{ k}\Omega$                                         | tkcy1/2 - 50        |              | tkcy1/2 - 75     |                          | ns |
|                                               |                  | $2.7 \text{ V} \leq \text{V}_{DD} \leq C_b = 30 \text{ pF, F}$                                                                        | $4.0 \text{ V}, 2.3 \text{ V} \le V_b \le 2.7 \text{ V},$ $R_b = 2.7 \text{ k}\Omega$                                                  | tксү1/2 —<br>120    |              | tксү1/2 —<br>170 |                          | ns |
| SCKp low-level width                          | <b>t</b> KL1     | $4.0 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF, F}$                                                                          | $6.5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ $R_{\text{b}} = 1.4 \text{ k}\Omega$                       | tkcy1/2 - 7         |              | tkcy1/2 - 50     |                          | ns |
|                                               | _                | $2.7 \text{ V} \le \text{V}_{DD} \le \text{C}_{b} = 30 \text{ pF}, \text{ F}$                                                         | tkcy1/2 - 10                                                                                                                           |                     | tkcy1/2 - 50 |                  | ns                       |    |
|                                               |                  |                                                                                                                                       | $6.5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$ $R_b = 1.4 \text{ k}\Omega$                                         | 81                  |              | 479              |                          | ns |
|                                               |                  | 2.7 V ≤ V <sub>DD</sub> <<br>C <sub>b</sub> = 30 pF, F                                                                                | 177                                                                                                                                    |                     | 479          |                  | ns                       |    |
| SIp hold time tksi1 4.0 V ≤                   |                  | 4.0 V ≤ V <sub>DD</sub> ≤ C <sub>b</sub> = 30 pF, F                                                                                   | 10                                                                                                                                     |                     | 19           |                  | ns                       |    |
| 1                                             |                  | $2.7 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF, F}$                                                                          | $< 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$<br>$R_b = 2.7 \text{ k}\Omega$                                      | 10                  |              | 19               |                          | ns |
| Delay time from SCKp↓ to SOp                  | <b>t</b> ks01    |                                                                                                                                       | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V},$                                                       |                     | 60           |                  | 100                      | ns |
| output <sup>Note 1</sup>                      |                  | $2.7 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF, F}$                                                                          | $< 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$ $R_b = 2.7 \text{ k}\Omega$                                         |                     | 130          |                  | 195                      | ns |
| SIp setup time (to SCKp↓) <sup>Note 2</sup>   | tsik1            | $4.0 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF}, \text{ F}$                                                                  | $6.5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$ $R_b = 1.4 \text{ k}\Omega$                                         | 44                  |              | 110              |                          | ns |
|                                               |                  | $2.7 \text{ V} \le \text{V}_{DD} \le \text{C}_{b} = 30 \text{ pF, F}$                                                                 | $K = 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$ $R_b = 2.7 \text{ k}\Omega$                                       | 44                  |              | 110              |                          | ns |
| SIp hold time<br>(from SCKp↓) <sup>Note</sup> | tksi1            | $4.0 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF}, \text{ F}$                                                                  | $6.5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$ $R_b = 1.4 \text{ k}\Omega$                                         | 10                  |              | 19               |                          | ns |
| 2                                             |                  | $2.7 \text{ V} \le \text{V}_{DD} \le \text{C}_{b} = 30 \text{ pF, F}$                                                                 | $< 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$ $R_b = 2.7 \text{ k}\Omega$                                         | 10                  |              | 19               |                          | ns |
| Delay time from SCKp↑ to                      | tkso1            | $4.0 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF, F}$                                                                          | $6.5.5 \text{ V}, 2.7 \text{ V} \le \text{V}_b \le 4.0 \text{ V},$ $R_b = 1.4 \text{ k}\Omega$                                         |                     | 10           |                  | 25                       | ns |
| SOp output Note 2                             |                  | $2.7 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF, F}$                                                                          | $< 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$<br>$R_b = 2.7 \text{ k}\Omega$                                      |                     | 10           |                  | 25                       | ns |

**Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.

- 2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 3. Operating conditions of LS (low-speed main) mode is  $T_A = -40$  to +85 °C.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

- **Remarks 1.**  $R_b[\Omega]$ : Communication line (SCKp, SOp) pull-up resistance,  $C_b[F]$ : Communication line (SCKp, SOp) load capacitance,  $V_b[V]$ : Communication line voltage
  - 2. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 1)

# (6) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) $(T_A = -40 \text{ to } +105^{\circ}\text{C}^{\text{Note } 3}, 2.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = 0 \text{ V})$

| Parameter                                             | Symbol                                                                   |                                                                                                                  | Conditions                                                                                                                                 | HS (high-spee | d main) Mode | LS (low-speed | l main) Mode | Unit |
|-------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------|---------------|--------------|------|
|                                                       |                                                                          |                                                                                                                  |                                                                                                                                            | MIN.          | MAX.         | MIN.          | MAX.         |      |
| SCKp cycle time                                       | tkcy1                                                                    | tkcy1 ≥ 4/fclk                                                                                                   | $\begin{split} 4.0 \ V &\leq V_{DD} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{split}$ | 300           |              | 1150          |              | ns   |
|                                                       |                                                                          |                                                                                                                  | $\begin{split} 2.7 \ V &\leq V_{DD} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 30 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$    | 500           |              | 1150          |              | ns   |
| SCKp high-level width                                 | <b>t</b> кн1                                                             | $4.0 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF}, \text{ I}$                                             | $\leq 5.5$ V, 2.7 V $\leq$ Vb $\leq 4.0$ V, Rb = 1.4 kΩ                                                                                    | tксү1/2 – 75  |              | tксү1/2 – 75  |              | ns   |
|                                                       |                                                                          | $2.7 \text{ V} \leq \text{V}_{DD} \cdot \text{C}_{b} = 30 \text{ pF}, \text{ I}$                                 | $<4.0 \text{ V}, 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V},$ $R_{\text{b}} = 2.7 \text{ k}\Omega$                          | tксу1/2 — 170 |              | tkcy1/2 - 170 |              | ns   |
| SCKp low-level width                                  | <b>t</b> KL1                                                             | $4.0 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF}, \text{ I}$                                             | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V},$ $\text{R}_{\text{b}} = 1.4 \text{ k}\Omega$               | tkcy1/2 - 12  |              | tkcy1/2 - 50  |              | ns   |
|                                                       |                                                                          | $2.7 \text{ V} \leq \text{V}_{DD} \cdot \text{C}_{b} = 30 \text{ pF}, \text{ I}$                                 | $< 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$ $R_b = 2.7 \text{ k}Ω$                                                  | tkcy1/2 - 18  |              | tkcy1/2 - 50  |              | ns   |
| SIp setup time<br>(to SCKp↑)                          | tsıĸı                                                                    | $4.0 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF}, \text{ I}$                                             | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V},$ $\text{R}_{\text{b}} = 1.4 \text{ k}\Omega$               | 81            |              | 479           |              | ns   |
|                                                       | $2.7 \text{ V} \leq \text{V}_{DD} \cdot \text{C}_{b} = 30 \text{ pF, I}$ | $< 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$ $R_{\text{b}} = 2.7 \text{ k}\Omega$ | 177                                                                                                                                        |               | 479          |               | ns           |      |
| SIp hold time<br>(from SCKp <sup>↑</sup> )            | <b>t</b> KSI1                                                            | $4.0 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF, I}$                                                     | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V},$ $\text{R}_{\text{b}} = 1.4 \text{ k}\Omega$               | 19            |              | 19            |              | ns   |
|                                                       |                                                                          | $2.7 \text{ V} \leq \text{V}_{DD} \cdot \text{C}_{b} = 30 \text{ pF}, \text{ I}$                                 | < 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>R <sub>b</sub> = 2.7 k $\Omega$                                                      | 19            |              | 19            |              | ns   |
| Delay time from SCKp↓ to SOp output <sup>Note 1</sup> | tkso1                                                                    | $4.0 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF}, \text{ I}$                                             | $\leq 5.5$ V, 2.7 V $\leq$ Vb $\leq 4.0$ V, Rb = 1.4 kΩ                                                                                    |               | 100          |               | 100          | ns   |
| oop output                                            |                                                                          | $2.7 \text{ V} \leq \text{V}_{DD} \cdot \text{C}_{b} = 30 \text{ pF, I}$                                         | < 4.0 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V,<br>R <sub>b</sub> = 2.7 k $\Omega$                                                      |               | 195          |               | 195          | ns   |
| SIp setup time<br>(to SCKp↓) <sup>Note 2</sup>        | tsıĸı                                                                    | $4.0 \text{ V} \le \text{V}_{DD} \le C_b = 30 \text{ pF}, \text{ I}$                                             | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V},$ $\text{R}_{\text{b}}$ = 1.4 k $\Omega$                    | 44            |              | 110           |              | ns   |
|                                                       |                                                                          | $2.7 \text{ V} \leq \text{V}_{DD} \cdot \text{C}_{b} = 30 \text{ pF}, \text{ I}$                                 | $< 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V},$ $R_b = 2.7 \text{ k}Ω$                                                  | 44            |              | 110           |              | ns   |
| SIp hold time<br>(from SCKp↓)                         | <b>t</b> KSI1                                                            | $4.0 \text{ V} \le \text{V}_{DD} \le \text{Cb} = 30 \text{ pF},$                                                 | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V},$<br>Rb = 1.4 k $\Omega$                                    | 19            |              | 19            |              | ns   |
|                                                       |                                                                          | $2.7 \text{ V} \le \text{V}_{DD} \cdot \text{Cb} = 30 \text{ pF},$                                               | $<$ 4.0 V, 2.3 V $\le$ V <sub>b</sub> $\le$ 2.7 V, Rb = 2.7 kΩ                                                                             | 19            |              | 19            |              | ns   |
| Delay time from SCKp↑ to SOp output Note 2            | tkso1                                                                    | 4.0 V ≤ V <sub>DD</sub> ≤ Cb = 30 pF,                                                                            | $\leq 5.5 \text{ V}, 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V},$<br>Rb = 1.4 k $\Omega$                                    |               | 25           |               | 25           | ns   |
| SOp output                                            |                                                                          | 2.7 V ≤ V <sub>DD</sub> · Cb = 30 pF,                                                                            | $< 4.0 \text{ V}, 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>Rb = 2.7 k $\Omega$                                         |               | 25           |               | 25           | ns   |

Notes

- 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.
- 2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
- 3. Operating conditions of LS (low-speed main) mode is  $T_A = -40$  to +85 °C.

(Caution and Remarks are listed on the next page.)

# CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



CSI mode serial transfer timing (master mode) (during communication at different potential)
(When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

**Remark** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 1)

# 2.6.2 Temperature sensor/internal reference voltage characteristics

# (TA = -40 to +105°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, HS (high-speed main) mode)

| Parameter                         | Symbol              | Conditions                                         | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|---------------------|----------------------------------------------------|------|------|------|------|
| Temperature sensor output voltage | V <sub>TMPS25</sub> | Setting ADS register = 80H, T <sub>A</sub> = +25°C |      | 1.05 |      | V    |
| Internal reference voltage        | V <sub>BGRT</sub>   | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | V    |
| Temperature coefficient           | FVTMPS              | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/C |
| Operation stabilization wait time | tamp                |                                                    | 5    |      |      | μS   |

## 2.10 Timing of Entry to Flash Memory Programming Modes

 $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                                                                             | Symbol          | Conditions                                                 | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------------------------------------------------------|-----------------|------------------------------------------------------------|------|------|------|------|
| How long from when an external reset ends until the initial communication settings are specified      | <b>t</b> suinit | POR and LVD reset must end before the external reset ends. |      |      | 100  | ms   |
| How long from when the TOOL0 pin is placed at the low level until an external reset ends              | tsu             | POR and LVD reset must end before the external reset ends. | 10   |      |      | μs   |
| How long the TOOL0 pin must be kept at the low level after a reset ends (except soft processing time) | tно             | POR and LVD reset must end before the external reset ends. | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset ends (POR and LVD reset must end before the pin reset ends.).
- <3> The TOOL0 pin is set to the high level.
- <4> Complete the baud rate setting by UART reception.

**Remark** tsuinit: The segment shows that it is necessary to finish specifying the initial communication settings within 100 ms from when the resets end.

tsu: How long from when the TOOL0 pin is placed at the low level until an external reset ends

thd: How long to keep the TOOL0 pin at the low level from when the external and internal resets end (except soft processing time)

#### 3.2 Oscillator Characteristics

## 3.2.1 X1, XT1 oscillator characteristics

 $(T_A = -40 \text{ to } +125^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                  | Resonator                               | Conditions | MIN. | TYP.   | MAX. | Unit |
|--------------------------------------------|-----------------------------------------|------------|------|--------|------|------|
| X1 clock<br>frequency (fx) <sup>Note</sup> | Ceramic resonator/<br>crystal resonator |            | 1.0  |        | 20.0 | MHz  |
| XT1 clock frequency (fxT) <sup>Note</sup>  | Crystal resonator                       |            | 32   | 32.768 | 35   | kHz  |

**Note** Indicates only permissible oscillator frequency ranges. See **AC Characteristics** for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

**Remark** When using the X1 oscillator and XT1 oscillator, see 5.4 System Clock Oscillator in the RL78/I1A User's Manual.

- Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, comparator, programmable gain amplifier, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
  - 2. During HALT instruction execution by flash memory.
  - 3. When high-speed on-chip oscillator and subsystem clock are stopped.
  - 4. When high-speed system clock and subsystem clock are stopped.
  - **5.** When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
  - 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
  - **7.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.
    - HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1}$  MHz to 20 MHz
  - 8. Regarding the value for current operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remarks 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - **4.** Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is  $T_A = 25^{\circ}C$

- Notes 1. Current flowing to the VDD.
  - 2. When the high-speed on-chip oscillator and high-speed system clock are stopped.
  - 3. Current flowing only to the real-time clock (RTC) (excluding the operating current of the low-speed onchip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock is operating in operating mode or in HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock.
  - 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the XT1 oscillator and fill operating current). The current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IIT, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added.
  - 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3, and IWDT, when the watchdog timer is operating.
  - **6.** Current flowing only to the A/D converter. The supply current value of the RL78 microcontrollers is the sum of I<sub>DD1</sub> or I<sub>DD2</sub> and I<sub>ADC</sub>, when the A/D converter is operating in operating mode or in HALT mode.
  - **7.** Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of ldd, ldd or ldd and llvd when the LVD circuit is in operation.
  - **8.** Current flowing during self-programming operation.
  - **9.** Current flowing only to the programmable gain amplifier. The supply current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3, and IPGA, when the programmable gain amplifier is operating in operating mode or in HALT mode.
  - **10.** Current flowing only to the comparator. The supply current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3, and ICMP, when the comparator is operating.
  - **11.** This is the current required to flow to V<sub>DD</sub> pin of the current circuit that is used as the programmable gain amplifier and the comparator.
  - **12.** Current flowing only during data flash rewrite.
  - 13. See 21.3.3 SNOOZE mode in the RL78/I1A User's Manual for shift time to the SNOOZE mode.
- Remarks 1. fil: Low-speed on-chip oscillator clock frequency
  - 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
  - 3. fclk: CPU/peripheral hardware clock frequency
  - 4. Temperature condition of the TYP. value is TA = 25°C
  - 5. Example of calculating current value when using programmable gain amplifier and comparator.
    - Examples 1) TYP. operating current value when three comparator channels, one internal reference voltage generator, and PGA are operating (when AVREFP = VDD = 5.0 V)

```
ICMP × 3 + IVREF + IPGA + IREF
= 41.4 [\mu A] × 3 + 14.8 [\mu A] × 1 + 210 [\mu A] + 3.2 [\mu A]
= 352.2 [\mu A]
```

Examples 2) TYP. operating current value when using two comparator channels, without using internal reference voltage generator (when AVREFP = VDD = 5.0 V)

```
I_{CMP} \times 2 + I_{IREF}
= 41.4 [\muA] × 2 + 3.2 [\muA]
= 86.0 [\muA]
```



#### 3.5 Peripheral Functions Characteristics

#### **AC Timing Test Points**



## 3.5.1 Serial array unit 0, 4 (UART0, UART1, CSI00, DALI/UART4)

#### (1) During communication at same potential (UART mode)

 $(T_A = -40 \text{ to } +125^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                       | Symbol | Conditions                                                                  |      | peed main)<br>ode | Unit |
|---------------------------------|--------|-----------------------------------------------------------------------------|------|-------------------|------|
|                                 |        |                                                                             | MIN. | MAX.              |      |
| Transfer rate <sup>Note 1</sup> |        | _                                                                           |      | fмск/6            | bps  |
|                                 |        | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK}^{Note 2}$ |      | 3.3               | Mbps |

- Notes 1. Transfer rate in the SNOOZE mode is 4800 bps only.
  - 2. The operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 20 MHz (2.7 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V)

#### **UART** mode connection diagram (during communication at same potential)



### **UART** mode bit width (during communication at same potential) (reference)



Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

**Remarks 1.** q: UART number (q = 0, 1), g: PIM and POM number (g = 0, 1)

2. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,n: Channel number (mn = 00 to 03))

## (2) I<sup>2</sup>C fast mode

## (TA = -40 to +125°C, 2.7 V $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)

| Parameter                                       | Symbol        | Conditions               | ` .  | HS (high-speed main)  Mode |     |
|-------------------------------------------------|---------------|--------------------------|------|----------------------------|-----|
|                                                 |               |                          | MIN. | MAX.                       |     |
| SCLA0 clock frequency                           | fscL          | fast mode: fclκ≥ 3.5 MHz | 0    | 400                        | kHz |
| Setup time of restart condition                 | tsu:sta       |                          | 0.6  |                            | μS  |
| Hold time <sup>Note 1</sup>                     | thd:sta       |                          | 0.6  |                            | μS  |
| Hold time when SCLA0 = "L"                      | <b>t</b> Low  |                          | 1.3  |                            | μS  |
| Hold time when SCLA0 = "H"                      | <b>t</b> HIGH |                          | 0.6  |                            | μS  |
| Data setup time (reception)                     | tsu:dat       |                          | 100  |                            | ns  |
| Data hold time (transmission) <sup>Note 2</sup> | thd:dat       |                          | 0    | 0.9                        | μS  |
| Setup time of stop condition                    | tsu:sto       |                          | 0.6  |                            | μS  |
| Bus-free time                                   | <b>t</b> BUF  |                          | 1.3  |                            | μS  |

- Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected.
  - 2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

**Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows.

fast mode:  $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ 

### IICA serial transfer timing



# 3.6 Analog Characteristics

## 3.6.1 A/D converter characteristics

Classification of A/D converter characteristics

|                                                                    | Reference Voltage                                                                     |                                                                                    |                                                                                           |  |  |  |
|--------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--|--|--|
| Input channel                                                      | Reference voltage (+) = AV <sub>REFP</sub> Reference voltage (-) = AV <sub>REFM</sub> | Reference voltage (+) = V <sub>DD</sub><br>Reference voltage (-) = V <sub>SS</sub> | Reference voltage (+) = V <sub>BGR</sub><br>Reference voltage (-) =<br>AV <sub>REFM</sub> |  |  |  |
| ANI0 to ANI2, ANI4 to ANI7                                         | See <b>3.6.1</b> (1).                                                                 | See <b>3.6.1</b> ( <b>3</b> ).                                                     | See 3.6.1 (4).                                                                            |  |  |  |
| ANI16 to ANI19                                                     | See <b>3.6.1 (2)</b> .                                                                |                                                                                    |                                                                                           |  |  |  |
| Internal reference voltage<br>Temperature sensor output<br>voltage | See <b>3.6.1</b> (1).                                                                 |                                                                                    | _                                                                                         |  |  |  |

(2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI16 to ANI19

(TA = -40 to +125°C, 2.7 V  $\leq$  AVREFP  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

| Parameter                                      | Symbol          | Conditio                                                                    | ins                                                 | MIN.  | TYP.  | MAX.               | Unit |
|------------------------------------------------|-----------------|-----------------------------------------------------------------------------|-----------------------------------------------------|-------|-------|--------------------|------|
| Resolution                                     | RES             |                                                                             | 8                                                   |       | 10    | bit                |      |
| Overall error <sup>Note 1</sup>                | AINL            | 10-bit resolution AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>    |                                                     | 1.2   | ±5.0  | LSB                |      |
| Conversion time                                | tconv           | 10-bit resolution                                                           | $3.6~V \leq V_{DD} \leq 5.5~V$                      | 2.125 |       | 39                 | μS   |
|                                                |                 | ANI19                                                                       | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | 3.4   |       | 39                 | μS   |
| Zero-scale error <sup>Notes 1, 2</sup>         | Ezs             | 10-bit resolution AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>    |                                                     |       | ±0.35 | %FSR               |      |
| Full-scale error <sup>Notes 1, 2</sup>         | E <sub>FS</sub> | 10-bit resolution AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>    |                                                     |       |       | ±0.35              | %FSR |
| Integral linearity error <sup>Note 1</sup>     | ILE             | 10-bit resolution AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup>    |                                                     |       |       | ±3.5               | LSB  |
| Differential linearity error <sup>Note 1</sup> | DLE             | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> <sup>Note 3</sup> |                                                     |       |       | ±2.0               | LSB  |
| Analog input voltage                           | Vain            | ANI16 to ANI19                                                              |                                                     | 0     |       | AV <sub>REFP</sub> | V    |

Notes 1. Excludes quantization error (±1/2 LSB).

- 2. This value is indicated as a ratio (%FSR) to the full-scale value.
- **3.** When  $AV_{REFP} < V_{DD}$ , the MAX. values are as follows.

Overall error: Add  $\pm 4.0$  LSB to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.

Zero-scale error/Full-scale error: Add  $\pm 0.2\%$  FSR to the MAX. value when AV<sub>REFP</sub> = V<sub>DD</sub>.

Integral linearity error/Differential linearity error: Add ±2.0 LSB to the MAX. value when AVREFP = VDD.

(3) When reference voltage (+) = V<sub>DD</sub> (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = V<sub>SS</sub> (ADREFM = 0), target pin: ANI0 to ANI2, ANI4 to ANI7, ANI16 to ANI19, internal reference voltage, and temperature sensor output voltage

 $(T_A = -40 \text{ to } +125^{\circ}\text{C}, 2.7 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V}, \text{Reference voltage (+)} = V_{DD}, \text{Reference voltage (-)} = V_{SS})$ 

| Parameter                              | Symbol                                               | Conditions                                                                                                |                                                                  | MIN.                       | TYP. | MAX.            | Unit |
|----------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------|------|-----------------|------|
| Resolution                             | RES                                                  |                                                                                                           |                                                                  | 8                          |      | 10              | bit  |
| Overall error <sup>Note 1</sup>        | AINL                                                 | 10-bit resolution                                                                                         |                                                                  |                            | 1.2  | ±7.0            | LSB  |
| Conversion time                        | tconv                                                | 10-bit resolution Target pin: ANI0 to ANI2, ANI4 to ANI7, ANI16 to ANI19                                  | $3.6~V \leq V_{DD} \leq 5.5~V$                                   | 2.125                      |      | 39              | μS   |
|                                        |                                                      |                                                                                                           | $2.7~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V}$ | 3.4                        |      | 39              | μS   |
| Conversion time                        | tconv                                                | 10-bit resolution                                                                                         | $3.6~V \leq V_{DD} \leq 5.5~V$                                   | 2.375                      |      | 39              | μS   |
|                                        |                                                      | Target pin: Internal reference voltage, and temperature sensor output voltage (HS (high-speed main) mode) | $2.7~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 5.5~\textrm{V}$ | 3.8                        |      | 39              | μS   |
| Zero-scale error <sup>Notes 1, 2</sup> | Ezs                                                  | 10-bit resolution                                                                                         |                                                                  |                            |      | ±0.60           | %FSR |
| Full-scale error Notes 1, 2            | Ers                                                  | 10-bit resolution                                                                                         |                                                                  |                            |      | ±0.60           | %FSR |
| Integral linearity error Note 1        | ILE                                                  | 10-bit resolution                                                                                         |                                                                  |                            |      | ±4.0            | LSB  |
| Differential linearity error Note      | DLE                                                  | 10-bit resolution                                                                                         |                                                                  |                            |      | ±2.0            | LSB  |
| Analog input voltage                   | Vain                                                 | ANI0 to ANI2, ANI4 to ANI7                                                                                |                                                                  | 0                          |      | $V_{\text{DD}}$ | V    |
|                                        |                                                      | ANI16 to ANI19                                                                                            |                                                                  | 0                          |      | V <sub>DD</sub> | V    |
|                                        |                                                      | Internal reference voltage (HS (high-speed main) mode)                                                    |                                                                  | V <sub>BGR</sub> Note 3    |      | V               |      |
|                                        | Temperature sensor output (HS (high-speed main) mode |                                                                                                           | •                                                                | V <sub>TMPS25</sub> Note 3 |      | V               |      |

Notes 1. Excludes quantization error ( $\pm 1/2$  LSB).

<sup>2.</sup> This value is indicated as a ratio (%FSR) to the full-scale value.

<sup>3.</sup> See 3.6.2 Temperature sensor/internal reference voltage characteristics.

#### 3.6.5 POR circuit characteristics

 $(T_A = -40 \text{ to } +125^{\circ}\text{C}, \text{Vss} = 0 \text{ V})$ 

| Parameter                           | Symbol           | Conditions             | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|------------------|------------------------|------|------|------|------|
| Detection voltage                   | V <sub>POR</sub> | Power supply rise time | 1.45 | 1.51 | 1.62 | V    |
|                                     | V <sub>PDR</sub> | Power supply fall time | 1.44 | 1.50 | 1.61 | ٧    |
| Minimum pulse width <sup>Note</sup> | T <sub>PW</sub>  |                        | 300  |      |      | μs   |

**Note** Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC).



#### 3.6.6 LVD circuit characteristics

#### LVD Detection Voltage of Reset Mode and Interrupt Mode

(TA = -40 to +125°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

|                         | Parameter            | Symbol            | Conditions             | MIN. | TYP. | MAX. | Unit |
|-------------------------|----------------------|-------------------|------------------------|------|------|------|------|
| Detection               | Supply voltage level | $V_{\text{LVD0}}$ | Power supply rise time | 3.97 | 4.06 | 4.25 | V    |
| voltage                 |                      |                   | Power supply fall time | 3.89 | 3.98 | 4.15 | V    |
|                         |                      | V <sub>LVD1</sub> | Power supply rise time | 3.67 | 3.75 | 3.93 | V    |
|                         |                      |                   | Power supply fall time | 3.59 | 3.67 | 3.83 | V    |
|                         |                      | V <sub>LVD2</sub> | Power supply rise time | 3.06 | 3.13 | 3.28 | V    |
|                         |                      |                   | Power supply fall time | 2.99 | 3.06 | 3.20 | V    |
|                         |                      | V <sub>LVD3</sub> | Power supply rise time | 2.95 | 3.02 | 3.17 | V    |
|                         |                      |                   | Power supply fall time | 2.89 | 2.96 | 3.09 | V    |
|                         |                      | V <sub>LVD4</sub> | Power supply rise time | 2.85 | 2.92 | 3.07 | V    |
|                         |                      |                   | Power supply fall time | 2.79 | 2.86 | 2.99 | V    |
|                         |                      | V <sub>LVD5</sub> | Power supply rise time | 2.75 | 2.81 | 2.95 | V    |
|                         |                      |                   | Power supply fall time | 2.70 | 2.75 | 2.88 | V    |
| Minimum pulse width tuw |                      | tw                |                        | 300  |      |      | μS   |
| Detection delay time    |                      |                   |                        |      |      | 300  | μs   |

# 4.3 38-pin Products

R5F107DEGSP#V0, R5F107DEGSP#X0, R5F107DEMSP#V0, R5F107DEMSP#X0

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-SSOP38-0300-0.65 | PRSP0038JA-A | P38MC-65-2A4-2 | 0.3             |





detail of lead end





## NOTE

Each lead centerline is located within 0.10 mm of its true position (T.P.) at maximum material condition.

|      | (01411.111111)         |
|------|------------------------|
| ITEM | DIMENSIONS             |
| Α    | 12.30±0.10             |
| В    | 0.30                   |
| С    | 0.65 (T.P.)            |
| D    | $0.32^{+0.08}_{-0.07}$ |
| Ε    | 0.125±0.075            |
| F    | 2.00 MAX.              |
| G    | 1.70±0.10              |
| Н    | 8.10±0.20              |
| I    | 6.10±0.10              |
| J    | 1.00±0.20              |
| K    | $0.17^{+0.08}_{-0.07}$ |
| L    | 0.50                   |
| М    | 0.10                   |
| Ν    | 0.10                   |
| Р    | 3°+7°                  |
| Т    | 0.25(T.P.)             |
| U    | 0.60±0.15              |
| V    | 0.25 MAX.              |
| W    | 0.15 MAX.              |

©2012 Renesas Electronics Corporation. All rights reserved.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and egulations and follow the procedures required by such laws and regulations
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### SALES OFFICES

## Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited

Treireads Electronics floring Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2265-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyllux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B. Menara Amcorp, Amco

t 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2016 Renesas Electronics Corporation. All rights reserved.