

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

EXFL

| Product Status             | Obsolete                                                                      |
|----------------------------|-------------------------------------------------------------------------------|
| Core Processor             | F <sup>2</sup> MC-8FX                                                         |
| Core Size                  | 8-Bit                                                                         |
| Speed                      | 16MHz                                                                         |
| Connectivity               | LINbus, UART/USART                                                            |
| Peripherals                | LVD, POR, PWM, WDT                                                            |
| Number of I/O              | 5                                                                             |
| Program Memory Size        | 8KB (8K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                         |
| EEPROM Size                | <u>.</u>                                                                      |
| RAM Size                   | 240 x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 2.4V ~ 5.5V                                                                   |
| Data Converters            | A/D 2x8/10b                                                                   |
| Oscillator Type            | External                                                                      |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 8-SOIC (0.209", 5.30mm Width)                                                 |
| Supplier Device Package    | 8-SOP                                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/mb95f572kpf-g-sne2 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 3. Differences Among Products And Notes On Product Selection

• Current consumption

When using the on-chip debug function, take account of the current consumption of Flash memory program/erase. For details of current consumption, see "Electrical Characteristics".

• Package

For details of information on each package, see "Packages And Corresponding Products" and "Package Dimension".

• Operating voltage

The operating voltage varies, depending on whether the on-chip debug function is used or not. For details of the operating voltage, see "Electrical Characteristics".

• On-chip debug function

The on-chip debug function requires that Vcc, Vss and one serial wire be connected to an evaluation tool. For details of the connection method, refer to "CHAPTER 21 EXAMPLE OF SERIAL PROGRAMMING CONNECTION" in "New 8FX MB95560H/570H/580H Series Hardware Manual".

# MB95560H Series MB95570H Series MB95580H Series

# 5. Pin Functions (MB95560H Series, 32 pins)

| Pin no.              | Pin name | I/O<br>circuit<br>type* | Function                                                        |
|----------------------|----------|-------------------------|-----------------------------------------------------------------|
| 1 -                  | PF1      | В                       | General-purpose I/O port                                        |
|                      | X1       |                         | Main clock I/O oscillation pin                                  |
| 2 -                  | PF0      | В                       | General-purpose I/O port                                        |
|                      | X0       |                         | Main clock input oscillation pin                                |
| 3                    | Vss      | —                       | Power supply pin (GND)                                          |
| 4                    | PG2      | С                       | General-purpose I/O port                                        |
| 4                    | X1A      |                         | Subclock I/O oscillation pin                                    |
| 5 -                  | PG1      | с                       | General-purpose I/O port                                        |
| 5                    | X0A      |                         | Subclock input oscillation pin                                  |
| 6                    | Vcc      | —                       | Power supply pin                                                |
| 7                    | С        | —                       | Decoupling capacitor connection pin                             |
|                      | PF2      |                         | General-purpose I/O port                                        |
| 8                    | RST      | A                       | Reset pin                                                       |
|                      | NOT      |                         | Dedicated reset pin on MB95F562H/F563H/F564H                    |
|                      | P63      | Е                       | General-purpose I/O port                                        |
| 9                    | 9        |                         | High-current pin                                                |
|                      | TO11     |                         | 8/16-bit composite timer ch. 1 output pin                       |
|                      | 10 P62   |                         | General-purpose I/O port                                        |
| 10                   |          |                         | High-current pin                                                |
|                      | TO10     |                         | 8/16-bit composite timer ch. 1 output pin                       |
| 11<br>12<br>13<br>14 | NC       | _                       | It is an internally connected pin. Always leave it unconnected. |
|                      | Doo      |                         | General-purpose I/O port                                        |
| 15                   | P00      | D                       | High-current pin                                                |
|                      | AN00     |                         | A/D converter analog input pin                                  |
|                      | P64      |                         | General-purpose I/O port                                        |
| 16                   | F04      | E                       | High-current pin                                                |
|                      | EC1      | 1                       | 8/16-bit composite timer ch. 1 clock input pin                  |
|                      | P01      |                         | General-purpose I/O port                                        |
| 17                   | FUI      | D                       | High-current pin                                                |
|                      | AN01     |                         | A/D converter analog input pin                                  |
|                      | P02      |                         | General-purpose I/O port<br>High-current pin                    |
| 18                   | INT02    | D                       | External interrupt input pin                                    |
| 10                   | AN02     |                         | A/D converter analog input pin                                  |
| ▌                    | SCK      | -                       | LIN-UART clock I/O pin                                          |
|                      | JUN      |                         |                                                                 |

| Pin no. | Pin name | I/O<br>circuit<br>type* | Function                                                        |  |
|---------|----------|-------------------------|-----------------------------------------------------------------|--|
|         | P03      |                         | General-purpose I/O port                                        |  |
|         | F 03     |                         | High-current pin                                                |  |
| 19      | INT03    | D                       | External interrupt input pin                                    |  |
|         | AN03     |                         | A/D converter analog input pin                                  |  |
|         | SOT      |                         | LIN-UART data output pin                                        |  |
|         | P04      |                         | General-purpose I/O port                                        |  |
|         | INT04    |                         | External interrupt input pin                                    |  |
| 20      | AN04     | D                       | A/D converter analog input pin                                  |  |
|         | SIN      |                         | LIN-UART data input pin                                         |  |
|         | EC0      |                         | 8/16-bit composite timer ch. 0 clock input pin                  |  |
|         | DOF      |                         | General-purpose I/O port                                        |  |
|         | P05      |                         | High-current pin                                                |  |
| 21      | INT05    | D                       | External interrupt input pin                                    |  |
|         | AN05     |                         | A/D converter analog input pin                                  |  |
| TO00    |          |                         | 8/16-bit composite timer ch. 0 output pin                       |  |
|         | Boc      |                         | General-purpose I/O port                                        |  |
| 22      | P06      | E                       | High-current pin                                                |  |
| 22      | INT06    |                         | External interrupt input pin                                    |  |
|         | TO01     | 1                       | 8/16-bit composite timer ch. 0 output pin                       |  |
|         | P12      |                         | General-purpose I/O port                                        |  |
| 23      | EC0      | F                       | 8/16-bit composite timer ch. 0 clock input pin                  |  |
|         | DBG      | 1                       | DBG input pin                                                   |  |
|         | P07      |                         | General-purpose I/O port                                        |  |
| 24      | P07      | E                       | High-current pin                                                |  |
|         | INT07    |                         | External interrupt input pin                                    |  |
| 25      |          |                         |                                                                 |  |
| 26      |          |                         |                                                                 |  |
| 27      |          |                         |                                                                 |  |
| 28      |          |                         |                                                                 |  |
| 29      | NC       | -                       | It is an internally connected pin. Always leave it unconnected. |  |
| 30      |          |                         |                                                                 |  |
| 31      |          |                         |                                                                 |  |
| 32      |          |                         |                                                                 |  |
|         |          |                         |                                                                 |  |

\*: For the I/O circuit types, see "I/O Circuit Type".

# MB95560H Series MB95570H Series MB95580H Series

# 6. Pin Functions (MB95560H Series, 20 pins)

| Pin no. | Pin name | I/O<br>circuit<br>type* | Function                                       |
|---------|----------|-------------------------|------------------------------------------------|
| 1       | PF0      | В                       | General-purpose I/O port                       |
|         | X0       | D                       | Main clock input oscillation pin               |
| 2       | PF1      | В                       | General-purpose I/O port                       |
|         | X1       | D                       | Main clock I/O oscillation pin                 |
| 3       | Vss      |                         | Power supply pin (GND)                         |
| 4       | PG2      | c                       | General-purpose I/O port                       |
| 7       | X1A      | 0                       | Subclock I/O oscillation pin                   |
| 5       | PG1      | c                       | General-purpose I/O port                       |
| _       | X0A      | Ŭ                       | Subclock input oscillation pin                 |
| 6       | Vcc      | —                       | Power supply pin                               |
| 7       | С        | —                       | Decoupling capacitor connection pin            |
|         | PF2      |                         | General-purpose I/O port                       |
| 8       | RST      | A                       | Reset pin                                      |
|         | NOT      |                         | Dedicated reset pin on MB95F562H/F563H/F564H   |
|         | P62      |                         | General-purpose I/O port                       |
| 9       |          | E                       | High-current pin                               |
|         | TO10     |                         | 8/16-bit composite timer ch. 1 output pin      |
|         | P63      |                         | General-purpose I/O port                       |
| 10      |          | E                       | High-current pin                               |
|         | TO11     |                         | 8/16-bit composite timer ch. 1 output pin      |
|         | P64      |                         | General-purpose I/O port                       |
| 11      | -        | E                       | High-current pin                               |
|         | EC1      |                         | 8/16-bit composite timer ch. 1 clock input pin |
|         | P00      | D                       | General-purpose I/O port                       |
| 12      | 12       |                         | High-current pin                               |
|         | AN00     |                         | A/D converter analog input pin                 |
|         | P01      | _                       | General-purpose I/O port                       |
| 13      |          | D                       | High-current pin                               |
|         | AN01     |                         | A/D converter analog input pin                 |
|         | P02      |                         | General-purpose I/O port                       |
|         |          | ↓ _                     | High-current pin                               |
| 14      | INT02    | D                       | External interrupt input pin                   |
|         | AN02     | 4                       | A/D converter analog input pin                 |
|         | SCK      |                         | LIN-UART clock I/O pin                         |
|         | P03      |                         | General-purpose I/O port                       |
|         |          | ↓ _                     | High-current pin                               |
| 15      | INT03    | D                       | External interrupt input pin                   |
|         | AN03     | 4                       | A/D converter analog input pin                 |
|         | SOT      |                         | LIN-UART data output pin                       |

| Pin no. | Pin name | I/O<br>circuit<br>type* | Function                                       |
|---------|----------|-------------------------|------------------------------------------------|
|         | P04      |                         | General-purpose I/O port                       |
|         | INT04    |                         | External interrupt input pin                   |
| 16      | AN04     | D                       | A/D converter analog input pin                 |
|         | SIN      |                         | LIN-UART data input pin                        |
|         | EC0      |                         | 8/16-bit composite timer ch. 0 clock input pin |
|         | P05      |                         | General-purpose I/O port                       |
|         | F05      |                         | High-current pin                               |
| 17      | 17 INT05 |                         | External interrupt input pin                   |
|         | AN05     |                         | A/D converter analog input pin                 |
|         | TO00     |                         | 8/16-bit composite timer ch. 0 output pin      |
|         | P06      |                         | General-purpose I/O port                       |
| 18      | FUU      | Ε                       | High-current pin                               |
| 10      | INT06    |                         | External interrupt input pin                   |
|         | TO01     |                         | 8/16-bit composite timer ch. 0 output pin      |
|         | P07      |                         | General-purpose I/O port                       |
| 19      | FUT      | E                       | High-current pin                               |
|         | INT07    |                         | External interrupt input pin                   |
|         |          |                         | General-purpose I/O port                       |
| 20      | EC0      | F                       | 8/16-bit composite timer ch. 0 clock input pin |
|         | DBG      | ]                       | DBG input pin                                  |

\*: For the I/O circuit types, see "I/O Circuit Type".



## **11. Handling Precautions**

Any semiconductor devices have inherently a certain rate of failure. The possibility of failure is greatly affected by the conditions in which they are used (circuit conditions, environmental conditions, etc.). This page describes precautions that must be observed to minimize the chance of failure and to obtain higher reliability from your Cypress semiconductor devices.

### 11.1 Precautions for Product Design

This section describes precautions when designing electronic equipment using semiconductor devices.

### Absolute Maximum Ratings

Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of certain established limits, called absolute maximum ratings. Do not exceed these ratings.

### Recommended Operating Conditions

Recommended operating conditions are normal operating ranges for the semiconductor device. All the device's electrical characteristics are warranted when operated within these ranges.

Always use semiconductor devices within the recommended operating conditions. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their sales representative before-hand.



## 14. Block Diagram (MB95560H Series)







## 18. I/O Map (MB95560H Series)

| Address       | Register<br>abbreviation | Register name                                         | R/W | Initial value         |
|---------------|--------------------------|-------------------------------------------------------|-----|-----------------------|
| 0000н         | PDR0                     | Port 0 data register                                  | R/W | 0000000в              |
| <b>0001</b> н | DDR0                     | Port 0 direction register                             | R/W | 0000000в              |
| 0002н         | PDR1                     | Port 1 data register                                  | R/W | 0000000в              |
| 0003н         | DDR1                     | Port 1 direction register                             | R/W | 0000000в              |
| 0004н         | —                        | (Disabled)                                            | —   | _                     |
| 0005н         | WATR                     | Oscillation stabilization wait time setting register  | R/W | 11111111в             |
| 0006н         | PLLC                     | PLL control register                                  | R/W | 000Х000в              |
| 0007н         | SYCC                     | System clock control register                         | R/W | XXX11011 <sub>B</sub> |
| 0008н         | STBC                     | Standby control register                              | R/W | 0000000в              |
| 0009н         | RSRR                     | Reset source register                                 | R/W | 000XXXXXB             |
| 000Ан         | TBTC                     | Time-base timer control register                      | R/W | 0000000в              |
| 000Bн         | WPCR                     | Watch prescaler control register                      | R/W | 0000000в              |
| 000Сн         | WDTC                     | Watchdog timer control register                       | R/W | 00XX0000b             |
| 000Dн         | SYCC2                    | System clock control register 2                       | R/W | XXXX0011 <sub>B</sub> |
| 000Eн         | STBC2                    | Standby control register 2                            | R/W | 0000000в              |
| <b>000F</b> н |                          |                                                       |     |                       |
| to            | —                        | (Disabled)                                            | _   |                       |
| <b>0015</b> н |                          |                                                       |     |                       |
| 0016н         | PDR6                     | Port 6 data register                                  | R/W | 0000000в              |
| 0017н         | DDR6                     | Port 6 direction register                             | R/W | 0000000в              |
| 0018н         |                          |                                                       |     |                       |
| to            | _                        | (Disabled)                                            |     |                       |
| 0027н         |                          |                                                       |     |                       |
| 0028н         | PDRF                     | Port F data register                                  | R/W | 0000000в              |
| 0029н         | DDRF                     | Port F direction register                             | R/W | 0000000в              |
| 002Ан         | PDRG                     | Port G data register                                  | R/W | 0000000в              |
| 002Вн         | DDRG                     | Port G direction register                             | R/W | 0000000в              |
| 002Сн         | PUL0                     | Port 0 pull-up register                               | R/W | 0000000в              |
| 002Dн         |                          |                                                       |     |                       |
| to            | _                        | (Disabled)                                            |     |                       |
| 0032н         |                          |                                                       |     |                       |
| 0033н         | PUL6                     | Port 6 pull-up register                               | R/W | 0000000в              |
| 0034н         | —                        | (Disabled)                                            |     |                       |
| 0035н         | PULG                     | Port G pull-up register                               | R/W | 0000000в              |
| 0036н         | T01CR1                   | 8/16-bit composite timer 01 status control register 1 | R/W | 0000000в              |
| <b>0037</b> н | T00CR1                   | 8/16-bit composite timer 00 status control register 1 |     | 0000000в              |
| 0038н         | T11CR1                   | 8/16-bit composite timer 11 status control register 1 |     | 0000000в              |
| 0039н         | T10CR1                   | 8/16-bit composite timer 10 status control register 1 |     | 0000000в              |
| 003Ан         |                          |                                                       | R/W |                       |
| to            | _                        | (Disabled)                                            | _   |                       |
| 0048н         |                          | · · · · · · · · · · · · · · · · · · ·                 |     |                       |

| Address              | Register<br>abbreviation | Register name                                                     | R/W        | Initial value         |
|----------------------|--------------------------|-------------------------------------------------------------------|------------|-----------------------|
| 006Сн                | ADC1                     | 8/10-bit A/D converter control register 1                         | R/W<br>R/W | 0000000в              |
| 006Dн                | ADC2                     | 8/10-bit A/D converter control register 2                         |            | 0000000в              |
| <b>006Е</b> н        | ADDH                     | 8/10-bit A/D converter data register (upper)                      | R/W        | 0000000в              |
| <b>006F</b> н        | ADDL                     | 8/10-bit A/D converter data register (lower)                      | R/W        | 0000000в              |
| 0070н                |                          | (Disabled)                                                        | —          | —                     |
| 0071н                | FSR2                     | Flash memory status register 2                                    | R/W        | 0000000в              |
| 0072н                | FSR                      | Flash memory status register                                      | R/W        | 000Х000в              |
| 0073н                | SWRE0                    | Flash memory sector write control register 0                      | R/W        | 0000000в              |
| 0074н                | FSR3                     | Flash memory status register 3                                    | R          | 000XXXXX <sub>B</sub> |
| 0075н                | FSR4                     | Flash memory status register 4                                    | R/W        | 0000000в              |
| 0076н                | WREN                     | Wild register address compare enable register                     | R/W        | 0000000в              |
| 0077н                | WROR                     | Wild register data test setting register                          | R/W        | 0000000в              |
| <b>0078</b> H        |                          | Mirror of register bank pointer (RP) and direct bank pointer (DP) |            | _                     |
| 0079н                | ILR0                     | Interrupt level setting register 0                                | R/W        | 11111111в             |
| 007Ан                | ILR1                     | Interrupt level setting register 1                                | R/W        | 11111111в             |
| 007Вн,               |                          | (Disabled)                                                        |            |                       |
| 007Сн                | —                        |                                                                   | R/W        |                       |
| 007Dн                | ILR4                     | Interrupt level setting register 4                                |            | 11111111в             |
| 007Ен                | ILR5                     | Interrupt level setting register 5                                |            | 11111111в             |
| <b>007F</b> н        | _                        | (Disabled)                                                        | —          | _                     |
| 0F80н                | WRARH0                   | Wild register address setting register (upper) ch. 0              | R/W        | 0000000в              |
| 0F81н                | WRARL0                   | Wild register address setting register (lower) ch. 0              | R/W        | 0000000в              |
| 0F82н                | WRDR0                    | Wild register data setting register ch. 0                         | R/W        | 0000000в              |
| 0F83н                | WRARH1                   | Wild register address setting register (upper) ch. 1              | R/W        | 0000000в              |
| 0F84н                | WRARL1                   | Wild register address setting register (lower) ch. 1              | R/W        | 0000000в              |
| 0F85н                | WRDR1                    | Wild register data setting register ch. 1                         | R/W        | 0000000в              |
| 0F86н                | WRARH2                   | Wild register address setting register (upper) ch. 2              | R/W        | 0000000в              |
| 0F87н                | WRARL2                   | Wild register address setting register (lower) ch. 2              | R/W        | 0000000в              |
| 0F88н                | WRDR2                    | Wild register data setting register ch. 2                         | R/W        | 0000000в              |
| 0F89н                |                          |                                                                   |            |                       |
| to                   | —                        | (Disabled)                                                        | —          | —                     |
| 0 <b>F</b> 91н       |                          |                                                                   |            |                       |
| 0F92н                | T01CR0                   | 8/16-bit composite timer 01 status control register 0             |            | 0000000в              |
| 0F93н                | T00CR0                   | 8/16-bit composite timer 00 status control register 0             |            | 0000000в              |
| 0F94н                | T01DR                    | 8/16-bit composite timer 01 data register                         |            | 0000000в              |
| 0F95н                | T00DR                    | 8/16-bit composite timer 00 data register                         |            | 0000000в              |
| 0F96н                | TMCR0                    | 8/16-bit composite timer 00/01 timer mode control register        | R/W        | 0000000в              |
| 0F97н<br>to<br>0FC2н |                          | (Disabled)                                                        | _          | —                     |

## 24.2 Recommended Operating Conditions

(Vss = 0.0 V)

| Parameter                | Symbol | Value     |                   | Unit | Remarks                     |                          |  |  |
|--------------------------|--------|-----------|-------------------|------|-----------------------------|--------------------------|--|--|
| Farameter                | Symbol | Min       | Max               | Unit | Kellidiks                   |                          |  |  |
|                          |        | 2.4*1, *2 | 5.5* <sup>1</sup> |      | In normal operation         | Other than on-chip debug |  |  |
| Power supply             | Vcc    | 2.3       | 5.5               | v    | Hold condition in stop mode | mode                     |  |  |
| voltage                  | VCC    | 2.9       | 5.5               | v    | In normal operation         | On ahin dahug mada       |  |  |
|                          |        | 2.3       | 5.5               |      | Hold condition in stop mode | On-chip debug mode       |  |  |
| Decoupling capacitor     | Cs     | 0.022     | 1                 | μF   | *3                          |                          |  |  |
| Operating T <sub>A</sub> |        | -40       | +85               | °C   | Other than on-chip debug me | ode                      |  |  |
| temperature              | IA     | +5        | +35               |      | On-chip debug mode          |                          |  |  |

\*1: The value varies depending on the operating frequency, the machine clock and the analog guaranteed range.

\*2: The minimum power supply voltage becomes 2.88 V when a product with the low-voltage detection reset is used.

\*3: Use a ceramic capacitor or a capacitor with equivalent frequency characteristics. The decoupling capacitor for the Vcc pin must have a capacitance equal to or larger than the capacitance of Cs. For the connection to a decoupling capacitor Cs, see the diagram below. To prevent the device from unintentionally entering an unknown mode due to noise, minimize the distance between the C pin and Cs and the distance between Cs and the Vss pin when designing the layout of a printed circuit board.



- WARNING: The recommended operating conditions are required in order to ensure the normal operation
- WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated under these conditions.

Any use of semiconductor devices will be under their recommended operating condition. Operation under any conditions other than these conditions may adversely affect reliability of device and could result in device failure.

No warranty is made with respect to any use, operating conditions or combinations not represented on this data sheet. If you are considering application under any conditions other than listed herein, please contact sales representatives beforehand.

| Parameter                 | Symbol | Pin name | Condition                                                                                                                 |     | Value |       | Unit | Remarks |
|---------------------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------|-----|-------|-------|------|---------|
| Farameter                 | Symbol | Fin name | Condition                                                                                                                 | Min | Typ*1 | Max*2 | Unit |         |
|                           | Ilvd   |          | Current<br>consumption for the<br>low-voltage<br>detection circuit                                                        | _   | 3.6   | 6.6   | μA   |         |
|                           | Іскн   |          | Current<br>consumption for the<br>main CR oscillator                                                                      | _   | 220   | 280   | μA   |         |
| Power supply<br>current*⁵ | Icrl   | Vcc      | Current<br>consumption for the<br>sub-CR oscillator<br>oscillating at<br>100 kHz                                          |     | 5.1   | 9.3   | μA   |         |
|                           | Instby |          | Current<br>consumption<br>difference between<br>normal standby<br>mode and deep<br>standby mode<br>$T_A = +25 \text{ °C}$ |     | 20    | 30    | μΑ   |         |

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, \text{ Vss} = 0.0 \text{ V}, \text{ T}_{A} = -40 \text{ }^{\circ}\text{C} \text{ to } +85 \text{ }^{\circ}\text{C})$ 

\*1: Vcc = 5.0 V, T<sub>A</sub> = + 25 °C

\*2:  $V_{CC} = 5.5 \text{ V}, T_A = +85 \text{ °C}$  (unless otherwise specified)

\*3: P00, P62, P63 and P64 are only available on MB95F562H/F562K/F563H/F563K/F564H/F564K.

- \*4: P01, P02, P03, P07, PF0, PF1, PG1 and PG2 are only available on MB95F562H/F562K/F563H/F563K/F564H/F564K/ F582H/F582K/F583H/F583K/F584H/F584K.
- \*5: The power supply current is determined by the external clock. When the low-voltage detection option is selected, the power-supply current will be the sum of adding the current consumption of the low-voltage detection circuit (ILVD) to one of the value from Icc to IccH. In addition, when both the low-voltage detection option and the CR oscillator are selected, the power supply current will be the sum of adding up the current consumption of the low-voltage detection of the low-voltage detection circuit, the current consumption of the CR oscillators (ICRH, IcRL) and a specified value. In on-chip debug mode, the CR oscillator (ICRH) and the low-voltage detection circuit are always enabled, and current consumption therefore increases accordingly.
  - See "24.4 AC Characteristics: Clock Timing" for FCH and FCL.
  - See "24.4 AC Characteristics: Source Clock / Machine Clock" for FMP and FMPL.
- \*6: In sub-CR clock mode, the power supply current value is the sum of adding ICRL to ICCLS or ICCT. In addition, when the sub-CR clock mode is selected with FMPL being 50 kHz, the current consumption increases accordingly.



24.4.3 External Reset

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, \text{ Vss} = 0.0 \text{ V}, \text{ T}_{A} = -40 \text{ }^{\circ}\text{C} \text{ to} +85 \text{ }^{\circ}\text{C})$ 

| Parameter                 | Symbol Value  |           |     |      | Remarks             |  |
|---------------------------|---------------|-----------|-----|------|---------------------|--|
| Farameter                 | Symbol        | Min       | Max | Unit | Remarks             |  |
| RST "L" level pulse width | <b>t</b> rstl | 2 tmclk*1 | —   | ns   | In normal operation |  |

\*1: See "Source Clock / Machine Clock" for tmclk.



## 24.5 A/D Converter

24.5.1 A/D Converter Electrical Characteristics

|                               |        |               | (Vcc =        | 2.7 V to 5.5 V, | vss =   | 0.0 V, $T_A = -40$ °C to +8                                                                                                  |
|-------------------------------|--------|---------------|---------------|-----------------|---------|------------------------------------------------------------------------------------------------------------------------------|
| Parameter                     | Symbol |               | Value         | Unit            | Remarks |                                                                                                                              |
| Falameter                     | Symbol | Min           | Тур           | Max             | Unit    | Remarks                                                                                                                      |
| Resolution                    |        | —             | —             | 10              | bit     |                                                                                                                              |
| Total error                   |        | -3            | —             | +3              | LSB     |                                                                                                                              |
| Linearity error               | —      | -2.5          | —             | +2.5            | LSB     |                                                                                                                              |
| Differential linearity error  |        | -1.9          | _             | +1.9            | LSB     |                                                                                                                              |
| Zero transition<br>voltage    | Vот    | Vss – 1.5 LSB | Vss + 0.5 LSB | Vss + 2.5 LSB   | V       |                                                                                                                              |
| Full-scale transition voltage | Vfst   | Vcc - 4.5 LSB | Vcc – 2 LSB   | Vcc + 0.5 LSB   | V       |                                                                                                                              |
| Compore time                  |        | 1             | —             | 10              | μs      | $4.5~\text{V} \leq \text{Vcc} \leq 5.5~\text{V}$                                                                             |
| Compare time                  | _      | 3             | —             | 10              | μs      | $2.7 \text{ V} \le \text{Vcc} < 4.5 \text{ V}$                                                                               |
| Sampling time                 | _      | 0.6           | _             | ∞               | μs      | $\begin{array}{l} 2.7 \ V \leq V_{CC} \leq 5.5 \ V, \\ \text{with external} \\ \text{impedance} < 3.3 \ k\Omega \end{array}$ |
| Analog input current          | Iain   | -0.3          | —             | +0.3            | μA      |                                                                                                                              |
| Analog input voltage          | VAIN   | Vss           |               | Vcc             | V       |                                                                                                                              |

### 24.5.2 Notes on Using A/D Converter

• External impedance of analog input and its sampling time

The A/D converter of the MB95560H/570H/580H Series has a sample and hold circuit. If the external impedance is too high to keep sufficient sampling time, the analog voltage charged to the capacitor of the internal sample and hold circuit is insufficient, adversely affecting A/D conversion precision. Therefore, to satisfy the A/D conversion precision standard, considering the relationship between the external impedance and minimum sampling time, either adjust the register value and operating frequency or decrease the external impedance so that the sampling time is longer than the minimum value. In addition, if sufficient sampling time cannot be secured, connect a capacitor of about 0.1  $\mu$ F to the analog input pin.





### • A/D conversion error

As |Vcc - Vss| decreases, the A/D conversion error increases proportionately.

# 26. Mask Options

|     |                             | MDOFFEOOL                           | MDOFFEOOL                        |  |  |
|-----|-----------------------------|-------------------------------------|----------------------------------|--|--|
|     |                             | MB95F562H                           | MB95F562K                        |  |  |
|     |                             | MB95F563H                           | MB95F563K                        |  |  |
|     |                             | MB95F564H                           | MB95F564K                        |  |  |
|     |                             | MB95F572H                           | MB95F572K                        |  |  |
|     | Part Number                 | MB95F573H                           | MB95F573K                        |  |  |
| No. |                             | MB95F574H                           | MB95F574K                        |  |  |
|     |                             | MB95F582H                           | MB95F582K                        |  |  |
|     |                             | MB95F583H                           | MB95F583K                        |  |  |
|     |                             | MB95F584H                           | MB95F584K                        |  |  |
|     | Selectable/Fixed            | Fixed                               |                                  |  |  |
| 1   | Low-voltage detection reset | Without low-voltage detection reset | With low-voltage detection reset |  |  |
| 2   | Reset                       | With dedicated reset input          | Without dedicated reset input    |  |  |





## 29. Major Changes In This Edition

Spansion Publication Number: DS702-00010-5v0-E

| Page | Section                                                                             | Details                                                                                                                                                                                                                                                                                                            |
|------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                                                                                     | Changed the series name. MB95560H Series $\rightarrow$ MB95560H Series                                                                                                                                                                                                                                             |
| _    | _                                                                                   | Added information on the MB95570H Series.                                                                                                                                                                                                                                                                          |
|      |                                                                                     | Added information on the MB95580H Series.                                                                                                                                                                                                                                                                          |
| 27   | <ul><li>PIN CONNECTION</li><li>DBG pin</li></ul>                                    | Revised details of "• DBG pin".                                                                                                                                                                                                                                                                                    |
|      | RST pin                                                                             | Revised details of "• RST pin".                                                                                                                                                                                                                                                                                    |
| 28   | • C pin                                                                             | Corrected the following statement.<br>The decoupling capacitor for the V <sub>CC</sub> pin must have a<br>capacitance larger than C <sub>S</sub> .<br>$\rightarrow$<br>The decoupling capacitor for the V <sub>CC</sub> pin must have a<br>capacitance equal to or larger than the capacitance of C <sub>S</sub> . |
| 39   | ■ I/O MAP (MB95570H Series)                                                         | Corrected the R/W attribute of the CMDR register.<br>R/W $\rightarrow$ R                                                                                                                                                                                                                                           |
|      |                                                                                     | Corrected the R/W attribute of the WDTH register.<br>R/W $\rightarrow$ R                                                                                                                                                                                                                                           |
|      |                                                                                     | Corrected the R/W attribute of the WDTL register.<br>R/W $\rightarrow$ R                                                                                                                                                                                                                                           |
| 42   | ■ I/O MAP (MB95580H Series)                                                         | Corrected the R/W attribute of the CMDR register.<br>R/W $\rightarrow$ R                                                                                                                                                                                                                                           |
|      |                                                                                     | Corrected the R/W attribute of the WDTH register.<br>R/W $\rightarrow$ R                                                                                                                                                                                                                                           |
|      |                                                                                     | Corrected the R/W attribute of the WDTL register. R/W $\rightarrow$ R                                                                                                                                                                                                                                              |
| 46   | <ul> <li>ELECTRICAL CHARACTERISTICS</li> <li>1. Absolute Maximum Ratings</li> </ul> | Corrected the rating of the parameter ""L" level total maximum output current".<br>$48 \rightarrow 100$                                                                                                                                                                                                            |
|      |                                                                                     | Corrected the rating of the parameter ""H" level total maximum output current".<br>48 $\rightarrow$ -100                                                                                                                                                                                                           |

## Sales, Solutions, and Legal Information

## Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

### Products

| ARM <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Lighting & Power Control                              | cypress.com/powerpsoc  |
| Memory                                                | cypress.com/memory     |
| PSoC                                                  | cypress.com/psoc       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless/RF                                           | cypress.com/wireless   |

## **PSoC®** Solutions

cypress.com/psoc PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

## **Cypress Developer Community**

Community | Forums | Blogs | Video | Training

## **Technical Support** cypress.com/support

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

#### Revised March 29, 2016

<sup>©</sup> Cypress Semiconductor Corporation 2011-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you under its copyright rights in the Software, a personal, non-exclusive, nontransferable license (without the right to sublicense) (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units. Cypress also grants you a personal, non-exclusive, nontransferable, license (without the right to sublicense) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely to the minimum extent that is necessary for you to exercise your rights under the copyright license granted in the previous sentence. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and Company shall and hereby does release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. Company shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress