Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | | | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 40MHz | | Connectivity | EBI/EMI, I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, HLVD, POR, PWM, WDT | | Number of I/O | 70 | | Program Memory Size | 128KB (64K x 16) | | Program Memory Type | FLASH | | EEPROM Size | 1K x 8 | | RAM Size | 3.8K x 8 | | Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V | | Data Converters | A/D 16x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 80-TQFP | | Supplier Device Package | 80-TQFP (12x12) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic18f8723-i-pt | # PIC18F8723 ### **Table of Contents** | 1.0 | Device Overview | 9 | |-------|------------------------------------------------------|------| | 2.0 | 12-Bit Analog-to-Digital Converter (A/D) Module | . 31 | | 3.0 | Special Features of the CPU | . 41 | | 4.0 | Electrical Characteristics | . 43 | | 5.0 | Packaging Information | | | Appe | ndix A: Revision History | . 51 | | | ndix B: Device Differences | | | Appe | ndix C: Conversion Considerations | . 52 | | Appe | ndix D: Migration From Baseline to Enhanced Devices | . 52 | | Appe | ndix E: Migration From Mid-Range to Enhanced Devices | . 53 | | Appe | ndix F: Migration From High-End to Enhanced Devices | . 53 | | | | | | | /licrochip Web Site | | | Custo | mer Change Notification Service | . 57 | | Custo | mer Support | . 57 | | Read | omer Supporter Response | . 58 | | | 3F8723 family Product Identification System | | ### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback. #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000). #### **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - · Microchip's Worldwide Web site; http://www.microchip.com - · Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using. ### **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. # PIC18F8723 NOTES: #### 1.0 DEVICE OVERVIEW This document contains device-specific information for the following devices: PIC18F6628 PIC18F6628 PIC18F6723 PIC18F8628 PIC18F8628 PIC18F8723 PIC18F8723 Note: This data sheet documents only the devices' features and specifications that are in addition to the features and specifications of the PIC18F8722 family devices. For information on the features and specifications shared by the PIC18F8723 family and PIC18F8722 family devices, see the "PIC18F8722 Family Data Sheet" (DS39646). The PIC18F8723 family of devices offers the advantages of all PIC18 microcontrollers – namely, high computational performance at an economical price – with the addition of high-endurance, Enhanced Flash program memory. In addition to these features, the PIC18F8723 introduces design enhancements that make these microcontrollers a logical choice for many high-performance, power-sensitive applications. ### 1.1 Special Features 12-Bit A/D Converter: The PIC18F8723 family implements a 12-bit A/D Converter. A/D Converters in both families incorporate programmable acquisition time. This allows for a channel to be selected and a conversion to be initiated, without waiting for a sampling period and thus, reducing code overhead. # 1.2 Details on Individual Family Members Devices in the PIC18F8723 family are available in 64-pin and 80-pin packages. Block diagrams for the two groups are shown in Figure 1-1 and Figure 1-2. The devices are differentiated from each other in the following ways: - Flash program memory (96 Kbytes for PIC18FX628 devices and 128 Kbytes for PIC18FX723). - A/D channels (12 for PIC18F6628/6723 devices and 16 for PIC18F8628/8723 devices). - I/O ports (seven bidirectional ports on PIC18F6628/6723 devices and nine bidirectional ports on PIC18F8628/8723 devices). - External Memory Bus, configurable for 8 and 16-bit operation All other features for devices in this family are identical. These are summarized in Table 1-1. The pinouts for all devices are listed in Table 1-2 and Table 1-3. Like all Microchip PIC18 devices, members of the PIC18F8723 family are available as both standard and low-voltage devices. Standard devices with Enhanced Flash memory, designated with an "F" in the part number (such as PIC18F6628), accommodate an operating VDD range of 4.2V to 5.5V. Low-voltage parts, designated by "LF" (such as PIC18LF6628), function over an extended VDD range of 2.0V to 5.5V. **TABLE 1-2:** PIC18F6628/6723 (64-PIN) PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin Number | Pin | Buffer | Description | | | | | |--------------------------------------------|------------|-------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Pin Name | TQFP | Type | Type | Description | | | | | | | | | | PORTC is a bidirectional I/O port. | | | | | | RC0/T10S0/T13CKI<br>RC0<br>T10S0<br>T13CKI | 30 | I/O<br>O<br>I | ST<br>—<br>ST | Digital I/O. Timer1 oscillator output. Timer1/Timer3 external clock input. | | | | | | RC1/T1OSI/ECCP2/<br>P2A | 29 | | | | | | | | | RC1<br>T1OSI<br>ECCP2 <sup>(1)</sup> | | I/O<br>I<br>I/O | ST<br>CMOS<br>ST | Digital I/O. Timer1 oscillator input. Enhanced Capture 2 input/Compare 2 output/ PWM2 output. | | | | | | P2A <sup>(1)</sup> | | 0 | _ | ECCP2 PWM output A. | | | | | | RC2/ECCP1/P1A<br>RC2<br>ECCP1 | 33 | I/O<br>I/O | ST<br>ST | Digital I/O. | | | | | | P1A | | 0 | _ | ECCP1 PWM output A. | | | | | | RC3/SCK1/SCL1<br>RC3<br>SCK1<br>SCL1 | 34 | I/O<br>I/O<br>I/O | ST<br>ST<br>ST | Digital I/O.<br>Synchronous serial clock input/output for SPI mode.<br>Synchronous serial clock input/output for I <sup>2</sup> C™ mode. | | | | | | RC4/SDI1/SDA1<br>RC4<br>SDI1<br>SDA1 | 35 | I/O<br>I<br>I/O | ST<br>ST<br>ST | Digital I/O.<br>SPI data in.<br>I <sup>2</sup> C data I/O. | | | | | | RC5/SDO1<br>RC5<br>SDO1 | 36 | I/O<br>O | ST<br>— | Digital I/O.<br>SPI data out. | | | | | | RC6/TX1/CK1<br>RC6<br>TX1<br>CK1 | 31 | I/O<br>O<br>I/O | ST<br>—<br>ST | Digital I/O. EUSART1 asynchronous transmit. EUSART1 synchronous clock (see related RX1/DT1). | | | | | | RC7/RX1/DT1<br>RC7<br>RX1<br>DT1 | 32 | I/O<br>I<br>I/O | ST<br>ST<br>ST | Digital I/O. EUSART1 asynchronous receive. EUSART1 synchronous data (see related TX1/CK1). | | | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels = Input Analog = Analog input = Output 0 = Power I<sup>2</sup>C™ = I<sup>2</sup>C/SMBus input buffer Note 1: Default assignment for ECCP2 when Configuration bit, CCP2MX, is set. **2:** Alternate assignment for ECCP2 when Configuration bit, CCP2MX, is cleared. TABLE 1-3: PIC18F8628/8723 (80-PIN) PINOUT I/O DESCRIPTIONS | Pin Name | Pin Number | Pin | Buffer | Description | | | | | |-----------------------|------------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Pili Name | TQFP | Type | Туре | Description | | | | | | RG5/MCLR/Vpp<br>RG5 | 9 | ı | ST | Master Clear (input) or programming voltage (input). Digital input. | | | | | | MCLR | | I | ST | Master Clear (Reset) input. This pin is an active-low Reset to the device. | | | | | | VPP | | Р | | Programming voltage input. | | | | | | OSC1/CLKI/RA7<br>OSC1 | 49 | I | ST | Oscillator crystal or external clock input. Oscillator crystal input or external clock source input. ST buffer when configured in RC mode, CMOS | | | | | | CLKI | | I | CMOS | otherwise. External clock source input. Always associated with pin function OSC1. (See related OSC1/CLKI, | | | | | | RA7 | | I/O | TTL | OSC2/CLKO pins.) General purpose I/O pin. | | | | | | OSC2/CLKO/RA6<br>OSC2 | 50 | 0 | _ | Oscillator crystal or clock output. Oscillator crystal output. Connects to crystal or | | | | | | CLKO | | 0 | _ | resonator in Crystal Oscillator mode. In RC mode, OSC2 pin outputs CLKO, which has 1/4 the frequency of OSC1 and denotes the instruction cycle rate. | | | | | | RA6 | | I/O | TTL | General purpose I/O pin. | | | | | Legend:TTL = TTL compatible inputCMOS = CMOS compatible input or outputST = Schmitt Trigger input with CMOS levelsAnalog = Analog inputI = InputO = OutputP = Power $I^2C^{TM}/SMB = I^2C/SMBus$ input buffer - 2: Default assignment for ECCP2 in all operating modes (CCP2MX is set). - 3: Alternate assignment for ECCP2 when CCP2MX is cleared (Microcontroller mode only). - 4: Default assignment for P1B/P1C/P3B/P3C (ECCPMX is set). - 5: Alternate assignment for P1B/P1C/P3B/P3C (ECCPMX is clear). TABLE 1-3: PIC18F8628/8723 (80-PIN) PINOUT I/O DESCRIPTIONS (CONTINUED) | | ı | ì | ĺ | T | | | | | |-----------------------------------------------------------|------------|-----------------|------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--| | Pin Name | Pin Number | Pin | Buffer | Description | | | | | | 1 III Name | TQFP | Type | Туре | Description | | | | | | | | | | PORTB is a bidirectional I/O port. PORTB can be software programmed for internal weak pull-ups on all inputs. | | | | | | RB0/INT0/FLT0<br>RB0<br>INT0<br>FLT0 | 58 | I/O<br>I<br>I | TTL<br>ST<br>ST | Digital I/O. External interrupt 0. PWM Fault input for ECCPx. | | | | | | RB1/INT1<br>RB1<br>INT1 | 57 | I/O<br>I | TTL<br>ST | Digital I/O.<br>External interrupt 1. | | | | | | RB2/INT2<br>RB2<br>INT2 | 56 | I/O<br>I | TTL<br>ST | Digital I/O.<br>External interrupt 2. | | | | | | RB3/INT3/ECCP2/P2A<br>RB3<br>INT3<br>ECCP2 <sup>(1)</sup> | 55 | I/O<br>I<br>O | TTL<br>ST<br>— | Digital I/O. External interrupt 3. Enhanced Capture 2 input/Compare 2 output/ PWM2 output. | | | | | | P2A <sup>(1)</sup> | | 0 | _ | ECCP2 PWM output A. | | | | | | RB4/KBI0<br>RB4<br>KBI0 | 54 | I/O<br>I | TTL<br>TTL | Digital I/O.<br>Interrupt-on-change pin. | | | | | | RB5/KBI1/PGM<br>RB5<br>KBI1<br>PGM | 53 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O.<br>Interrupt-on-change pin.<br>Low-Voltage ICSP™ Programming enable pin. | | | | | | RB6/KBI2/PGC<br>RB6<br>KBI2<br>PGC | 52 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O.<br>Interrupt-on-change pin.<br>In-Circuit Debugger and ICSP™ programming clock pin. | | | | | | RB7/KBI3/PGD<br>RB7<br>KBI3<br>PGD | 47 | I/O<br>I<br>I/O | TTL<br>TTL<br>ST | Digital I/O. Interrupt-on-change pin. In-Circuit Debugger and ICSP programming data pin. | | | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog = Analog input O = Output I = Input P = Power I<sup>2</sup>C™/SMB = I<sup>2</sup>C/SMBus input buffer - 2: Default assignment for ECCP2 in all operating modes (CCP2MX is set). - 3: Alternate assignment for ECCP2 when CCP2MX is cleared (Microcontroller mode only). - **4:** Default assignment for P1B/P1C/P3B/P3C (ECCPMX is set). - 5: Alternate assignment for P1B/P1C/P3B/P3C (ECCPMX is clear). **TABLE 1-3:** PIC18F8628/8723 (80-PIN) PINOUT I/O DESCRIPTIONS (CONTINUED) | Din Nama | Pin Number | Pin | Buffer | Description | | | | |---------------------------------------------------------------|------------|------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------|--|--|--| | Pin Name | TQFP | Туре | Type | Description | | | | | RE0/AD8/RD/P2D<br>RE0<br>AD8<br>RD | 4 | I/O<br>I/O<br>I | ST<br>TTL<br>TTL | PORTE is a bidirectional I/O port. Digital I/O. External memory address/data 8. Read control for Parallel Slave Port. | | | | | P2D RE1/AD9/WR/P2C RE1 AD9 WR P2C | 3 | O<br> /O<br> /O<br> O | ST<br>TTL<br>TTL | Digital I/O. External memory address/data 9. Write control for Parallel Slave Port. ECCP2 PWM output C. | | | | | RE2/AD10/CS/P2B<br>RE2<br>AD10<br>CS<br>P2B | 78 | I/O<br>I/O<br>I<br>O | ST<br>TTL<br>TTL | External memory address/data 10. | | | | | RE3/AD11/P3C<br>RE3<br>AD11<br>P3C <sup>(4)</sup> | 77 | I/O<br>I/O<br>O | ST<br>TTL<br>— | Digital I/O. External memory address/data 11. ECCP3 PWM output C. | | | | | RE4/AD12/P3B<br>RE4<br>AD12<br>P3B <sup>(4)</sup> | 76 | I/O<br>I/O<br>O | ST<br>TTL<br>— | Digital I/O.<br>External memory address/data 12.<br>ECCP3 PWM output B. | | | | | RE5/AD13/P1C<br>RE5<br>AD13<br>P1C <sup>(4)</sup> | 75 | I/O<br>I/O<br>O | ST<br>TTL<br>— | Digital I/O.<br>External memory address/data 13.<br>ECCP1 PWM output C. | | | | | RE6/AD14/P1B<br>RE6<br>AD14<br>P1B <sup>(4)</sup> | 74 | I/O<br>I/O<br>O | ST<br>TTL<br>— | Digital I/O.<br>External memory address/data 14.<br>ECCP1 PWM output B. | | | | | RE7/AD15/ECCP2/<br>P2A<br>RE7<br>AD15<br>ECCP2 <sup>(3)</sup> | 73 | I/O<br>I/O<br>I/O | ST<br>TTL<br>ST | Digital I/O. External memory address/data 15. Enhanced Capture 2 input/Compare 2 output/ PWM2 output. ECCP2 PWM output A. | | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog = Analog input = Input = Output = Power $I^2C^{TM}/SMB = I^2C/SMBus$ input buffer - 2: Default assignment for ECCP2 in all operating modes (CCP2MX is set). - 3: Alternate assignment for ECCP2 when CCP2MX is cleared (Microcontroller mode only). - **4:** Default assignment for P1B/P1C/P3B/P3C (ECCPMX is set). - 5: Alternate assignment for P1B/P1C/P3B/P3C (ECCPMX is clear). TABLE 1-3: PIC18F8628/8723 (80-PIN) PINOUT I/O DESCRIPTIONS (CONTINUED) | Din Name | Pin Number | Pin | Buffer | Description | | | | |----------------------------------------|------------|---------------|------------------------|--------------------------------------------------------------------|--|--|--| | Pin Name | TQFP | Туре | Туре | Description | | | | | | | | | PORTF is a bidirectional I/O port. | | | | | RF0/AN5<br>RF0<br>AN5 | 24 | I/O<br>I | ST<br>Analog | Digital I/O.<br>Analog input 5. | | | | | RF1/AN6/C2OUT<br>RF1<br>AN6<br>C2OUT | 23 | I/O<br>I<br>O | ST<br>Analog<br>— | Digital I/O. Analog input 6. Comparator 2 output. | | | | | RF2/AN7/C1OUT<br>RF2<br>AN7<br>C1OUT | 18 | I/O<br>I<br>O | ST<br>Analog<br>— | Digital I/O. Analog input 7. Comparator 1 output. | | | | | RF3/AN8<br>RF3<br>AN8 | 17 | I/O<br>I | ST<br>Analog | Digital I/O.<br>Analog input 8. | | | | | RF4/AN9<br>RF4<br>AN9 | 16 | I/O<br>I | ST<br>Analog | Digital I/O.<br>Analog input 9. | | | | | RF5/AN10/CVREF<br>RF5<br>AN10<br>CVREF | 15 | I/O<br>I<br>O | ST<br>Analog<br>Analog | Digital I/O. Analog input 10. Comparator reference voltage output. | | | | | RF6/AN11<br>RF6<br>AN11 | 14 | I/O<br>I | ST<br>Analog | Digital I/O.<br>Analog input 11. | | | | | RF7/SS1<br>RF7<br>SS1 | 13 | I/O<br>I | ST<br>TTL | Digital I/O.<br>SPI slave select input. | | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog = Analog input I = Input O = Output P = Power $I^2C^{TM}/SMB = I^2C/SMBus$ input buffer - 2: Default assignment for ECCP2 in all operating modes (CCP2MX is set). - **3:** Alternate assignment for ECCP2 when CCP2MX is cleared (Microcontroller mode only). - 4: Default assignment for P1B/P1C/P3B/P3C (ECCPMX is set). - **5:** Alternate assignment for P1B/P1C/P3B/P3C (ECCPMX is clear). TABLE 1-3: PIC18F8628/8723 (80-PIN) PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin Number | Pin | Buffer | Description | |--------------------------------------------|----------------|----------|---------|---------------------------------------------------------| | Pin Name | TQFP | Туре | Туре | Description | | | | | | PORTJ is a bidirectional I/O port. | | RJ0/ALE<br>RJ0<br>ALE | 62 | I/O<br>O | ST<br>— | Digital I/O.<br>External memory address latch enable. | | RJ1/OE<br>RJ1<br>OE | 61 | I/O<br>O | ST<br>— | Digital I/O.<br>External memory output enable. | | RJ2/WRL<br>RJ2<br>WRL | 60 | I/O<br>O | ST<br>— | Digital I/O.<br>External memory write low control. | | RJ3/WRH<br>RJ3<br>WRH | 59 | I/O<br>O | ST<br>— | Digital I/O.<br>External memory write high control. | | RJ4/BA0<br>RJ4<br>BA0 | 39 | I/O<br>O | ST<br>— | Digital I/O.<br>External memory byte address 0 control. | | RJ5/CE<br>RJ4<br>CE | 40 | I/O<br>O | ST<br>— | Digital I/O<br>External memory chip enable control. | | RJ6/LB<br>RJ6<br>LB | 41 | I/O<br>O | ST<br>— | Digital I/O.<br>External memory low byte control. | | RJ7/ <del>UB</del><br>RJ7<br><del>UB</del> | 42 | I/O<br>O | ST<br>— | Digital I/O.<br>External memory high byte control. | | Vss | 11, 31, 51, 70 | Р | | Ground reference for logic and I/O pins. | | VDD | 12, 32, 48, 71 | Р | _ | Positive supply for logic and I/O pins. | | AVss | 26 | Р | _ | Ground reference for analog modules. | | AVDD | 25 | Р | _ | Positive supply for analog modules. | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels I = Input P = Power CMOS = CMOS compatible input or output Analog = Analog input O = Output $I^2C^{TM}/SMB = I^2C/SMBus$ input buffer - 2: Default assignment for ECCP2 in all operating modes (CCP2MX is set). - 3: Alternate assignment for ECCP2 when CCP2MX is cleared (Microcontroller mode only). - 4: Default assignment for P1B/P1C/P3B/P3C (ECCPMX is set). - 5: Alternate assignment for P1B/P1C/P3B/P3C (ECCPMX is clear). ### REGISTER 2-2: ADCON1: A/D CONTROL REGISTER 1 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-------|-------|-------|-------|-------|-------| | _ | _ | VCFG1 | VCFG0 | PCFG3 | PCFG2 | PCFG1 | PCFG0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-6 **Unimplemented:** Read as '0' bit 5-4 VCFG1:VCFG0: Voltage Reference Configuration bits | | A/D VREF+ | A/D VREF- | |-----|----------------|----------------| | 0.0 | AVDD | AVss | | 01 | External VREF+ | AVss | | 10 | AVDD | External VREF- | | 11 | External VREF+ | External VREF- | ### bit 3-0 **PCFG3:PCFG0:** A/D Port Configuration Control bits: | PCFG<3:0> | AN15 <sup>(1)</sup> | AN14 <sup>(1)</sup> | AN13 <sup>(1)</sup> | AN12 <sup>(1)</sup> | AN11 | AN10 | AN9 | AN8 | AN7 | AN6 | AN5 | AN4 | AN3 | AN2 | AN1 | ANO | |-----------|---------------------|---------------------|---------------------|---------------------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | 0000 | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0001 | D | D | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0010 | D | D | D | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0011 | D | D | D | D | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0100 | D | D | D | D | D | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0101 | D | D | D | D | D | D | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0110 | D | D | D | D | D | D | D | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0111 | D | D | D | D | D | D | D | D | Α | Α | Α | Α | Α | Α | Α | Α | | 1000 | D | D | D | D | D | D | D | D | D | Α | Α | Α | Α | Α | Α | Α | | 1001 | D | D | D | D | D | D | D | D | D | D | Α | Α | Α | Α | Α | Α | | 1010 | D | D | D | D | D | D | D | D | D | D | D | Α | Α | Α | Α | Α | | 1011 | D | D | D | D | D | D | D | D | D | D | D | D | Α | Α | Α | Α | | 1100 | D | D | D | D | D | D | D | D | D | D | D | D | D | Α | Α | Α | | 1101 | D | D | D | D | D | D | D | D | D | D | D | D | D | D | Α | Α | | 1110 | D | D | D | D | D | D | D | D | D | D | D | D | D | D | D | Α | | 1111 | D | D | D | D | D | D | D | D | D | D | D | D | D | D | D | D | A = Analog input D = Digital I/O Note 1: AN15 through AN12 are available only on PIC18F8628/8723 devices. #### REGISTER 2-3: ADCON2: A/D CONTROL REGISTER 2 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-------|-------|-------|-------|-------|-------| | ADFM | _ | ACQT2 | ACQT1 | ACQT0 | ADCS2 | ADCS1 | ADCS0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 **ADFM:** A/D Result Format Select bit 1 = Right justified0 = Left justified bit 6 Unimplemented: Read as '0' bit 5-3 ACQT2:ACQT0: A/D Acquisition Time Select bits 111 = 20 TAD 110 = 16 TAD 101 = 12 TAD 100 = 8 TAD 011 = 6 TAD 010 = 4 TAD 001 = 2 TAD 000 = 0 TAD<sup>(1)</sup> bit 2-0 ADCS2:ADCS0: A/D Conversion Clock Select bits 111 = FRC (clock derived from A/D RC oscillator)(1) 110 = Fosc/64 101 = Fosc/16 100 = Fosc/4 011 = FRC (clock derived from A/D RC oscillator)(1) 010 = Fosc/32 001 = Fosc/8 000 = Fosc/2 Note 1: If the A/D FRC clock source is selected, a delay of one Tcy (instruction cycle) is added before the A/D clock starts. This allows the SLEEP instruction to be executed before starting a conversion. # 2.2 Selecting and Configuring Acquisition Time The ADCON2 register allows the user to select an acquisition time that occurs each time the GO/DONE bit is set. It also gives users the option to use an automatically determined acquisition time. Acquisition time may be set with the ACQT2:ACQT0 bits (ADCON2<5:3>), which provide a range of 2 to 20 TAD. When the GO/DONE bit is set, the A/D module continues to sample the input for the selected acquisition time, then automatically begins a conversion. Since the acquisition time is programmed, there may be no need to wait for an acquisition time between selecting a channel and setting the GO/DONE bit. Manual acquisition is selected when ACQT2:ACQT0 = 000. When the GO/DONE bit is set, sampling is stopped and a conversion begins. The user is responsible for ensuring the required acquisition time has passed between selecting the desired input channel and setting the GO/DONE bit. This option is also the default Reset state of the ACQT2:ACQT0 bits and is compatible with devices that do not offer programmable acquisition times. In either case, when the conversion is completed, the GO/DONE bit is cleared, the ADIF flag is set and the A/D begins sampling the currently selected channel again. If an acquisition time is programmed, there is nothing to indicate if the acquisition time has ended or if the conversion has begun. # 2.3 Selecting the A/D Conversion Clock The A/D conversion time per bit is defined as TAD. The A/D conversion requires 13 TAD per 12-bit conversion. The source of the A/D conversion clock is software selectable. There are seven possible options for TAD: - 2 Tosc - 4 Tosc - 8 Tosc - 16 Tosc - 32 Tosc - 64 Tosc - · Internal RC Oscillator For correct A/D conversions, the A/D conversion clock (TAD) must be as short as possible, but greater than the minimum TAD (see parameter 130 for more information). Table 2-1 shows the resultant TAD times derived from the device operating frequencies and the A/D clock source selected. TABLE 2-1: TAD vs. DEVICE OPERATING FREQUENCIES | A/D Clock So | A/D Clock Source (TAD) | | | | |-------------------|------------------------|-------------------------|--|--| | Operation | ADCS2:ADCS0 | Maximum Fosc | | | | 2 Tosc | 000 | 2.50 MHz | | | | 4 Tosc | 100 | 5.00 MHz | | | | 8 Tosc | 001 | 10.00 MHz | | | | 16 Tosc | 101 | 20.00 MHz | | | | 32 Tosc | 010 | 40.00 MHz | | | | 64 Tosc | 110 | 40.00 MHz | | | | RC <sup>(1)</sup> | x11 | 1.00 MHz <sup>(2)</sup> | | | - **Note 1:** The RC source has a typical TAD time of 2.5 $\mu$ s. - 2: For device frequencies above 1 MHz, the device must be in Sleep for the entire conversion or a Fosc divider should be used instead; otherwise, the A/D accuracy specification may not be met. # 2.4 Operation in Power-Managed Modes The selection of the automatic acquisition time and A/D conversion clock is determined in part by the clock source and frequency while in a power-managed mode. If the A/D is expected to operate while the device is in a power-managed mode, the ADCS2:ADCS0 bits in ADCON2 should be updated in accordance with the clock source to be used. The ACQT2:ACQT0 bits do not need to be adjusted as the ADCS2:ADCS0 bits adjust the TAD time for the new clock speed. After entering the mode, an A/D acquisition or conversion may be started. Once started, the device should continue to be clocked by the same clock source until the conversion has been completed. If desired, the device may be placed into the corresponding Idle mode during the conversion. If the device clock frequency is less than 1 MHz, the A/D RC clock source should be selected. Operation in Sleep mode requires the A/D FRC clock to be selected. If the ACQT2:ACQT0 bits are set to '000' and a conversion is started, the conversion will be delayed one instruction cycle to allow execution of the SLEEP instruction and entry to Sleep mode. The IDLEN bit (OSCCON<7>) must have already been cleared prior to starting the conversion. ### 2.5 Configuring Analog Port Pins The ADCON1, TRISA, TRISF and TRISH registers all configure the A/D port pins. The port pins needed as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted. The A/D operation is independent of the state of the CHS3:CHS0 bits and the TRIS bits. - Note 1: When reading the PORT register, all pins configured as analog input channels will read as cleared (a low level). Analog conversion on pins configured as digital pins can be performed. The voltage on the pin will be accurately converted. - 2: Analog levels on any pin defined as a digital input may cause the digital input buffer to consume current out of the device's specification limits. ### REGISTER 3-1: DEVID1: DEVICE ID REGISTER 1 FOR PIC18F8723 FAMILY DEVICES | R | R | R | R | R | R | R | R | |-------|------|------|------|------|------|------|-------| | DEV2 | DEV1 | DEV0 | REV4 | REV3 | REV2 | REV1 | REV0 | | bit 7 | | | | | | | bit 0 | Legend: R = Read-only bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed u = Unchanged from programmed state bit 7-5 **DEV2:DEV0:** Device ID bits See Register 3-2 for a complete listing. bit 4-0 **REV4:REV0:** Revision ID bits These bits are used to indicate the device revision. #### REGISTER 3-2: DEVID2: DEVICE ID REGISTER 2 FOR PIC18F8723 FAMILY DEVICES | R | R | R | R | R | R | R | R | | |-------------|------|------|------|------|------|------|------|--| | DEV10 | DEV9 | DEV8 | DEV7 | DEV6 | DEV5 | DEV4 | DEV3 | | | bit 7 bit 0 | | | | | | | | | Legend: R = Read-only bit P = Programmable bit U = Unimplemented bit, read as '0' -n = Value when device is unprogrammed u = Unchanged from programmed state ### bit 7-0 **DEV10:DEV3:** Device ID bits | DEV10:DEV3<br>(DEVID2<7:0>) | DEV2:DEV0<br>(DEVID1<7:5>) | Device | |-----------------------------|----------------------------|------------| | 0100 1001 | 110 | PIC18F6628 | | 0100 1010 | 000 | PIC18F6723 | | 0100 1001 | 111 | PIC18F8628 | | 0100 1010 | 001 | PIC18F8723 | TABLE 4-1: A/D CONVERTER CHARACTERISTICS: PIC18F8723 FAMILY (INDUSTRIAL) | Param<br>No. | Sym | Characteristic | Min | Тур | Max | Units | | Conditions | |--------------|-------|------------------------------------------------------|---------------------------|-----|------------|----------|------------|-------------------------------------------------------| | A01 | NR | Resolution | _ | _ | 12 | bit | | $\Delta V$ REF $\geq 3.0V$ | | A03 | EIL | Integral Linearity Error | _ | <±1 | ±2.0 | LSB | VDD = 3.0V | $\Delta VREF \ge 3.0V$ | | | | | _ | _ | ±2.0 | LSB | VDD = 5.0V | | | A04 | EDL | Differential Linearity Error | _ | <±1 | +1.5/-1.0 | LSB | VDD = 3.0V | $\Delta VREF \ge 3.0V$ | | | | | _ | _ | +1.5/-1.0 | LSB | VDD = 5.0V | | | A06 | Eoff | Offset Error | _ | <±1 | ±5 | LSB | VDD = 3.0V | $\Delta VREF \ge 3.0V$ | | | | | _ | _ | ±3 | LSB | VDD = 5.0V | | | A07 | Egn | Gain Error | _ | <±1 | ±1.25 | LSB | VDD = 3.0V | $\Delta VREF \ge 3.0V$ | | | | | _ | _ | ±2.00 | LSB | VDD = 5.0V | | | A10 | _ | Monotonicity | Guaranteed <sup>(1)</sup> | | | _ | | $Vss \le Vain \le Vref$ | | A20 | ΔVREF | Reference Voltage Range<br>(VREFH – VREFL) | 3 | _ | VDD - VSS | V | | For 12-bit resolution | | A21 | VREFH | Reference Voltage High | Vss + 3.0V | _ | VDD + 0.3V | V | | For 12-bit resolution | | A22 | VREFL | Reference Voltage Low | Vss - 0.3V | _ | VDD - 3.0V | V | | For 12-bit resolution | | A25 | Vain | Analog Input Voltage | VREFL | _ | VREFH | V | | | | A30 | ZAIN | Recommended<br>Impedance of Analog<br>Voltage Source | _ | _ | 2.5 | kΩ | | | | A50 | IREF | VREF Input Current <sup>(2)</sup> | _<br>_ | | 5<br>150 | μA<br>μA | | During VAIN acquisition. During A/D conversion cycle. | Note 1: The A/D conversion result never decreases with an increase in the input voltage and has no missing codes. <sup>2:</sup> VREFH current is from the RA3/AN3/VREF+ pin or VDD, whichever is selected as the VREFH source. VREFL current is from the RA2/AN2/VREF-/CVREF pin or VSS, whichever is selected as the VREFL source. ### **INDEX** | A | | F | | |----------------------------------------------|--------|----------------------------------------------|----| | A/D | 31 | Features Summary Table | 3 | | A/D Converter Interrupt, Configuring | 35 | | | | Acquisition Requirements | 36 | I | | | ADCON0 Register | 31 | Internet Address | 57 | | ADCON1 Register | 31 | Interrupt Sources | | | ADCON2 Register | 31 | A/D Conversion Complete | 35 | | ADRESH Register | 31, 34 | М | | | ADRESL Register | 31 | | | | Analog Port Pins, Configuring | 38 | Microchip Internet Web Site | | | Associated Registers | 40 | Migration From Baseline to Enhanced Devices | | | Configuring the Module | 35 | Migration From High-End to Enhanced Devices | | | Conversion Clock (TAD) | 37 | Migration From Mid-Range to Enhanced Devices | | | Conversion Status (GO/DONE Bit) | 34 | More Information | | | Conversions | 39 | Customer Notification System | | | Converter Characteristics | 46 | Errata | 7 | | Discharge | 39 | 0 | | | Operation in Power-Managed Modes | 38 | | | | Selecting and Configuring Acquisition Time | 37 | Overview | _ | | Special Event Trigger (ECCP2) | 40 | External Memory Interface | | | Transfer Function | 35 | Features Summary Table | | | Use of the ECCP2 Trigger | 40 | Peripheral Highlights | | | Absolute Maximum Ratings | 43 | Power-Managed Modes | | | ADCON0 Register | 31 | Special Microcontroller Features | 3 | | GO/DONE Bit | 34 | Р | | | ADCON1 Register | 31 | Dealer sing Information | 40 | | ADCON2 Register | 31 | Packaging Information | | | ADRESH Register | 31 | Peripheral Highlights | c | | ADRESL Register | 31, 34 | Pin Diagrams 64-Pin TQFP | , | | Analog-to-Digital Converter. See A/D. | | | | | В | | 80-Pin TQFPPin Functions | 5 | | | | | 20 | | Block Diagrams | | AVDD (64-pin) | | | A/D | | AVDD (80-pin) | | | Analog Input Model | | AVSS (80-pin) | | | PIC18F6628/6723 | | | | | PIC18F8628/8723 | 12 | OSC1/CLKI/RA7<br>OSC2/CLKO/RA6 | | | С | | RA0/AN0 | | | | | RA1/AN1 | - | | Compare (ECCP2 Module) | | RA2/AN2/VREF- | | | Special Event Trigger | | RA3/AN3/VREF+ | , | | Conversion Considerations | | RA4/T0CKI | | | Customer Change Notification Service | | RA5/AN4/HLVDIN | | | Customer Notification Service | | RB0/INT0/FLT0 | | | Customer Notification System | | RB1/INT1 | | | Customer Support | 57 | RB2/INT2 | | | D | | RB3/INT3 | , | | Device Differences | E1 | RB3/INT3/ECCP2/P2A | | | Device ID Registers | | RB4/KBI0 | | | • | 41 | RB5/KBI1/PGM | , | | Device Overview | 10 | RB6/KBI2/PGC | | | Features (table) | | RB7/KBI3/PGD | | | Special Features | 9 | RC0/T10S0/T13CKI | | | E | | | | | Electrical Characteristics | /1.3 | RC1/T1OSI/ECCP2/P2A<br>RC2/ECCP1/P1A | - | | Equations | 43 | RC2/ECCP1/P1A | | | · | 36 | RC4/SDI1/SDA1 | , | | A/D Minimum Charging Time | | | , | | A/D Minimum Charging Time | | RC5/SDO1<br>RC6/TX1/CK1 | | | Calculating the Minimum Required Acquisition | | | | | Errata | | RC7/RX1/DT1<br>RD0/AD0/PSP0 | | | External Memory Interface | 3 | | | | | | RD0/PSP0 | 17 | #### THE MICROCHIP WEB SITE Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # CUSTOMER CHANGE NOTIFICATION SERVICE Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions. ### **CUSTOMER SUPPORT** Users of Microchip products can receive assistance through several channels: - · Distributor or Representative - · Local Sales Office - Field Application Engineer (FAE) - · Technical Support - · Development Systems Information Line Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://support.microchip.com