

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Obsolete                                                                     |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | M8C                                                                          |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 24MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                            |
| Peripherals                | POR, PWM, WDT                                                                |
| Number of I/O              | 44                                                                           |
| Program Memory Size        | 32KB (32K x 8)                                                               |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | -                                                                            |
| RAM Size                   | 2K x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.25V                                                                   |
| Data Converters            | A/D 12x14b; D/A 4x9b                                                         |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 48-VFQFN Exposed Pad                                                         |
| Supplier Device Package    | 48-QFN (7x7)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c29666-24lfxit |
|                            |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# CY8C29466, CY8C29566 CY8C29666, CY8C29866

## Contents

| PSoC Programmable System-on-Chip    | 1  |
|-------------------------------------|----|
| Features                            | 1  |
| Logic Block Diagram                 | 1  |
| PSoC Functional Overview            | 3  |
| PSoC Core                           | 3  |
| Digital System                      | 3  |
| Analog System                       | 4  |
| Additional System Resources         | 5  |
| PSoC Device Characteristics         | 5  |
| Getting Started                     | 6  |
| Application Notes                   | 6  |
| Development Kits                    | 6  |
| Training                            | 6  |
| CYPros Consultants                  | 6  |
| Solutions Library                   | 6  |
| Technical Support                   |    |
| Development Tools                   |    |
| PSoC Designer Software Subsystems   |    |
| Designing with PSoC Designer        |    |
| Select User Modules                 |    |
| Configure User Modules              |    |
| Organize and Connect                |    |
| Generate, Verify, and Debug         |    |
| Pinouts                             |    |
| 28-Pin Part Pinout                  |    |
| 44-Pin Part Pinout                  |    |
| 48-Pin Part Pinout                  |    |
| 100-Pin Part Pinout                 |    |
| 100-Pin Part Pinout (On-Chip Debug) |    |
| Register Reference                  |    |
| Register Conventions                |    |
| Register Mapping Tables             | 16 |
|                                     |    |

| Electrical Specifications                                                                                                                                                                                                                                                                                  | 19                                                                                                              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| Absolute Maximum Ratings                                                                                                                                                                                                                                                                                   | 19                                                                                                              |
| Operating Temperature                                                                                                                                                                                                                                                                                      | 20                                                                                                              |
| DC Electrical Characteristics                                                                                                                                                                                                                                                                              |                                                                                                                 |
| AC Electrical Characteristics                                                                                                                                                                                                                                                                              |                                                                                                                 |
| Packaging Information                                                                                                                                                                                                                                                                                      | 44                                                                                                              |
| Packaging Dimensions                                                                                                                                                                                                                                                                                       | 44                                                                                                              |
| Thermal Impedances                                                                                                                                                                                                                                                                                         |                                                                                                                 |
| Capacitance on Crystal Pins                                                                                                                                                                                                                                                                                |                                                                                                                 |
| Solder Reflow Peak Temperature                                                                                                                                                                                                                                                                             |                                                                                                                 |
| Development Tool Selection                                                                                                                                                                                                                                                                                 | 50                                                                                                              |
| Software                                                                                                                                                                                                                                                                                                   | 50                                                                                                              |
| Development Kits                                                                                                                                                                                                                                                                                           |                                                                                                                 |
| Evaluation Tools                                                                                                                                                                                                                                                                                           |                                                                                                                 |
| Device Programmers                                                                                                                                                                                                                                                                                         |                                                                                                                 |
| Assessming (Emulation and Dramanning)                                                                                                                                                                                                                                                                      | E 4                                                                                                             |
| Accessories (Emulation and Programming)                                                                                                                                                                                                                                                                    |                                                                                                                 |
| Ordering Information                                                                                                                                                                                                                                                                                       | 52                                                                                                              |
| Ordering Information<br>Ordering Code Definitions                                                                                                                                                                                                                                                          | <b> 52</b><br>52                                                                                                |
| Ordering Information<br>Ordering Code Definitions<br>Acronyms                                                                                                                                                                                                                                              | <b>52</b><br>52<br><b>53</b>                                                                                    |
| Ordering Information<br>Ordering Code Definitions                                                                                                                                                                                                                                                          | <b>52</b><br>52<br><b>53</b>                                                                                    |
| Ordering Information<br>Ordering Code Definitions<br>Acronyms                                                                                                                                                                                                                                              |                                                                                                                 |
| Ordering Information<br>Ordering Code Definitions<br>Acronyms<br>Acronyms Used                                                                                                                                                                                                                             | <b>52</b><br><b>53</b><br>53<br><b>53</b>                                                                       |
| Ordering Information<br>Ordering Code Definitions<br>Acronyms<br>Acronyms Used<br>Reference Documents<br>Document Conventions<br>Units of Measure                                                                                                                                                          |                                                                                                                 |
| Ordering Information<br>Ordering Code Definitions<br>Acronyms<br>Acronyms Used<br>Reference Documents<br>Document Conventions<br>Units of Measure<br>Numeric Conventions                                                                                                                                   | <b>52</b><br><b>53</b><br><b>53</b><br><b>53</b><br><b>54</b><br>54<br>54                                       |
| Ordering Information<br>Ordering Code Definitions<br>Acronyms<br>Acronyms Used<br>Reference Documents<br>Document Conventions<br>Units of Measure                                                                                                                                                          | <b>52</b><br><b>53</b><br><b>53</b><br><b>53</b><br><b>54</b><br>54<br>54                                       |
| Ordering Information<br>Ordering Code Definitions<br>Acronyms<br>Acronyms Used<br>Reference Documents<br>Document Conventions<br>Units of Measure<br>Numeric Conventions<br>Glossary<br>Document History Page                                                                                              | <b>52</b><br>53<br>53<br>53<br>53<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>55                         |
| Ordering Information<br>Ordering Code Definitions<br>Acronyms<br>Acronyms Used<br>Reference Documents<br>Document Conventions<br>Units of Measure<br>Numeric Conventions<br>Glossary<br>Document History Page<br>Sales, Solutions, and Legal Information                                                   | <b>52</b><br>53<br>53<br>53<br>53<br>53<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>59<br>59 |
| Ordering Information<br>Ordering Code Definitions<br>Acronyms<br>Acronyms Used<br>Reference Documents<br>Document Conventions<br>Units of Measure<br>Numeric Conventions<br>Glossary<br>Document History Page<br>Sales, Solutions, and Legal Information<br>Worldwide Sales and Design Support             | <b>52</b><br>53<br>53<br>53<br>53<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>59<br>61 |
| Ordering Information<br>Ordering Code Definitions<br>Acronyms<br>Acronyms Used<br>Reference Documents<br>Document Conventions<br>Units of Measure<br>Numeric Conventions<br>Glossary<br>Document History Page<br>Sales, Solutions, and Legal Information<br>Worldwide Sales and Design Support<br>Products | <b>52</b><br>53<br>53<br>53<br>53<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54 |
| Ordering Information<br>Ordering Code Definitions<br>Acronyms<br>Acronyms Used<br>Reference Documents<br>Document Conventions<br>Units of Measure<br>Numeric Conventions<br>Glossary<br>Document History Page<br>Sales, Solutions, and Legal Information<br>Worldwide Sales and Design Support             | <b>52</b><br>53<br>53<br>53<br>53<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54<br>54 |



# **PSoC Functional Overview**

The PSoC family consists of many Programmable System-on-Chip controller devices. These devices are designed to replace multiple traditional microcontroller unit (MCU)-based system components with one, low-cost single-chip programmable device. PSoC devices include configurable blocks of analog and digital logic, as well as programmable interconnects. This architecture allows you to create customized peripheral configurations that match the requirements of each individual application. Additionally, a fast central processing unit (CPU), flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts and packages.

The PSoC architecture, as illustrated in the Logic Block Diagram on page 1, consists of four main areas: PSoC core, digital system, analog system, and system resources. Configurable global busing allows all of the device resources to be combined into a complete custom system. The PSoC CY8C29x66 family can have up to five I/O ports that connect to the global digital and analog interconnects, providing access to 8 digital blocks and 12 analog blocks.

### **PSoC Core**

The PSoC core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable GPIOs.

The M8C CPU core is a powerful processor with speeds up to 24 MHz, providing a 4 million instructions per second (MIPS) 8-bit Harvard-architecture microprocessor. The CPU uses an interrupt controller with 17 vectors, to simplify programming of real-time embedded events. Program execution is timed and protected using the included sleep and watchdog timers (WDT).

Memory uses 16 KB of flash for program storage, 256 bytes of SRAM for data storage, and up to 2 KB of EEPROM emulated using the flash. Program flash uses four protection levels on blocks of 64 bytes, allowing customized software information protection (IP).

The PSoC device incorporates flexible internal clock generators, including a 24 MHz internal main oscillator (IMO) accurate to 2.5% over temperature and voltage. The 24 MHz IMO can also be doubled to 48 MHz for use by the digital system. A low-power 32 kHz internal low speed oscillator (ILO) is provided for the sleep timer and WDT. If crystal accuracy is desired, the 32.768 kHz external crystal oscillator (ECO) is available for use as a real-time clock (RTC) and can optionally generate a crystal-accurate 24 MHz system clock using a PLL. The clocks, together with programmable clock dividers (as a system resource), provide the flexibility to integrate almost any timing requirement into the PSoC device.

PSoC GPIOs provide connection to the CPU, and digital and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external interfacing. Every pin also has the capability to generate a system interrupt on high level, low level, and change from last read.

#### **Digital System**

The digital system is composed of 16 digital PSoC blocks. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8-, 16-, 24-, and 32-bit peripherals, which are called user modules.

#### Figure 1. Digital System Block Diagram





Digital peripheral configurations include:

- PWMs (8- to 32-bit)
- PWMs with dead band (8- to 32-bit)
- Counters (8- to 32-bit)
- Timers (8- to 32-bit)
- UART 8-bit with selectable parity (up to 2)
- SPI slave and master (up to 2)
- I<sup>2</sup>C slave and multi-master (one available as a system resource)
- CRC generator (8- to 32-bit)
- IrDA (up to 2)
- PRS generators (8- to 32-bit)

The digital blocks can be connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also allow for signal multiplexing and for performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller.

Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This allows you the optimum choice of system resources for your application. Family resources are shown in the table titled "PSoC Device Characteristics" on page 5.

#### Analog System

The analog system is composed of 12 configurable blocks, each containing an opamp circuit that allows the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the more common PSoC analog functions (most available as user modules) are:

- ADCs (up to 4, with 6- to 14-bit resolution; selectable as incremental, delta sigma, and SAR)
- Filters (2-, 4-, 6-, and 8-pole band pass, low pass, and notch)
- Amplifiers (up to 4, with selectable gain to 48x)
- Instrumentation amplifiers (up to 2, with selectable gain to 93x)
- Comparators (up to 4, with 16 selectable thresholds)
- DACs (up to 4, with 6-bit to 9-bit resolution)
- Multiplying DACs (up to 4, with 6-bit to 9-bit resolution)
- High current output drivers (four with 30-mA drive as a core resource)
- 1.3-V reference (as a system resource)

- DTMF Dialer
- Modulators
- Correlators
- Peak detectors
- Many other topologies possible

Analog blocks are provided in columns of three, which includes one continuous time (CT) and two switched capacitor (SC) blocks, as shown in Figure 3.

#### Figure 3. Analog System Block Diagram





# **Getting Started**

For in depth information, along with detailed programming details, see the *PSoC<sup>®</sup>* Technical Reference Manual.

For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device datasheets on the web.

#### **Application Notes**

Cypress application notes are an excellent introduction to the wide variety of possible PSoC designs.

#### **Development Kits**

PSoC Development Kits are available online from and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark.

#### Training

Free PSoC technical training (on demand, webinars, and workshops), which is available online via www.cypress.com, covers a wide variety of topics and skill levels to assist you in your designs.

### **Development Tools**

PSoC Designer<sup>™</sup> is the revolutionary Integrated Design Environment (IDE) that you can use to customize PSoC to meet your specific application requirements. PSoC Designer software accelerates system design and time to market. Develop your applications using a library of precharacterized analog and digital peripherals (called user modules) in a drag-and-drop design environment. Then, customize your design by leveraging the dynamically generated application programming interface (API) libraries of code. Finally, debug and test your designs with the integrated debug environment, including in-circuit emulation and standard software debug features. PSoC Designer includes:

- Application editor graphical user interface (GUI) for device and user module configuration and dynamic reconfiguration
- Extensive user module catalog
- Integrated source-code editor (C and assembly)
- Free C compiler with no size restrictions or time limits
- Built-in debugger
- In-circuit emulation
- Built-in support for communication interfaces:
  - □ Hardware and software I<sup>2</sup>C slaves and masters
  - □ Full-speed USB 2.0
  - Up to four full-duplex universal asynchronous receiver/transmitters (UARTs), SPI master and slave, and wireless

PSoC Designer supports the entire library of PSoC 1 devices and runs on Windows XP, Windows Vista, and Windows 7.

#### **CYPros Consultants**

Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to the CYPros Consultants web site.

#### **Solutions Library**

Visit our growing library of solution focused designs. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly.

#### **Technical Support**

Technical support – including a searchable Knowledge Base articles and technical forums – is also available online. If you cannot find an answer to your question, call our Technical Support hotline at 1-800-541-4736.

#### **PSoC Designer Software Subsystems**

#### Design Entry

In the chip-level view, choose a base device to work with. Then select different onboard analog and digital components that use the PSoC blocks, which are called user modules. Examples of user modules are analog-to-digital converters (ADCs), digital-to-analog converters (DACs), amplifiers, and filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration makes it possible to change configurations at run time. In essence, this allows you to use more than 100 percent of PSoC's resources for an application.

#### Code Generation Tools

The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. You can develop your design in C, assembly, or a combination of the two.

**Assemblers**. The assemblers allow you to merge assembly code seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing.

**C Language Compilers.** C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all of the features of C, tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.



## Pinouts

The CY8C29x66 PSoC device is available in a variety of packages which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of Digital I/O. However,  $V_{SS}$ ,  $V_{DD}$ , SMP, and XRES are not capable of Digital I/O.

### 28-Pin Part Pinout

| Pin | Ту      | ре     | Pin             | Description                                                                      |  |  |  |
|-----|---------|--------|-----------------|----------------------------------------------------------------------------------|--|--|--|
| No. | Digital | Analog | Name            | Description                                                                      |  |  |  |
| 1   | I/O     | I      | P0[7]           | Analog column mux input                                                          |  |  |  |
| 2   | I/O     | I/O    | P0[5]           | Analog column mux input and column output                                        |  |  |  |
| 3   | I/O     | I/O    | P0[3]           | Analog column mux input and column output                                        |  |  |  |
| 4   | I/O     | I      | P0[1]           | Analog column mux input                                                          |  |  |  |
| 5   | I/O     |        | P2[7]           |                                                                                  |  |  |  |
| 6   | I/O     |        | P2[5]           |                                                                                  |  |  |  |
| 7   | I/O     | I      | P2[3]           | Direct switched capacitor block input                                            |  |  |  |
| 8   | I/O     | I      | P2[1]           | Direct switched capacitor block input                                            |  |  |  |
| 9   | Po      | wer    | SMP             | Switch mode pump (SMP) connection to<br>external components required             |  |  |  |
| 10  | I/O     |        | P1[7]           | I <sup>2</sup> C serial clock (SCL)                                              |  |  |  |
| 11  | I/O     |        | P1[5]           | I <sup>2</sup> C serial data (SDA)                                               |  |  |  |
| 12  | I/O     |        | P1[3]           |                                                                                  |  |  |  |
| 13  | I/O     |        | P1[1]           | Crystal (XTALin), I <sup>2</sup> C Serial Clock (SCL), ISSP-SCLK <sup>[3]</sup>  |  |  |  |
| 14  | Pov     | wer    | V <sub>SS</sub> | Ground connection                                                                |  |  |  |
| 15  | I/O     |        | P1[0]           | Crystal (XTALout), I <sup>2</sup> C Serial Data (SDA), ISSP-SDATA <sup>[3]</sup> |  |  |  |
| 16  | I/O     |        | P1[2]           |                                                                                  |  |  |  |
| 17  | I/O     |        | P1[4]           | Optional external clock input (EXTCLK)                                           |  |  |  |
| 18  | I/O     |        | P1[6]           |                                                                                  |  |  |  |
| 19  | Inp     | out    | XRES            | Active high external reset with internal<br>pull-down                            |  |  |  |
| 20  | I/O     | I      | P2[0]           | Direct switched capacitor block input                                            |  |  |  |
| 21  | I/O     | I      | P2[2]           | Direct switched capacitor block input                                            |  |  |  |
| 22  | I/O     |        | P2[4]           | External analog ground (AGND)                                                    |  |  |  |
| 23  | I/O     |        | P2[6]           | External voltage reference (VREF)                                                |  |  |  |
| 24  | I/O     | Ι      | P0[0]           | Analog column mux input                                                          |  |  |  |
| 25  | I/O     | I/O    | P0[2]           | Analog column mux input and column output                                        |  |  |  |
| 26  | I/O     | I/O    | P0[4]           | Analog column mux input and column output                                        |  |  |  |
| 27  | I/O     | I      | P0[6]           | Analog column mux input                                                          |  |  |  |
| 28  | Po      | wer    | V <sub>DD</sub> | Supply voltage                                                                   |  |  |  |

Figure 4. CY8C29466 28-Pin PSoC Device



LEGEND: A = Analog, I = Input, and O = Output.

Note

3. These are the ISSP pins, which are not High Z at Power On Reset (POR). See the PSoC Programmable System-on-Chip Technical Reference Manual for details.



#### 44-Pin Part Pinout

#### Table 3. 44-Pin Part Pinout (TQFP)

| Pin | Ту      | pe     | Pin             |                                                                    |  |  |  |  |  |
|-----|---------|--------|-----------------|--------------------------------------------------------------------|--|--|--|--|--|
| No. | Digital | Analog | Name            | Description                                                        |  |  |  |  |  |
| 1   | 1/O     |        | P2[5]           |                                                                    |  |  |  |  |  |
| 2   | I/O     | 1      | P2[3]           | Direct switched capacitor block input                              |  |  |  |  |  |
| 3   | I/O     | 1      | P2[1]           | Direct switched capacitor block input                              |  |  |  |  |  |
| 4   | 1/O     |        | P4[7]           |                                                                    |  |  |  |  |  |
| 5   | I/O     |        | P4[5]           |                                                                    |  |  |  |  |  |
| 6   | 1/O     |        | P4[3]           |                                                                    |  |  |  |  |  |
| 7   | 1/O     |        | P4[1]           |                                                                    |  |  |  |  |  |
| 8   |         | wer    | SMP             | Switch mode pump (SMP) connection to external components required  |  |  |  |  |  |
| 9   | I/O     |        | P3[7]           |                                                                    |  |  |  |  |  |
| 10  | I/O     |        | P3[5]           |                                                                    |  |  |  |  |  |
| 11  | I/O     |        | P3[3]           |                                                                    |  |  |  |  |  |
| 12  | I/O     |        | P3[1]           |                                                                    |  |  |  |  |  |
| 13  | I/O     |        | P1[7]           | I <sup>2</sup> C SCL                                               |  |  |  |  |  |
| 14  | I/O     |        | P1[5]           | I <sup>2</sup> C SDA                                               |  |  |  |  |  |
| 15  | I/O     |        | P1[3]           |                                                                    |  |  |  |  |  |
| 16  | I/O     |        | P1[1]           | Crystal (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>[4]</sup>   |  |  |  |  |  |
| 17  |         | wer    | V <sub>SS</sub> | Ground connection                                                  |  |  |  |  |  |
| 18  | I/O     |        | P1[0]           | Crystal (XTALout), I <sup>2</sup> C SDA, ISSP-SDATA <sup>[4]</sup> |  |  |  |  |  |
| 19  | I/O     |        | P1[2]           |                                                                    |  |  |  |  |  |
| 20  | I/O     |        | P1[4]           | Optional EXTCLK                                                    |  |  |  |  |  |
| 21  | I/O     |        | P1[6]           |                                                                    |  |  |  |  |  |
| 22  | I/O     |        | P3[0]           |                                                                    |  |  |  |  |  |
| 23  | I/O     |        | P3[2]           |                                                                    |  |  |  |  |  |
| 24  | I/O     |        | P3[4]           |                                                                    |  |  |  |  |  |
| 25  | I/O     |        | P3[6]           |                                                                    |  |  |  |  |  |
| 26  | Inp     | out    | XRES            | Active high external reset with internal pull-down                 |  |  |  |  |  |
| 27  | I/O     |        | P4[0]           |                                                                    |  |  |  |  |  |
| 28  | I/O     |        | P4[2]           |                                                                    |  |  |  |  |  |
| 29  | I/O     |        | P4[4]           |                                                                    |  |  |  |  |  |
| 30  | I/O     |        | P4[6]           |                                                                    |  |  |  |  |  |
| 31  | I/O     | I      | P2[0]           | Direct switched capacitor block input                              |  |  |  |  |  |
| 32  | I/O     | I      | P2[2]           | Direct switched capacitor block input                              |  |  |  |  |  |
| 33  | I/O     |        | P2[4]           | External analog ground (AGND)                                      |  |  |  |  |  |
| 34  | I/O     |        | P2[6]           | External voltage reference (VREF)                                  |  |  |  |  |  |
| 35  | I/O     | I      | P0[0]           | Analog column mux input                                            |  |  |  |  |  |
| 36  | I/O     | I/O    | P0[2]           | Analog column mux input and column output                          |  |  |  |  |  |
| 37  | I/O     | I/O    | P0[4]           | Analog column mux input and column output                          |  |  |  |  |  |
| 38  | I/O     | I      | P0[6]           | Analog column mux input                                            |  |  |  |  |  |
| 39  | Po      | wer    | V <sub>DD</sub> | Supply voltage                                                     |  |  |  |  |  |
| 40  | I/O     | I      | P0[7]           | Analog column mux input                                            |  |  |  |  |  |
| 41  | I/O     | I/O    | P0[5]           | Analog column mux input and column output                          |  |  |  |  |  |
| 42  | I/O     | I/O    | P0[3]           | Analog column mux input and column output                          |  |  |  |  |  |
| 43  | I/O     | I      | P0[1]           | Analog column mux input                                            |  |  |  |  |  |
| 44  | I/O     |        | P2[7]           |                                                                    |  |  |  |  |  |
|     |         |        |                 |                                                                    |  |  |  |  |  |

**LEGEND**: A = Analog, I = Input, and O = Output.

#### Note

4. These are the ISSP pins, which are not High Z at POR. See the PSoC Programmable System-on-Chip Technical Reference Manual for details.



# Figure 5. CY8C29566 44-Pin PSoC Device



### 100-Pin Part Pinout (On-Chip Debug)

The 100-pin TQFP part is for the CY8C29000 On-Chip Debug (OCD) PSoC device. Note OCD parts are only used for in-circuit debugging. OCD parts are NOT available for production

#### Table 7. 100-Pin OCD Part Pinout (TQFP)

| 1<br>2<br>3 |     | Analog | Name                 | Description                                                       | Pin<br>No. | Digital  | Analog | Name            | Description                                                 |
|-------------|-----|--------|----------------------|-------------------------------------------------------------------|------------|----------|--------|-----------------|-------------------------------------------------------------|
|             |     |        | NC                   | No internal connection                                            | 51         |          |        | NC              | No internal connection                                      |
| 3           |     |        | NC                   | No internal connection                                            | 52         | I/O P5[0 |        | P5[0]           |                                                             |
| 9           | I/O | I      | P0[1]                | Analog column mux input                                           | 53         | I/O      |        | P5[2]           |                                                             |
| 4           | I/O |        | P2[7]                |                                                                   | 54         | I/O      |        | P5[4]           |                                                             |
| 5           | I/O |        | P2[5]                |                                                                   | 55         | I/O      |        | P5[6]           |                                                             |
| 6           | I/O | I      | P2[3]                | Direct switched capacitor block input                             | 56         | I/O      |        | P3[0]           |                                                             |
| 7           | I/O | I      | P2[1]                | Direct switched capacitor block input                             | 57         | I/O      |        | P3[2]           |                                                             |
| 8           | I/O |        | P4[7]                |                                                                   | 58         | I/O      |        | P3[4]           |                                                             |
| 9           | I/O |        | P4[5]                |                                                                   | 59         | I/O      |        | P3[6]           |                                                             |
| 10          | I/O |        | P4[3]                |                                                                   | 60         |          |        | HCLK            | OCD high speed clock output                                 |
| 11          | I/O |        | P4[1]                |                                                                   | 61         |          |        | CCLK            | OCD CPU clock output                                        |
| 12          |     |        | OCDE                 | OCD even data I/O                                                 | 62         | Input    |        | XRES            | Active high pin reset with internal pull-down               |
| 13          |     |        | OCDO                 | OCD odd data output                                               | 63         | I/O      |        | P4[0]           |                                                             |
| 14          | Pov | ver    | SMP                  | Switch Mode Pump (SMP) connection to required external components | 64         | I/O      |        | P4[2]           |                                                             |
| 15          | Pov | ver    | V <sub>SS</sub>      | Ground connection                                                 | 65         | Powe     | r      | V <sub>SS</sub> | Ground connection                                           |
| 16          | I/O |        | P3[7]                |                                                                   | 66         | I/O      |        | P4[4]           |                                                             |
| 17          | I/O |        | P3[5]                |                                                                   | 67         | I/O      |        | P4[6]           |                                                             |
| 18          | I/O |        | P3[3]                |                                                                   | 68         | I/O      | I      | P2[0]           | Direct switched capacitor block input                       |
| 19          | I/O |        | P3[1]                |                                                                   | 69         | I/O      | I      | P2[2]           | Direct switched capacitor block input                       |
| 20          | I/O |        | P5[7]                |                                                                   | 70         | I/O      |        | P2[4]           | External Analog Ground (AGND) input                         |
| 21          | I/O |        | P5[5]                |                                                                   | 71         |          |        | NC              | No internal connection                                      |
| 22          | I/O |        | P5[3]                |                                                                   | 72         | I/O      |        | P2[6]           | External Voltage Reference (VREF) input                     |
| 23          | I/O |        | P5[1]                |                                                                   | 73         |          |        | NC              | No internal connection                                      |
| 24          | I/O |        | P1[7]                | I <sup>2</sup> C SCL                                              | 74         | I/O      | I      | P0[0]           | Analog column mux input                                     |
| 25          |     |        | NC                   | No internal connection                                            | 75         |          |        | NC              | No internal connection                                      |
| 26          |     |        | NC                   | No internal connection                                            | 76         |          |        | NC              | No internal connection                                      |
| 27          |     |        | NC                   | No internal connection                                            | 77         | I/O      | I/O    | P0[2]           | Analog column mux input and column output                   |
| 28          | I/O |        | P1[5]                | I <sup>2</sup> C SDA                                              | 78         |          |        | NC              | No internal connection                                      |
| 29          | I/O |        | P1[3]                | IFMTEST                                                           | 79         | I/O      | I/O    | P0[4]           | Analog column mux input and column output, V <sub>REF</sub> |
| 30          | I/O |        | P1[1] <sup>[9]</sup> | Crystal (XTALin), I <sup>2</sup> C SCL, TC SCLK.                  | 80         |          |        | NC              | No internal connection                                      |
| 31          |     |        | NC                   | No internal connection                                            | 81         | I/O      | I      | P0[6]           | Analog column mux input                                     |
| 32          | Pov | ver    | V <sub>DD</sub>      | Supply voltage                                                    | 82         | Po       | wer    | V <sub>DD</sub> | Supply voltage                                              |
| 33          |     |        | NC                   | No internal connection                                            | 83         | Po       | wer    | V <sub>DD</sub> | Supply voltage                                              |
| 34          | Pov | ver    | V <sub>SS</sub>      | Ground connection                                                 | 84         | Po       | wer    | V <sub>SS</sub> | Ground connection                                           |
| 35          |     |        | NC                   | No internal connection                                            | 85         | Po       | wer    | V <sub>SS</sub> | Ground connection                                           |
| 36          | I/O |        | P7[7]                |                                                                   | 86         | I/O      |        | P6[0]           |                                                             |
| 37          | I/O |        | P7[6]                |                                                                   | 87         | I/O      |        | P6[1]           |                                                             |
| 38          | I/O |        | P7[5]                |                                                                   | 88         | I/O      |        | P6[2]           |                                                             |
| 39          | I/O |        | P7[4]                |                                                                   | 89         | I/O      |        | P6[3]           |                                                             |
| 40          | I/O |        | P7[3]                |                                                                   | 90         | I/O      |        | P6[4]           |                                                             |
| 41          | I/O |        | P7[2]                |                                                                   | 91         | I/O      |        | P6[5]           |                                                             |
|             | I/O |        | P7[1]                |                                                                   | 92         | I/O      |        | P6[6]           |                                                             |
|             | I/O |        | P7[0]                |                                                                   | 93         | I/O      |        | P6[7]           |                                                             |
|             | I/O |        | P1[0]*               | Crystal (XTALout), I <sup>2</sup> C SDA, TC SDATA                 | 94         |          |        | NC              | No internal connection                                      |
| 45          | I/O |        | P1[2]                | V <sub>FMTEST</sub>                                               | 95         | I/O      | 1      | P0[7]           | Analog column mux input                                     |
|             | I/O |        | P1[4]                | Optional External Clock Input (EXTCLK)                            | 96         |          |        | NC              | No internal connection                                      |
|             | I/O |        | P1[6]                | · · · · /                                                         | 97         | I/O      | I/O    | P0[5]           | Analog column mux input and column output                   |
| 48          |     |        | NC                   | No internal connection                                            | 98         |          | 1      | NC              | No internal connection                                      |
| 49          |     |        | NC                   | No internal connection                                            | 99         | I/O      | I/O    | P0[3]           | Analog column mux input and column output                   |
| 50          |     |        | NC                   | No internal connection                                            | 100        |          |        | NC              | No internal connection                                      |

**LEGEND** A = Analog, I = Input, O = Output, NC = No Connection, TC/TM: Test.

Note 9. ISSP pin which is not High-Z at POR.







### **Register Reference**

This section lists the registers of the CY8C29x66 PSoC device. For detailed register information, refer to the PSoC Programmable System-on-Chip Technical Reference Manual.

#### **Register Conventions**

The register conventions specific to this section are listed in Table 8.

#### Table 8. Register Conventions

| Convention | Description                  |  |  |  |  |  |
|------------|------------------------------|--|--|--|--|--|
| R          | Read register or bit(s)      |  |  |  |  |  |
| W          | Write register or bit(s)     |  |  |  |  |  |
| L          | Logical register or bit(s)   |  |  |  |  |  |
| С          | Clearable register or bit(s) |  |  |  |  |  |
| #          | Access is bit specific       |  |  |  |  |  |

#### **Register Mapping Tables**

The PSoC device has a total register address space of 512 bytes. The register space is referred to as I/O space and is divided into two banks. The XOI bit in the flag register (CPU\_F) determines which bank the user is currently in. When the XOI bit is set the user is in Bank 1.

Note In the register mapping tables, blank fields are reserved and should not be accessed.



## **Electrical Specifications**

This section presents the DC and AC electrical specifications of the CY8C29x66 PSoC device. For the most up-to-date electrical specifications, confirm that you have the most recent datasheet by going to the web at http://www.cypress.com.

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C and T<sub>J</sub>  $\leq$  100 °C, except where noted. Refer to Table 27 for the electrical specifications on the internal main oscillator (IMO) using SLIMO mode.

#### Figure 10. Voltage versus CPU Frequency

#### Figure 11. IMO Frequency Options



#### **Absolute Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

#### Table 11. Absolute Maximum Ratings

| Symbol                | Description                                                   | Min                     | Тур | Max                     | Unit  | Notes                                                                                                                                                                                                        |
|-----------------------|---------------------------------------------------------------|-------------------------|-----|-------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>STG</sub>      | Storage temperature                                           | -55                     | 25  | +100                    | °C    | Higher storage temperatures<br>reduce data retention time.<br>Recommended storage temper-<br>ature is +25 °C ± 25 °C. Extended<br>duration storage temperatures<br>higher than 65 °C degrade<br>reliability. |
| T <sub>BAKETEMP</sub> | Bake temperature                                              | -                       | 125 | See<br>package<br>label | °C    |                                                                                                                                                                                                              |
| T <sub>BAKETIME</sub> | Bake time                                                     | See<br>package<br>label | _   | 72                      | Hours |                                                                                                                                                                                                              |
| T <sub>A</sub>        | Ambient temperature with power applied                        | -40                     | -   | +85                     | °C    |                                                                                                                                                                                                              |
| V <sub>DD</sub>       | Supply voltage on $V_{DD}$ relative to $V_{SS}$               | -0.5                    | -   | +6.0                    | V     |                                                                                                                                                                                                              |
| V <sub>IO</sub>       | DC input voltage                                              | $V_{SS} - 0.5$          | -   | V <sub>DD</sub> + 0.5   | V     |                                                                                                                                                                                                              |
| V <sub>IOZ</sub>      | DC voltage applied to tristate                                | $V_{SS} - 0.5$          | -   | V <sub>DD</sub> + 0.5   | V     |                                                                                                                                                                                                              |
| I <sub>MIO</sub>      | Maximum current into any port pin                             | -25                     | -   | +50                     | mA    |                                                                                                                                                                                                              |
| I <sub>MAIO</sub>     | Maximum current into any port pin configured as analog driver | -50                     | -   | +50                     | mA    |                                                                                                                                                                                                              |
| ESD                   | Electrostatic discharge voltage                               | 2000                    | -   | -                       | V     | Human body model ESD.                                                                                                                                                                                        |
| LU                    | Latch-up current                                              | -                       | -   | 200                     | mA    |                                                                                                                                                                                                              |



#### DC GPIO Specifications

Table 14 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

### Table 14. DC GPIO Specifications

| Symbol           | Description                       | Min                   | Тур | Max  | Unit | Notes                                                                                                                                                                                                                                                                                                       |
|------------------|-----------------------------------|-----------------------|-----|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>  | Pull-up resistor                  | 4                     | 5.6 | 8    | kΩ   |                                                                                                                                                                                                                                                                                                             |
| R <sub>PD</sub>  | Pull-down resistor                | 4                     | 5.6 | 8    | kΩ   |                                                                                                                                                                                                                                                                                                             |
| V <sub>OH</sub>  | High output level                 | V <sub>DD</sub> – 1.0 | -   | -    | V    | $\begin{split} I_{OH} &= 10 \text{ mA}, V_{DD} = 4.75 \text{ to } 5.25 \text{ V} \text{ (8 total loads,} \\ 4 \text{ on even port pins (for example, P0[2], P1[4]),} \\ 4 \text{ on odd port pins (for example, P0[3], P1[5])).} \\ 80 \text{ mA maximum combined } I_{OH} \text{ budget.} \end{split}$     |
| V <sub>OL</sub>  | Low output level                  | -                     | -   | 0.75 | V    | $ \begin{array}{l} I_{OL} = 25 \text{ mA}, V_{DD} = 4.75 \text{ to } 5.25 \text{ V} (8 \text{ total loads}, \\ 4 \text{ on even port pins (for example, P0[2], P1[4]),} \\ 4 \text{ on odd port pins (for example, P0[3], P1[5])).} \\ 150 \text{ mA maximum combined I}_{OL} \text{ budget.} \end{array} $ |
| I <sub>ОН</sub>  | High level source current         | 10                    | _   | -    | mA   | $V_{OH}$ = $V_{DD}$ – 1.0 V, see the limitations of the total current in the note for $V_{OH}$                                                                                                                                                                                                              |
| I <sub>OL</sub>  | Low level sink current            | 25                    | _   | _    | mA   | $V_{OL}$ = 0.75 V, see the limitations of the total current in the note for $V_{OL}$                                                                                                                                                                                                                        |
| V <sub>IL</sub>  | Input low level                   | -                     | —   | 0.8  | V    | V <sub>DD</sub> = 3.0 to 5.25                                                                                                                                                                                                                                                                               |
| V <sub>IH</sub>  | Input high level                  | 2.1                   | —   | -    | V    | V <sub>DD</sub> = 3.0 to 5.25                                                                                                                                                                                                                                                                               |
| V <sub>H</sub>   | Input hysteresis                  | -                     | 60  | -    | mV   |                                                                                                                                                                                                                                                                                                             |
| IIL              | Input leakage (absolute value)    | -                     | 1   | -    | nA   | Gross tested to 1 µA.                                                                                                                                                                                                                                                                                       |
| C <sub>IN</sub>  | Capacitive load on pins as input  | -                     | 3.5 | 10   | pF   | Package and pin dependent. Temp = 25 °C.                                                                                                                                                                                                                                                                    |
| C <sub>OUT</sub> | Capacitive load on pins as output | -                     | 3.5 | 10   | pF   | Package and pin dependent. Temp = 25 °C.                                                                                                                                                                                                                                                                    |

#### DC Operational Amplifier Specifications

Table 15 and Table 16 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

The Operational Amplifier is a component of both the Analog Continuous Time PSoC blocks and the Analog Switched Cap PSoC blocks. The guaranteed specifications are measured in the Analog Continuous Time PSoC block. Typical parameters apply to 5 V at 25 °C and are for design guidance only.

| Table 15. | 5-V DC 0 | <b>Dperational Am</b> | plifier S | pecifications |
|-----------|----------|-----------------------|-----------|---------------|
|-----------|----------|-----------------------|-----------|---------------|

| Symbol              | Description                                | Min | Тур | Max | Unit  | Notes                                      |
|---------------------|--------------------------------------------|-----|-----|-----|-------|--------------------------------------------|
| V <sub>OSOA</sub>   | Input offset voltage (absolute value)      |     |     |     |       |                                            |
|                     | Power = Low, Opamp bias = Low              | _   | 1.6 | 10  | mV    |                                            |
|                     | Power = Low, Opamp bias = High             | -   | 1.6 | 10  | mV    |                                            |
|                     | Power = Medium, Opamp bias = Low           | _   | 1.6 | 10  | mV    |                                            |
|                     | Power = Medium, Opamp bias = High          | _   | 1.6 | 10  | mV    |                                            |
|                     | Power = High, Opamp bias = Low             | _   | 1.6 | 10  | mV    |                                            |
|                     | Power = High, Opamp bias = High            | -   | 1.6 | 10  | mV    |                                            |
| TCV <sub>OSOA</sub> | Average input offset voltage drift         | -   | 4   | 23  | µV/°C |                                            |
| I<br>EBOA           | Input leakage current (port 0 analog pins) | -   | 200 | -   | pА    | Gross tested to 1 µA                       |
| C <sub>INOA</sub>   | Input capacitance (port 0 analog pins)     | -   | 4.5 | 9.5 | pF    | Package and pin dependent.<br>Temp = 25 °C |



#### Table 18. 5-V DC Analog Output Buffer Specifications (continued)

| Symbol             | Description                                                                 | Min | Тур        | Max    | Unit     | Notes                                                                                              |
|--------------------|-----------------------------------------------------------------------------|-----|------------|--------|----------|----------------------------------------------------------------------------------------------------|
| I <sub>SOB</sub>   | Supply current including bias cell (no load)<br>Power = Low<br>Power = High |     | 1.1<br>2.6 | 2<br>5 | mA<br>mA |                                                                                                    |
| PSRR <sub>OB</sub> | Supply voltage rejection ratio                                              | 40  | 64         |        | dB       |                                                                                                    |
| CL                 | Load capacitance                                                            | -   | -          | 200    | pF       | This specification<br>applies to the<br>external circuit<br>driven by the analog<br>output buffer. |

### Table 19. 3.3-V DC Analog Output Buffer Specifications

| Symbol               | Description                                                                                                                                                                   | Min                                                        | Тур                  | Max                                                        | Unit                             | Notes                                                                                                 |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------|------------------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------|
| V <sub>OSOB</sub>    | Input offset voltage (absolute value)<br>Power = Low, Opamp bias = Low<br>Power = Low, Opamp bias = High<br>Power = High, Opamp bias = Low<br>Power = High, Opamp bias = High | -<br>-<br>-<br>-                                           | 3.2<br>3.2<br>6<br>6 | 20<br>20<br>25<br>25                                       | mV<br>mV<br>mV<br>mV             | High power setting<br>is not<br>recommended.                                                          |
| TCV <sub>OSOB</sub>  | Average input offset voltage drift<br>Power = Low, Opamp bias = Low<br>Power = Low, Opamp bias = High<br>Power = High, Opamp bias = Low<br>Power = High, Opamp bias = High    |                                                            | 8<br>8<br>12<br>12   | 32<br>32<br>41<br>41                                       | μV/°C<br>μV/°C<br>μV/°C<br>μV/°C | High power setting<br>is not<br>recommended.                                                          |
| V <sub>CMOB</sub>    | Common-mode input voltage range                                                                                                                                               | 0.5                                                        | -                    | V <sub>DD</sub> – 1.0                                      | V                                |                                                                                                       |
| R <sub>OUTOB</sub>   | Output resistance<br>Power = Low<br>Power = High                                                                                                                              |                                                            |                      | 10<br>10                                                   | W<br>W                           |                                                                                                       |
| V <sub>OHIGHOB</sub> | High output voltage swing<br>(Load = 32 ohms to V <sub>DD</sub> /2)<br>Power = Low<br>Power = High                                                                            | 0.5 × V <sub>DD</sub> + 1.0<br>0.5 × V <sub>DD</sub> + 1.0 |                      |                                                            | V<br>V                           |                                                                                                       |
| V <sub>OLOWOB</sub>  | Low output voltage swing<br>(Load = 32 ohms to V <sub>DD</sub> /2)<br>Power = Low<br>Power = High                                                                             |                                                            |                      | 0.5 × V <sub>DD</sub> – 1.0<br>0.5 × V <sub>DD</sub> – 1.0 | V<br>V                           |                                                                                                       |
| I <sub>SOB</sub>     | Supply current including bias cell (no load)<br>Power = Low<br>Power = High                                                                                                   |                                                            | 0.8<br>2.0           | 1<br>5                                                     | mA<br>mA                         |                                                                                                       |
| PSRR <sub>OB</sub>   | Supply voltage rejection ratio                                                                                                                                                | 60                                                         | 64                   | -                                                          | dB                               |                                                                                                       |
| CL                   | Load capacitance                                                                                                                                                              | -                                                          | -                    | 200                                                        | pF                               | This specification<br>applies to the<br>external circuit<br>driven by the<br>analog output<br>buffer. |



#### DC POR, SMP, and LVD Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , or 3.0 V to 3.6 V and  $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

Table 24. DC POR, SMP, and LVD Specifications

| Symbol                                                                        | Description                                                                                                                                                                                                                        | Min                                                          | Тур                                                          | Мах                                                                                          | Units                                   | Notes |
|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------|-------|
| V <sub>PPOR0R</sub><br>V <sub>PPOR1R</sub><br>V <sub>PPOR2R</sub>             | $V_{DD}$ value for PPOR trip (positive ramp)<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                                                                                        | -                                                            | 2.91<br>4.39<br>4.55                                         | _                                                                                            | >>>                                     |       |
| V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub>                | $V_{DD}$ value for PPOR trip (negative ramp)<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                                                                                        | -                                                            | 2.82<br>4.39<br>4.55                                         | _                                                                                            | >>>                                     |       |
| V <sub>PH0</sub><br>V <sub>PH1</sub><br>V <sub>PH2</sub>                      | PPOR hysteresis<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                                                                                                                     |                                                              | 92<br>0<br>0                                                 |                                                                                              | mV<br>mV<br>mV                          |       |
| VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD6<br>VLVD7 | $\begin{array}{l} V_{DD} \text{ value for LVD trip} \\ VM[2:0] = 000b \\ VM[2:0] = 001b \\ VM[2:0] = 010b \\ VM[2:0] = 011b \\ VM[2:0] = 100b \\ VM[2:0] = 101b \\ VM[2:0] = 110b \\ VM[2:0] = 111b \end{array}$                   | 2.86<br>2.96<br>3.07<br>4.39<br>4.55<br>4.63<br>4.72         | 2.92<br>3.02<br>3.13<br>4.00<br>4.48<br>4.64<br>4.73<br>4.81 | 2.98 <sup>[11]</sup><br>3.08<br>3.20<br>4.08<br>4.57<br>4.74 <sup>[12]</sup><br>4.82<br>4.91 | >>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>> |       |
| Vpumpo<br>Vpump1<br>Vpump2<br>Vpump3<br>Vpump4<br>Vpump5<br>Vpump6<br>Vpump7  | $\begin{array}{l} V_{DD} \mbox{ value for SMP trip} \\ VM[2:0] = 000b \\ VM[2:0] = 001b \\ VM[2:0] = 010b \\ VM[2:0] = 011b \\ VM[2:0] = 100b \\ VM[2:0] = 100b \\ VM[2:0] = 101b \\ VM[2:0] = 111b \\ VM[2:0] = 111b \end{array}$ | 2.96<br>3.03<br>3.18<br>4.11<br>4.55<br>4.63<br>4.72<br>4.90 | 3.02<br>3.10<br>3.25<br>4.19<br>4.64<br>4.73<br>4.82<br>5.00 | 3.08<br>3.16<br>3.32<br>4.28<br>4.74<br>4.82<br>4.91<br>5.10                                 | V<br>V<br>V<br>V<br>V<br>V<br>V<br>V    |       |

Notes

11. Always greater than 50 mV above PPOR (PORLEV = 00) for falling supply. 12. Always greater than 50 mV above PPOR (PORLEV = 10) for falling supply.



### **AC Electrical Characteristics**

#### AC Chip-Level Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , or 3.0 V to 3.6 V and  $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

Note See the individual user module datasheets for information on maximum frequencies for user modules.

#### Table 27. AC Chip-Level Specifications

| Symbol                  | Description                                             | Min    | Тур    | Max                      | Units | Notes                                                                                                                                                                                                                                                                                                          |
|-------------------------|---------------------------------------------------------|--------|--------|--------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>IMO24</sub>      | Internal main oscillator (IMO) frequency for 24<br>MHz  | 23.4   | 24     | 24.6 <sup>[16,17]</sup>  | MHz   | Trimmed for 5 V or 3.3 V<br>operation using factory trim<br>values. See Figure 11 on<br>page 19. SLIMO Mode = 0.                                                                                                                                                                                               |
| F <sub>IMO6</sub>       | IMO frequency for 6 MHz                                 | 5.5    | 6      | 6.5 <sup>[16,17]</sup>   | MHz   | Trimmed for 5 V or 3.3 V<br>operation using factory trim<br>values. See Figure 11 on<br>page 19. SLIMO Mode = 1.                                                                                                                                                                                               |
| F <sub>CPU1</sub>       | CPU frequency (5 V Nominal)                             | 0.0914 | 24     | 24.6 <sup>[16]</sup>     | MHz   | SLIMO Mode = 0.                                                                                                                                                                                                                                                                                                |
| F <sub>CPU2</sub>       | CPU frequency (3.3 V Nominal)                           | 0.0914 | 12     | 12.3 <sup>[17]</sup>     | MHz   | SLIMO Mode = 0.                                                                                                                                                                                                                                                                                                |
| F <sub>48M</sub>        | Digital PSoC block frequency                            | 0      | 48     | 49.2 <sup>[16,18]</sup>  | MHz   | Refer to AC Digital Block<br>Specifications on page 40.                                                                                                                                                                                                                                                        |
| F <sub>24M</sub>        | Digital PSoC block frequency                            | 0      | 24     | 24.6 <sup>[18]</sup>     | MHz   |                                                                                                                                                                                                                                                                                                                |
| F <sub>32K1</sub>       | Internal low speed oscillator frequency                 | 15     | 32     | 64                       | kHz   |                                                                                                                                                                                                                                                                                                                |
| F <sub>32K2</sub>       | External crystal oscillator                             | _      | 32.768 | -                        | kHz   | Accuracy is capacitor and crystal dependent. 50% duty cycle                                                                                                                                                                                                                                                    |
| F <sub>32K_U</sub>      | Internal low speed oscillator (ILO) untrimmed frequency | 5      | _      | 100                      | kHz   | After a reset and before the<br>M8C starts to run, the ILO is<br>not trimmed. See the<br>System Resets section of<br>the PSoC Technical<br>Reference Manual for<br>details on this timing                                                                                                                      |
| F <sub>PLL</sub>        | PLL frequency                                           | -      | 23.986 | -                        | MHz   | A multiple (x732) of crystal frequency                                                                                                                                                                                                                                                                         |
| T <sub>PLLSLEW</sub>    | PLL lock time                                           | 0.5    | -      | 10                       | ms    |                                                                                                                                                                                                                                                                                                                |
| T <sub>PLLSLEWLOW</sub> | PLL lock time for low gain setting                      | 0.5    | -      | 50                       | ms    |                                                                                                                                                                                                                                                                                                                |
| T <sub>OS</sub>         | External crystal oscillator startup to 1%               | -      | 250    | 500                      | ms    |                                                                                                                                                                                                                                                                                                                |
| T <sub>OSACC</sub>      | External crystal oscillator startup to 100 ppm          | _      | 300    | 600                      | ms    | The crystal oscillator frequency is within 100 ppm of its final value by the end of the $T_{OSACC}$ period.<br>Correct operation assumes a properly loaded 1 $\mu$ W maximum drive level 32.768 kHz crystal.<br>$3.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, -40 \text{ °C} \le T_A \le 85 \text{ °C}.$ |
| T <sub>XRST</sub>       | External reset pulse width                              | 10     | -      | -                        | μs    |                                                                                                                                                                                                                                                                                                                |
| DC24M                   | 24 MHz duty cycle                                       | 40     | 50     | 60                       | %     |                                                                                                                                                                                                                                                                                                                |
| DC <sub>ILO</sub>       | Internal low speed oscillator duty cycle                | 20     | 50     | 80                       | %     |                                                                                                                                                                                                                                                                                                                |
| Step24M                 | 24 MHz trim step size                                   | _      | 50     | -                        | kHz   |                                                                                                                                                                                                                                                                                                                |
| Fout48M                 | 48 MHz output frequency                                 | 46.8   | 48.0   | 49.2 <sup>[16, 17]</sup> | MHz   | Trimmed. Using factory trim values                                                                                                                                                                                                                                                                             |

Notes

16.4.75 V <  $V_{DD}$  < 5.25 V. 17.3.0 V <  $V_{DD}$  < 3.6 V. See application note Adjusting PSoC<sup>®</sup> Trims for 3.3 V and 2.7 V Operation – AN2012 for information on trimming for operation at 3.3 V. 18. See the individual user module datasheets for information on maximum frequencies for user modules



#### Table 27. AC Chip-Level Specifications (continued)

| Symbol                   | Description                                             | Min | Тур | Max  | Units | Notes                                                                                            |
|--------------------------|---------------------------------------------------------|-----|-----|------|-------|--------------------------------------------------------------------------------------------------|
| F <sub>MAX</sub>         | Maximum frequency of signal on row input or row output. | -   | -   | 12.3 | MHz   |                                                                                                  |
| SR <sub>POWER_UP</sub>   | Power supply slew rate                                  | -   | -   | 250  | V/ms  | V <sub>DD</sub> slew rate during power-up                                                        |
| T <sub>POWERUP</sub>     | Time from end of POR to CPU executing code              | -   | 16  | 100  | ms    | Power-up from 0 V. See the<br>System Resets section of<br>the PSoC Technical<br>Reference Manual |
| tjit_IMO <sup>[19]</sup> | 24 MHz IMO cycle-to-cycle jitter (RMS)                  | -   | 200 | 700  | ps    | N = 32                                                                                           |
|                          | 24 MHz IMO long term N cycle-to-cycle jitter (RMS)      | -   | 300 | 900  |       |                                                                                                  |
|                          | 24 MHz IMO period jitter (RMS)                          | -   | 100 | 400  |       |                                                                                                  |
| tjit_PLL <sup>[19]</sup> | 24 MHz IMO cycle-to-cycle jitter (RMS)                  | -   | 200 | 800  | ps    | N = 32                                                                                           |
|                          | 24 MHz IMO long term N cycle-to-cycle jitter (RMS)      | -   | 300 | 1200 | 1     |                                                                                                  |
|                          | 24 MHz IMO period jitter (RMS)                          | -   | 100 | 700  | 1     |                                                                                                  |

Figure 13. PLL Lock Timing Diagram











Note

19. Refer to Cypress Jitter Specifications application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products – AN5054 for more information.



#### **Thermal Impedances**

#### Table 39. Thermal Impedances per Package

| Package                    | Typical θ <sub>JA</sub> [ <sup>23]</sup> |
|----------------------------|------------------------------------------|
| 28-pin PDIP                | 69 °C/W                                  |
| 28-pin SSOP                | 94 °C/W                                  |
| 28-pin SOIC                | 67 °C/W                                  |
| 44-pin TQFP                | 60 °C/W                                  |
| 48-pin SSOP                | 69 °C/W                                  |
| 48-pin QFN <sup>[24]</sup> | 28 °C/W                                  |
| 100-pin TQFP               | 50 °C/W                                  |

### **Capacitance on Crystal Pins**

#### Table 40. Typical Package Capacitance on Crystal Pins

| Package      | Package Capacitance |
|--------------|---------------------|
| 28-pin PDIP  | 3.5 pF              |
| 28-pin SSOP  | 2.8 pF              |
| 28-pin SOIC  | 2.7 pF              |
| 44-pin TQFP  | 2.6 pF              |
| 48-pin SSOP  | 3.3 pF              |
| 48-pin QFN   | 1.8 pF              |
| 100-pin TQFP | 3.1 pF              |

### **Solder Reflow Peak Temperature**

Following is the minimum solder reflow peak temperature to achieve good solderability.

#### Table 41. Solder Reflow Peak Temperature

| Package      | Maximum Peak Temperature | Time at Maximum Temperature |
|--------------|--------------------------|-----------------------------|
| 28-pin PDIP  | 260 °C                   | 20 s                        |
| 28-pin SSOP  | 260 °C                   | 20 s                        |
| 28-pin SOIC  | 260 °C                   | 20 s                        |
| 44-pin TQFP  | 260 °C                   | 20 s                        |
| 48-pin SSOP  | 260 °C                   | 20 s                        |
| 48-pin QFN   | 260 °C                   | 20 s                        |
| 100-pin TQFP | 260 °C                   | 20 s                        |

Notes

23. T<sub>J</sub> = T<sub>A</sub> + POWER × θ<sub>JA</sub>.
 24. To achieve the thermal impedance specified for the QFN package, refer to the application notes for Surface Mount Assembly of Amkor's MicroLeadFrame (MLF) Packages available at http://www.amkor.com.



### **Document Conventions**

#### **Units of Measure**

Table 44 lists the unit sof measures.

### Table 44. Units of Measure

| Symbol | Unit of Measure | Symbol | Unit of Measure         |
|--------|-----------------|--------|-------------------------|
| dB     | decibels        | ms     | millisecond             |
| °C     | degree Celsius  | ns     | nanosecond              |
| fF     | femto farad     | ps     | picosecond              |
| pF     | picofarad       | μV     | microvolts              |
| kHz    | kilohertz       | mV     | millivolts              |
| MHz    | megahertz       | mVpp   | millivolts peak-to-peak |
| rt-Hz  | root hertz      | nV     | nanovolts               |
| kΩ     | kilohm          | V      | volts                   |
| Ω      | ohm             | μW     | microwatts              |
| μA     | microampere     | W      | watt                    |
| mA     | milliampere     | mm     | millimeter              |
| nA     | nanoampere      | ppm    | parts per million       |
| pА     | pikoampere      | %      | percent                 |
| μs     | microsecond     |        |                         |

#### Numeric Conventions

Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h', 'b', or 0x are decimals.

### Glossary

| active high                                   | <ol> <li>A logic signal having its asserted state as the logic 1 state.</li> <li>A logic signal having the logic 1 state as the higher voltage of the two states.</li> </ol>                                                                                                                                        |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| analog blocks                                 | The basic programmable opamp circuits. These are SC (switched capacitor) and CT (continuous time) blocks. These blocks can be interconnected to provide ADCs, DACs, multi-pole filters, gain stages, and much more.                                                                                                 |
| analog-to-digital<br>(ADC)                    | A device that changes an analog signal to a digital signal of corresponding magnitude. Typically, an ADC converts a voltage to a digital number. The digital-to-analog (DAC) converter performs the reverse operation.                                                                                              |
| Application<br>programming<br>interface (API) | A series of software routines that comprise an interface between a computer application and lower level services and functions (for example, user modules and libraries). APIs serve as building blocks for programmers that create software applications.                                                          |
| asynchronous                                  | A signal whose data is acknowledged or acted upon immediately, irrespective of any clock signal.                                                                                                                                                                                                                    |
| bandgap<br>reference                          | A stable voltage reference design that matches the positive temperature coefficient of VT with the negative temperature coefficient of VBE, to produce a zero temperature coefficient (ideally) reference.                                                                                                          |
| bandwidth                                     | <ol> <li>The frequency range of a message or information processing system measured in hertz.</li> <li>The width of the spectral region over which an amplifier (or absorber) has substantial gain (or loss); it is sometimes represented more specifically as, for example, full width at half maximum.</li> </ol> |



# Glossary (continued)

| digital-to-analog<br>(DAC)         | A device that changes a digital signal to an analog signal of corresponding magnitude. The analog-<br>to-digital (ADC) converter performs the reverse operation.                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| duty cycle                         | The relationship of a clock period high time to its low time, expressed as a percent.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| emulator                           | Duplicates (provides an emulation of) the functions of one system with a different system, so that the second system appears to behave like the first system.                                                                                                                                                                                                                                                                                                                                                                                                            |
| External Reset<br>(XRES)           | An active high signal that is driven into the PSoC device. It causes all operation of the CPU and blocks to stop and return to a pre-defined state.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Flash                              | An electrically programmable and erasable, non-volatile technology that provides you the programmability and data storage of EPROMs, plus in-system erasability. Non-volatile means that the data is retained when power is OFF.                                                                                                                                                                                                                                                                                                                                         |
| Flash block                        | The smallest amount of Flash ROM space that may be programmed at one time and the smallest amount of Flash space that may be protected. A Flash block holds 64 bytes.                                                                                                                                                                                                                                                                                                                                                                                                    |
| frequency                          | The number of cycles or events per unit of time, for a periodic function.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| gain                               | The ratio of output current, voltage, or power to input current, voltage, or power, respectively. Gain is usually expressed in dB.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| I <sup>2</sup> C                   | A two-wire serial computer bus by Philips Semiconductors (now NXP Semiconductors). I2C is an Inter-Integrated Circuit. It is used to connect low-speed peripherals in an embedded system. The original system was created in the early 1980s as a battery control interface, but it was later used as a simple internal bus system for building control electronics. I2C uses only two bi-directional pins, clock and data, both running at +5V and pulled high with resistors. The bus operates at 100 kbits/second in standard mode and 400 kbits/second in fast mode. |
| ICE                                | The in-circuit emulator that allows you to test the project in a hardware environment, while viewing the debugging device activity in a software environment (PSoC Designer).                                                                                                                                                                                                                                                                                                                                                                                            |
| input/output (I/O)                 | A device that introduces data into or extracts data from a system.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| interrupt                          | A suspension of a process, such as the execution of a computer program, caused by an event external to that process, and performed in such a way that the process can be resumed.                                                                                                                                                                                                                                                                                                                                                                                        |
| interrupt service<br>routine (ISR) | A block of code that normal code execution is diverted to when the M8C receives a hardware interrupt. Many interrupt sources may each exist with its own priority and individual ISR code block. Each ISR code block ends with the RETI instruction, returning the device to the point in the program where it left normal program execution.                                                                                                                                                                                                                            |
| jitter                             | 1. A misplacement of the timing of a transition from its ideal position. A typical form of corruption that occurs on serial data streams.                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                    | <ol><li>The abrupt and unwanted variations of one or more signal characteristics, such as the interval between<br/>successive pulses, the amplitude of successive cycles, or the frequency or phase of successive cycles.</li></ol>                                                                                                                                                                                                                                                                                                                                      |
| low-voltage detect<br>(LVD)        | A circuit that senses $V_{DD}$ and provides an interrupt to the system when $V_{DD}$ falls lower than a selected threshold.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| M8C                                | An 8-bit Harvard-architecture microprocessor. The microprocessor coordinates all activity inside                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

a PSoC by interfacing to the Flash, SRAM, and register space.



# Glossary (continued)

| serial          | 1. Pertaining to a process in which all events occur one after the other.                                                                                                                                                                                                                                                                           |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | 2. Pertaining to the sequential or consecutive occurrence of two or more related activities in a single device or channel.                                                                                                                                                                                                                          |
| settling time   | The time it takes for an output signal or value to stabilize after the input has changed from one value to another.                                                                                                                                                                                                                                 |
| shift register  | A memory storage device that sequentially shifts a word either left or right to output a stream of serial data.                                                                                                                                                                                                                                     |
| slave device    | A device that allows another device to control the timing for data exchanges between two devices. Or when devices are cascaded in width, the slave device is the one that allows another device to control the timing of data exchanges between the cascaded devices and an external interface. The controlling device is called the master device. |
| SRAM            | An acronym for static random access memory. A memory device where you can store and retrieve data at a high rate of speed. The term static is used because, after a value is loaded into an SRAM cell, it remains unchanged until it is explicitly altered or until power is removed from the device.                                               |
| SROM            | An acronym for supervisory read only memory. The SROM holds code that is used to boot the device, calibrate circuitry, and perform Flash operations. The functions of the SROM may be accessed in normal user code, operating from Flash.                                                                                                           |
| stop bit        | A signal following a character or block that prepares the receiving device to receive the next character or block.                                                                                                                                                                                                                                  |
| synchronous     | <ol> <li>A signal whose data is not acknowledged or acted upon until the next active edge of a clock signal.</li> <li>A system whose operation is synchronized by a clock signal.</li> </ol>                                                                                                                                                        |
| tri-state       | A function whose output can adopt three states: 0, 1, and Z (high-impedance). The function does not drive any value in the Z state and, in many respects, may be considered to be disconnected from the rest of the circuit, allowing another output to drive the same net.                                                                         |
| UART            | A UART or universal asynchronous receiver-transmitter translates between parallel bits of data and serial bits.                                                                                                                                                                                                                                     |
| user modules    | Pre-build, pre-tested hardware/firmware peripheral functions that take care of managing and configuring the lower level Analog and Digital PSoC Blocks. User Modules also provide high level <b>API (Application Programming Interface)</b> for the peripheral function.                                                                            |
| user space      | The bank 0 space of the register map. The registers in this bank are more likely to be modified during normal program execution and not just during initialization. Registers in bank 1 are most likely to be modified only during the initialization phase of the program.                                                                         |
| V <sub>DD</sub> | A name for a power net meaning "voltage drain." The most positive power supply signal. Usually 5 V or 3.3 V.                                                                                                                                                                                                                                        |
| V <sub>SS</sub> | A name for a power net meaning "voltage source." The most negative power supply signal.                                                                                                                                                                                                                                                             |
| watchdog timer  | A timer that must be serviced periodically. If it is not serviced, the CPU resets after a specified period of time.                                                                                                                                                                                                                                 |



### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface Lighting & Power Control cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory **Optical & Image Sensing** cypress.com/go/image **PSoC** cypress.com/go/psoc Touch Sensing cypress.com/go/touch **USB** Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless

#### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2003-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

#### Document Number: 38-12013 Rev. \*P

#### Revised October 4, 2010

Page 61 of 50

PSoC Designer<sup>™</sup> and Programmable System-on-Chip<sup>™</sup> are trademarks and PSoC® and CapSense® are registered trademarks of Cypress Semiconductor Corporation. Purchase of I<sup>2</sup>C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I<sup>4</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. As from October 1st, 2006 Philips Semiconductors has a new trade name - NXP Semiconductors. All products and company names mentioned in this document may be the trademarks of their respective holders.