Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | R8C | | Core Size | 16-Bit | | Speed | 8MHz | | Connectivity | LINbus, SIO, UART/USART | | Peripherals | POR, PWM, Voltage Detect, WDT | | Number of I/O | 27 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 512 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.2V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 32-LQFP | | Supplier Device Package | 32-LQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f212g4sdfp-w4 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong R8C/2G Group 1. Overview # 1.2 Product List Table 1.2 lists Product List for R8C/2G Group, Figure 1.1 shows a Part Number, Memory Size, and Package of R8C/2G Group. Table 1.2 Product List for R8C/2G Group Current of Apr. 2008 | Part No. | ROM Capacity | RAM Capacity | Package Type | Remarks | |--------------|--------------|--------------|--------------|-----------| | R5F212G4SNFP | 16 Kbytes | 512 bytes | PLQP0032GB-A | N version | | R5F212G5SNFP | 24 Kbytes | 1 Kbytes | PLQP0032GB-A | | | R5F212G6SNFP | 32 Kbytes | 1 Kbytes | PLQP0032GB-A | | | R5F212G4SDFP | 16 Kbytes | 512 bytes | PLQP0032GB-A | D version | | R5F212G5SDFP | 24 Kbytes | 1 Kbytes | PLQP0032GB-A | | | R5F212G6SDFP | 32 Kbytes | 1 Kbytes | PLQP0032GB-A | | Figure 1.1 Part Number, Memory Size, and Package of R8C/2G Group # 2. Central Processing Unit (CPU) Figure 2.1 shows the CPU Registers. The CPU contains 13 registers. R0, R1, R2, R3, A0, A1, and FB configure a register bank. There are two sets of register bank. Figure 2.1 CPU Registers # 2.1 Data Registers (R0, R1, R2, and R3) R0 is a 16-bit register for transfer, arithmetic, and logic operations. The same applies to R1 to R3. R0 can be split into high-order bits (R0H) and low-order bits (R0L) to be used separately as 8-bit data registers. R1H and R1L are analogous to R0H and R0L. R2 can be combined with R0 and used as a 32-bit data register (R2R0). R3R1 is analogous to R2R0. # 2.2 Address Registers (A0 and A1) A0 is a 16-bit register for address register indirect addressing and address register relative addressing. It is also used for transfer, arithmetic, and logic operations. A1 is analogous to A0. A1 can be combined with A0 to be used as a 32-bit address register (A1A0). # 2.3 Frame Base Register (FB) FB is a 16-bit register for FB relative addressing. # 2.4 Interrupt Table Register (INTB) INTB is a 20-bit register that indicates the start address of an interrupt vector table. # 2.5 Program Counter (PC) PC is 20 bits wide and indicates the address of the next instruction to be executed. # 2.6 User Stack Pointer (USP) and Interrupt Stack Pointer (ISP) The stack pointers (SP), USP, and ISP, are each 16 bits wide. The U flag of FLG is used to switch between USP and ISP. # 2.7 Static Base Register (SB) SB is a 16-bit register for SB relative addressing. # 2.8 Flag Register (FLG) FLG is an 11-bit register indicating the CPU state. # 2.8.1 Carry Flag (C) The C flag retains carry, borrow, or shift-out bits that have been generated by the arithmetic and logic unit. # 2.8.2 Debug Flag (D) The D flag is for debugging only. Set it to 0. # 2.8.3 **Zero Flag (Z)** The Z flag is set to 1 when an arithmetic operation results in 0; otherwise to 0. # 2.8.4 **Sign Flag (S)** The S flag is set to 1 when an arithmetic operation results in a negative value; otherwise to 0. # 2.8.5 Register Bank Select Flag (B) Register bank 0 is selected when the B flag is 0. Register bank 1 is selected when this flag is set to 1. # 2.8.6 Overflow Flag (O) The O flag is set to 1 when an operation results in an overflow; otherwise to 0. ### **Special Function Registers (SFRs)** 4. An SFR (special function register) is a control register for a peripheral function. Tables 4.1 to 4.12 list the special function registers. Table 4.1 SFR Information (1)<sup>(1)</sup> | Address | Register | Symbol | After reset | |---------|--------------------------------------------------|---------|--------------------------| | 0000h | | Í | | | 0001h | | | | | 0002h | | | | | 0003h | | | | | 0004h | Processor Mode Register 0 | PM0 | 00h | | 0005h | Processor Mode Register 1 | PM1 | 00h | | 0006h | System Clock Control Register 0 | CM0 | 01011000b | | 0007h | System Clock Control Register 1 | CM1 | 00h | | 0008h | | | | | 0009h | | | | | 000Ah | Protect Register | PRCR | 00h | | 000Bh | | | | | 000Ch | System Clock Select Register | OCD | 00000100b | | 000Dh | Watchdog Timer Reset Register | WDTR | XXh | | 000Eh | Watchdog Timer Start Register | WDTS | XXh | | 000Fh | Watchdog Timer Control Register | WDC | 00X11111b | | 0010h | Address Match Interrupt Register 0 | RMAD0 | 00h | | 0011h | | | 00h | | 0012h | | | 00h | | 0013h | Address Match Interrupt Enable Register | AIER | 00h | | 0014h | Address Match Interrupt Register 1 | RMAD1 | 00h | | 0015h | | | 00h | | 0016h | | | 00h | | 0017h | | | | | 0018h | | | | | 0019h | | | | | 001Ah | | | | | 001Bh | | | | | 001Ch | Count Source Protection Mode Register | CSPR | 00h | | | | | 10000000b <sup>(2)</sup> | | 001Dh | | | | | 001Eh | | | | | 001Fh | | | | | 0020h | High-Speed On-Chip Oscillator Control Register 0 | HRA0 | 00h | | 0021h | High-Speed On-Chip Oscillator Control Register 1 | HRA1 | When Shipping | | 0022h | High-Speed On-Chip Oscillator Control Register 2 | HRA2 | 00h | | 0023h | - | | | | 0024h | | | | | 0025h | | | | | 0026h | | | | | 0027h | | | | | 0028h | Clock Prescaler Reset Flag | CPSRF | 00h | | 0029h | High-Speed On-Chip Oscillator Control Register 4 | FRA4 | When Shipping | | 002Ah | | | | | 002Bh | High-Speed On-Chip Oscillator Control Register 6 | FRA6 | When Shipping | | 002Ch | | | | | 002Dh | | | | | 002Eh | BGR Trimming Auxiliary Register A | BGRTRMA | When Shipping | | 002Fh | BGR Trimming Auxiliary Register B | BGRTRMB | When Shipping | X: Undefined NOTES: 1. The blank regions are reserved. Do not access locations in these regions. 2. The CSPROINI bit in the OFS register is set to 0. Table 4.2 SFR Information (2)<sup>(1)</sup> | Address | Register | Symbol | After reset | |-----------------|-----------------------------------------------------------|---------|----------------------------------------| | 0030h | | | | | 0031h | Voltage Detection Register 1 <sup>(2)</sup> | VCA1 | 00001000b | | 0032h | Voltage Detection Register 2 <sup>(2)</sup> | VCA2 | 00h <sup>(3)</sup> | | | | | 00100000b <sup>(4)</sup> | | 0033h | | | 001000000 | | 0034h | | | | | 0035h | | | | | 0036h | Voltage Monitor 1 Circuit Control Register <sup>(5)</sup> | VW1C | 00001010b | | 0037h | | VW2C | 00001010b | | 003711<br>0038h | Voltage Monitor 2 Circuit Control Register <sup>(5)</sup> | VW0C | | | 003011 | Voltage Monitor 0 Circuit Control Register <sup>(2)</sup> | VVVC | 1000X010b(3) | | | | | 1100X011b <sup>(4)</sup> | | 0039h | | | | | 003Ah | | | | | 003Bh | Voltage Detection Circuit External Input Control Register | VCAB | 00h | | 003Ch | Comparator Mode Register | ALCMR | 00h | | 003Dh | Voltage Monitor Circuit Edge Select Register | VCAC | 00h | | 003Eh | BGR Control Register | BGRCR | 00h | | 003Fh | BGR Trimming Register | BGRTRM | When Shipping | | 0040h | | | | | 0041h | Comparator 1 Interrupt Control Register | VCMP1IC | XXXXX000b | | 0042h | Comparator 2 Interrupt Control Register | VCMP2IC | XXXXX000b | | 0043h | | | | | 0044h | | | | | 0045h | | | | | 0046h | | | | | 0047h | | | | | 0048h | | | | | 0049h | | | | | 004Ah | Timer RE Interrupt Control Register | TREIC | XXXXX000b | | 004Bh | UART2 Transmit Interrupt Control Register | S2TIC | XXXXX000b | | 004Ch | UART2 Receive Interrupt Control Register | S2RIC | XXXXX000b | | 004Dh | Key Input Interrupt Control Register | KUPIC | XXXXX000b | | 004Eh | ., | | | | 004Fh | | | | | 0050h | Compare 1 Interrupt Control Register | CMP1IC | XXXXX000b | | 0051h | UART0 Transmit Interrupt Control Register | SOTIC | XXXXX000b | | 0052h | UART0 Receive Interrupt Control Register | SORIC | XXXXX000b | | 0053h | Critic receive interrupt control register | 00.4.0 | 700000000 | | 0054h | | | | | 0055h | INT2 Interrupt Control Register | INT2IC | XX00X000b | | 0056h | Timer RA Interrupt Control Register | TRAIC | XXXXX000b | | 0057h | Times to timestapt control register | 110.00 | 77770700000 | | 0057H | Timer RB Interrupt Control Register | TRBIC | XXXXX000b | | 0059h | INT1 Interrupt Control Register | INT1IC | XX00X000b | | 0059h | INT I Interrupt Control Register | INTIIC | XX00X000D | | 005An | Timer RF Interrupt Control Register | TRFIC | XXXXX000b | | 005Ch | Compare 0 Interrupt Control Register | CMPOIC | XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | | 005Ch | INTO Interrupt Control Register | INTOIC | XX00X000b | | 005Dh | INTO Interrupt Control Register | | | | | INT4 Interrupt Control Register | INT4IC | XX00X000b | | 005Fh | Capture Interrupt Control Register | CAPIC | XXXXX000b | | 0060h | | | | | 0061h | | | | | 0062h | | | | | 0063h | | | | | 0064h | | | | | 0065h | | | | | 0066h | | | | | 0067h | | | | | 0068h | | | | | 0069h | | | | | 006Ah | | | | | 006Bh | | | | | 006Ch | | | | | 006Dh | | | | | 006Eh | | | | | | | | | # X: Undefined NOTES: - The blank regions are reserved. Do not access locations in these regions. Software reset, watchdog timer reset, voltage monitor 1 reset, or voltage monitor 2 reset do not affect this register. The LVD0ON bit in the OFS register is set to 1 and hardware reset. Power-on reset, voltage monitor 0 reset, or the LVD0ON bit in the OFS register is set to 0 and hardware reset. Software reset, watchdog timer reset, voltage monitor 1 reset, or voltage monitor 2 reset do not affect b2 and b3. SFR Information (4)<sup>(1)</sup> Table 4.4 | Address | Register | Symbol | After reset | |----------------|-----------------------------------------|--------|-------------| | 00B0h | Negisiei | Symbol | Alter reset | | | | | | | 00B1h | | | | | 00B2h | | | | | 00B3h | | | | | 00B4h | | | | | 00B5h | | | | | 00B6h | | | | | 00B7h | | | | | 00B8h | | | | | 00B9h | | | | | 00BAh | | | | | 00BBh | | | | | | | | | | 00BCh | | | | | 00BDh | | | | | 00BEh | | | | | 00BFh | | | | | 00C0h | | | | | 00C1h | | | | | 00C2h | | | | | 00C3h | | | | | 00C4h | | | | | 00C5h | | | | | | | | | | 00C6h<br>00C7h | | | | | | | | | | 00C8h | | | | | 00C9h | | | | | 00CAh | | | | | 00CBh | | | | | 00CCh | | | | | 00CDh | | | | | 00CEh | | | | | 00CFh | | | | | 00D0h | | | | | | | | | | 00D1h | | | | | 00D2h | | | | | 00D3h | | | | | 00D4h | | | | | 00D5h | | | | | 00D6h | | | | | 00D7h | | | | | 00D8h | | | | | 00D9h | | | | | 00DAh | | | | | 00DBh | | | | | 00DBn | | | | | | | | | | 00DDh | | | | | 00DEh | | | | | 00DFh | | | | | 00E0h | Port P0 Register | P0 | 00h | | 00E1h | Port P1 Register | P1 | 00h | | 00E2h | Port P0 Direction Register | PD0 | 00h | | 00E3h | Port P1 Direction Register | PD1 | 00h | | 00E4h | · · · · • • • · · · · · · · · · · · · · | | | | 00E5h | Port P3 Register | P3 | 00h | | 00E6h | i or i o registel | 10 | 0011 | | 00E7h | Dort D2 Direction Desister | DD2 | 006 | | 00E/N | Port P3 Direction Register | PD3 | 00h | | 00E8h | Port P4 Register | P4 | 00h | | 00E9h | | | | | 00EAh | Port P4 Direction Register | PD4 | 00h | | 00EBh | | | | | 00ECh | Port P6 Register | P6 | 00h | | 00EDh | - | | | | 00EEh | Port P6 Direction Register | PD6 | 00h | | 00EFh | 1 or 1 o billoui regionol | . 20 | 33.1 | | UULIII | <u>I</u> | | l | X: Undefined NOTE: 1. The blank regions are reserved. Do not access locations in these regions. SFR Information (8)<sup>(1)</sup> Table 4.8 | Address | Register | Symbol | After reset | |----------------|---------------------------------|--------|-------------| | 01B0h | . rogisto. | 0) | 7 | | 01B1h | | | | | 01B2h | | | | | 01B3h | Flash Memory Control Register 4 | FMR4 | 01000000b | | 01B4h | | | | | 01B5h | Flash Memory Control Register 1 | FMR1 | 1000000Xb | | 01B6h<br>01B7h | | | | | 01B7h | Flash Memory Control Register 0 | FMR0 | 00000001b | | 01B8h | | | | | 01B9h | | | | | 01BAh | | | | | 01BBh<br>01BCh | | | | | 01BDh | | | | | 01BEh | | | | | 01BFh | | | | | 01C0h | | | | | 01C1h | | | | | 01C2h | | | | | 01C3h | | | | | 01C4h | | | | | 01C5h | | - | | | 01C6h | | | | | 01C7h | | | | | 01C8h<br>01C9h | | | | | 01C9h | | | | | 01CAh<br>01CBh | | | | | 01CCh | | | | | 01CDh | | | | | 01CEh | | | | | 01CFh | | | | | 01D0h | | | | | 01D1h | | | | | 01D2h | | | | | 01D3h | | | | | 01D4h | | | | | 01D5h | | | | | 01D6h | | | | | 01D7h | | | | | 01D8h<br>01D9h | | | | | 01D9H | | | | | 01DBh | | | | | 01DCh | | | | | 01DDh | | | | | 01DEh | | | | | 01DFh | | | | | 01E0h | | | | | 01E1h | | | | | 01E2h | | | | | 01E3h | | | | | 01E4h | | | | | 01E5h | | | | | 01E6h | | | | | 01E7h<br>01E8h | | | | | 01E9h | | | | | 01EAh | | | | | 01EBh | | | | | 01ECh | | | | | 01EDh | | | | | 01EEh | | | | | 01EFh | | | | | | | | | X: Undefined NOTE: 1. The blank regions are reserved. Do not access locations in these regions. SFR Information (9)<sup>(1)</sup> Table 4.9 | Address | Register | Symbol | After reset | |----------------|----------|--------|-------------| | 01F0h | Negisiei | Symbol | Aiter reset | | 01F1h | | | | | 01F2h | | | | | 01F3h | | | | | 01F4h | | | | | 01F4II | | | | | 015011 | | | | | 01F6h | | | | | 01F7h | | | | | 01F8h | | | | | 01F9h | | | | | 01FAh | | | | | 01FBh | | | | | 01FCh | | | | | 01FDh | | | | | 01FEh | | | | | 01FFh | | | | | 0200h | | | | | 0201h | | | | | 0202h | | | | | 0203h | | | | | 0204h | | | | | 0205h | | | | | 0206h | | | | | 0207h | | | | | 0208h | | | | | 0209h | | | | | 020Ah | | | | | 020Bh | | | | | 020Ch | | | | | 020Dh | | | | | 020Eh | | | | | 020Fh | | | | | 0210h | | | | | 0211h | | | | | 0212h | | | | | 0213h | | | | | 0214h | | | | | 0215h | | | | | 0216h | | | | | 0217h | | | | | 0218h | | | | | 0219h | | | | | 021Ah | | | | | 021Bh | | | | | 021Ch | | | | | 021Dh | | | | | 021Dh<br>021Eh | | | | | 021EII | | | | | 021Fh | | | | | 0220h | | | | | 0221h | | | | | 0222h | | | | | 0223h | | | | | 0224h | | | | | 0225h | | | | | 0226h | | | | | 0227h | | | | | 0228h | | | | | 0229h | | | | | 022Ah | | | | | 022Bh | | | | | 022Ch | | | | | 022Dh | | | | | 022Eh | | | | | 022Fh | | | | | | ı | | 1 | X: Undefined NOTE: 1. The blank regions are reserved. Do not access locations in these regions. SFR Information (10)<sup>(1)</sup> **Table 4.10** | Address | Register | Symbol | After reset | |---------|----------|--------|-------------| | 0230h | | | | | 0231h | | | | | 0232h | | | | | 0233h | | | | | 0234h | | | | | 0235h | | 1 | | | 0236h | | | | | | | | | | 0237h | | | | | 0238h | | | | | 0239h | | | | | 023Ah | | | | | 023Bh | | | | | 023Ch | | İ | | | 023Dh | | | | | 023Eh | | | | | 023Fh | | | | | 0240h | | | | | 024011 | | | | | 0241h | | | | | 0242h | | | | | 0243h | | | | | 0244h | | | | | 0245h | | | | | 0246h | | | | | 0247h | | | | | 0248h | | | | | 0249h | | | | | 024Ah | | | | | 024AII | | | | | 024Bh | | | | | 024Ch | | | | | 024Dh | | | | | 024Eh | | | | | 024Fh | | | | | 0250h | | | | | 0251h | | İ | | | 0252h | | | | | 0253h | | | | | 0254h | | 1 | | | 0254H | | | | | 0255h | | | | | 0256h | | | | | 0257h | | | | | 0258h | | | | | 0259h | | | | | 025Ah | | | | | 025Bh | | | | | 025Ch | | | | | 025Dh | | | | | 025Eh | | | | | 025Eh | | | | | 025Fh | | | | | 0260h | | | | | 0261h | | | | | 0262h | | | | | 0263h | | | | | 0264h | | | | | 0265h | | | | | 0266h | | | | | 0267h | | | | | 0268h | | | | | | | | | | 0269h | | | | | 026Ah | | | | | 026Bh | | | | | 026Ch | | | | | 026Dh | | | | | 026Eh | | | | | | | | | X: Undefined NOTE: 1. The blank regions are reserved. Do not access locations in these regions. # 5. Electrical Characteristics Table 5.1 Absolute Maximum Ratings | Symbol | Parameter | Condition | Rated Value | Unit | |--------|-------------------------------|-------------|--------------------------------------------------|------| | Vcc | Supply voltage | | -0.3 to 6.5 | V | | Vı | Input voltage | | -0.3 to Vcc + 0.3 | V | | Vo | Output voltage | | -0.3 to Vcc + 0.3 | V | | Pd | Power dissipation | Topr = 25°C | 500 | mW | | Topr | Operating ambient temperature | | -20 to 85 (N version) /<br>-40 to 85 (D version) | °C | | Tstg | Storage temperature | | -65 to 150 | °C | **Table 5.2** Recommended Operating Conditions | Symbol | Param | otor | Conditions | | Standard | | Unit | |-----------|---------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------|---------|----------|----------------|------| | Symbol | Param | letei | Conditions | Min. | Тур. | Max. | Unit | | Vcc | Supply voltage | | | 2.2 | - | 5.5 | V | | Vss | Supply voltage | | | - | 0 | - | V | | VIH | Input "H" voltage | | | 0.8 Vcc | - | Vcc | V | | VIL | Input "L" voltage | | | 0 | - | 0.2 Vcc | V | | IOH(sum) | Peak sum output "H" current | Sum of all pins IOH(peak) | | - | _ | -160 | mA | | IOH(sum) | Average sum output "H" current | Sum of all pins IOH(avg) | | = | = | -80 | mA | | IOH(peak) | Peak output "H" current | All pins | | _ | - | -10 | mA | | IOH(avg) | Average output "H" current | All pins | | = | = | <del>-</del> 5 | mA | | IOL(sum) | Peak sum output "L" currents | Sum of all pins IOL(peak) | | = | = | 160 | mA | | IOL(sum) | Average sum output "L" currents | Sum of all pins IOL(avg) | | - | = | 80 | mA | | IOL(peak) | Peak output "L" currents | All pins | | - | - | 10 | mA | | IOL(avg) | Average output "L" current | All pins | | - | - | 5 | mA | | f(XCIN) | XCIN clock input oscillation | frequency | 2.2 V ≤ Vcc ≤ 5.5 V | 0 | - | 70 | kHz | | = | System clock | OCD2 = 0<br>XCIN clock selected | 2.2 V ≤ Vcc ≤ 5.5 V | 0 | = | 70 | kHz | | | | OCD2 = 1<br>On-chip oscillator clock<br>selected | HRA01 = 0<br>Low-speed on-chip<br>oscillator selected | = | 125 | _ | kHz | | | | | HRA01 = 1<br>High-speed on-chip<br>oscillator selected<br>2.7 V ≤ Vcc ≤ 5.5 V | - | - | 8 | MHz | | | | | HRA01 = 1<br>High-speed on-chip<br>oscillator selected<br>2.2 V ≤ Vcc ≤ 5.5 V | - | = | 4 | MHz | - 1. Vcc = 2.2 to 5.5 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. - 2. The average output current indicates the average value of current measured during 100 ms. Figure 5.1 Ports P0, P1, P3, P4, and P6 Timing Measurement Circuit Table 5.3 Flash Memory (Program ROM) Electrical Characteristics | Symbol | Parameter | Conditions | | Stand | lard | Unit | |--------|----------------------------------------|----------------------------|--------------------|-------|------|-------| | Symbol | Farameter | Conditions | Min. | Тур. | Max. | Offic | | = | Program/erase endurance <sup>(2)</sup> | | 100 <sup>(3)</sup> | _ | _ | times | | = | Byte program time | | - | 50 | 400 | μS | | _ | Block erase time | | - | 0.4 | 9 | S | | _ | Program, erase voltage | | 2.7 | - | 5.5 | V | | _ | Read voltage | | 2.2 | - | 5.5 | V | | = | Program, erase temperature | | 0 | _ | 60 | °C | | _ | Data hold time <sup>(7)</sup> | Ambient temperature = 55°C | 20 | _ | - | year | - 1. Vcc = 2.7 to 5.5 V at Topr = 0 to 60°C, unless otherwise specified. - 2. Definition of programming/erasure endurance - The programming and erasure endurance is defined on a per-block basis. - If the programming and erasure endurance is n (n = 100 or 10,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one. - However, the same address must not be programmed more than once per erase operation (overwriting prohibited). - 3. Endurance to guarantee all electrical characteristics after program and erase. (1 to Min. value can be guaranteed). - 4. In a system that executes multiple programming operations, the actual erasure count can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. It is also advisable to retain data on the erase count of each block and limit the number of erase operations to a certain number. - 5. If an error occurs during block erase, attempt to execute the clear status register command, then execute the block erase command at least three times until the erase error does not occur. - 6. Customers desiring program/erase failure rate information should contact their Renesas technical support representative. - 7. The data hold time includes time that the power supply is off or the clock is not supplied. Table 5.4 Voltage Detection 0 Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Standard | | Unit | |----------|------------------------------------------------------------------------------|------------------------|------|----------|------|-------| | Syllibol | Falameter | Condition | Min. | Тур. | Max. | Ullit | | Vdet0 | Voltage detection level | | 2.2 | 2.3 | 2.4 | V | | _ | Voltage detection circuit self power consumption | VCA25 = 1, Vcc = 5.0 V | - | 0.9 | - | μΑ | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(2)</sup> | | = | = | 300 | μ\$ | | Vccmin | MCU operating voltage minimum value | | 2.2 | _ | - | V | ### NOTES: - 1. The measurement condition is Vcc = 2.2 to 5.5 V and Topr = -20 to $85^{\circ}C$ (N version) / -40 to $85^{\circ}C$ (D version). - 2. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA25 bit in the VCA2 register to 0. Table 5.5 Voltage Detection 1 Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Unit | | | |----------|------------------------------------------------------------------------------|------------------------|------|------|------|-------| | Syllibol | Farameter | Condition | Min. | Тур. | Max. | Offic | | Vdet1 | Voltage detection level <sup>(4)</sup> | | 2.70 | 2.85 | 3.00 | V | | _ | Voltage monitor 1 interrupt request generation time <sup>(2)</sup> | | _ | 40 | _ | μS | | _ | Voltage detection circuit self power consumption | VCA26 = 1, Vcc = 5.0 V | _ | 0.6 | _ | μΑ | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(3)</sup> | | - | _ | 100 | μS | ### NOTES: - 1. The measurement condition is Vcc = 2.2 to 5.5 V and $T_{opr} = -20$ to 85°C (N version) / -40 to 85°C (D version). - 2. Time until the voltage monitor 1 interrupt request is generated after the voltage passes Vdet1. - 3. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA26 bit in the VCA2 register to 0. - 4. This parameter shows the voltage detection level when the power supply drops. The voltage detection level when the power supply rises is higher than the voltage detection level when the power supply drops by approximately 0.1 V. Table 5.6 Voltage Detection 2 Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Unit | | | |---------|------------------------------------------------------------------------------|------------------------|------|------|------|------| | Symbol | Farameter | Condition | Min. | Тур. | Max. | Oill | | Vdet2 | Voltage detection level | | 3.3 | 3.6 | 3.9 | V | | = | Voltage monitor 2 interrupt request generation time(2) | | - | 40 | - | μS | | = | Voltage detection circuit self power consumption | VCA27 = 1, Vcc = 5.0 V | = | 0.6 | = | μΑ | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(3)</sup> | | = | = | 100 | μS | - 1. The measurement condition is Vcc = 2.2 to 5.5 V and Topr = -20 to 85°C (N version) / -40 to 85°C (D version). - 2. Time until the voltage monitor 2 interrupt request is generated after the voltage passes Vdet2. - 3. Necessary time until the voltage detection circuit operates after setting to 1 again after setting the VCA27 bit in the VCA2 register to 0. Table 5.7 Power-on Reset Circuit, Voltage Monitor 0 Reset Electrical Characteristics(3) | Symbol | Parameter | Condition | | Unit | | | |--------|---------------------------------------------------------|-----------|------|------|-------|---------| | Symbol | Farameter | Condition | Min. | Тур. | Max. | Offic | | Vpor1 | Power-on reset valid voltage <sup>(4)</sup> | | 0.1 | | V | | | Vpor2 | Power-on reset or voltage monitor 0 reset valid voltage | | 0 | _ | Vdet0 | V | | trth | External power Vcc rise gradient(2) | | 20 | _ | _ | mV/msec | ### NOTES: - 1. The measurement condition is Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. - 2. This condition (external power Vcc rise gradient) does not apply if Vcc ≥ 1.0 V. - 3. To use the power-on reset function, enable voltage monitor 0 reset by setting the LVD0ON bit in the OFS register to 0, the VW0C0 and VW0C6 bits in the VW0C register to 1 respectively, and the VCA25 bit in the VCA2 register to 1. - 4. tw(por1) indicates the duration the external power Vcc must be held below the effective voltage (Vpor1) to enable a power on reset. When turning on the power for the first time, maintain tw(por1) for 30 s or more if $-20^{\circ}C \le T_{opr} \le 85^{\circ}C$ , maintain tw(por1) for 3,000 s or more if $-40^{\circ}C \le T_{opr} < -20^{\circ}C$ . - 1. When using the voltage monitor 0 digital filter, ensure that the voltage is within the MCU operation voltage range (2.2 V or above) during the sampling time. - 2. The sampling clock can be selected. Refer to **6. Voltage Detection Circuit** of Hardware Manual for details. - 3. Vdeto indicates the voltage detection level of the voltage detection 0 circuit. Refer to 6. Voltage Detection Circuit of Hardware Manual for details. Figure 5.2 Reset Circuit Electrical Characteristics Electrical Characteristics (2) [Vcc = 5 V] **Table 5.13** (Topr = -20 to $85^{\circ}$ C (N version) / -40 to $85^{\circ}$ C (D version), unless otherwise specified.) | Symbol | Parameter | Condition | | Standard | | | Unit | |--------|----------------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|------| | Symbol | | | Min. | Тур. | Max. | UIII | | | lcc | Power supply current (Vcc = 3.3 to 5.5 V)<br>Single-chip mode, | High-speed on-chip oscillator mode | High-speed on-chip oscillator on = 8 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | _ | 5 | 8 | mA | | О | output pins are open, other pins are Vss | | High-speed on-chip oscillator on = 8 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | _ | 2 | _ | mA | | | other pins are vss | Low-speed on-chip oscillator mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8, FMR47 = 1 | _ | 130 | 300 | μА | | | | Low-speed clock mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (low drive)<br>FMR47 = 1 | - | 130 | 300 | μА | | | | | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (low drive)<br>Program operation on RAM<br>Flash memory off, FMSTP = 1 | - | 30 | _ | μА | | | | Wait mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>While a WAIT instruction is executed<br>Peripheral clock operation<br>VCA27 = VCA26 = VCA25 = 0<br>VCA20 = 1 | _ | 25 | 75 | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 23 | 60 | μА | | | | Stop mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (high drive)<br>While a WAIT instruction is executed<br>VCA27 = VCA26 = VCA25 = 0<br>VCA20 = 1<br>BGR trimming circuit disabled (BGRCR0 = 1) | - | 4 | _ | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 BGR trimming circuit disabled (BGRCR0 = 1) | - | 2.2 | _ | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (high drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 BGR trimming circuit enabled (BGRCR0 = 0) | - | 8 | _ | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 BGR trimming circuit enabled (BGRCR0 = 0) | - | 6 | - | μА | | | | | XCIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit disabled (BGRCR0 = 1) | - | 0.8 | 3 | μА | | | | | XCIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit disabled (BGRCR0 = 1) | - | 1.2 | - | μА | | | | | XCIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit enabled (BGRCR0 = 0) | - | 5 | 8 | μА | | | | | XCIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit enabled (BGRCR0 = 0) | - | 5.5 | - | μА | # **Timing Requirements** (Unless Otherwise Specified: Vcc = 5 V, Vss = 0 V at Topr = 25°C) [Vcc = 5 V] Table 5.14 XCIN Input | Cumbal | Parameter | | Standard | | | |-----------|-----------------------|----|----------|------|--| | Symbol | | | Max. | Unit | | | tc(XCIN) | XCIN input cycle time | 14 | - | μS | | | twh(xcin) | XCIN input "H" width | | - | μS | | | tWL(XCIN) | XCIN input "L" width | 7 | - | μS | | Figure 5.3 XCIN Input Timing Diagram when Vcc = 5 V Table 5.15 TRAIO Input | Symbol | Parameter | | Standard | | | |------------|------------------------|-----|----------|------|--| | Symbol | | | Max. | Unit | | | tc(TRAIO) | TRAIO input cycle time | 100 | - | ns | | | twh(traio) | TRAIO input "H" width | 40 | - | ns | | | tWL(TRAIO) | TRAIO input "L" width | 40 | - | ns | | Figure 5.4 TRAIO Input Timing Diagram when Vcc = 5 V Electrical Characteristics (4) [Vcc = 3 V] **Table 5.19** (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.) | C | Damanatan | 0 1111 | | Standard | | | | |--------|------------------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|------| | Symbol | Parameter | | Condition | Min. | Тур. | Max. | Unit | | lcc | Power supply current (Vcc = 2.7 to 3.3 V) | High-speed on-chip oscillator mode | High-speed on-chip oscillator on = 8 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | - | 5 | _ | mA | | | Single-chip mode,<br>output pins are open,<br>other pins are Vss | | High-speed on-chip oscillator on = 8 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | - | 2 | = | mA | | | other pins are vas | Low-speed on-chip oscillator mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8, FMR47 = 1 | - | 130 | 300 | μА | | | | Low-speed clock mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (low drive)<br>FMR47 = 1 | - | 130 | 300 | μА | | | | | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (low drive)<br>Program operation on RAM<br>Flash memory off, FMSTP = 1 | - | 30 | _ | μА | | | | Wait mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>While a WAIT instruction is executed<br>Peripheral clock operation<br>VCA27 = VCA26 = VCA25 = 0<br>VCA20 = 1 | _ | 25 | 70 | μА | | | | | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>While a WAIT instruction is executed<br>Peripheral clock off<br>VCA27 = VCA26 = VCA25 = 0<br>VCA20 = 1 | _ | 23 | 55 | μА | | | | | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (high drive)<br>While a WAIT instruction is executed<br>VCA27 = VCA26 = VCA25 = 0<br>VCA20 = 1<br>BGR trimming circuit disabled (BGRCR0 = 1) | - | 3.8 | - | μА | | | | | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (low drive)<br>While a WAIT instruction is executed<br>VCA27 = VCA26 = VCA25 = 0<br>VCA20 = 1<br>BGR trimming circuit disabled (BGRCR0 = 1) | _ | 2 | _ | μА | | | | | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (high drive)<br>While a WAIT instruction is executed<br>VCA27 = VCA26 = VCA25 = 0<br>VCA20 = 1<br>BGR trimming circuit enabled (BGRCR0 = 0) | - | 8 | _ | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 BGR trimming circuit enabled (BGRCR0 = 0) | - | 6 | - | μА | | | | Stop mode | XCIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit disabled (BGRCR0 = 1) | - | 0.7 | 3 | μА | | | | | XCIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit disabled (BGRCR0 = 1) | - | 1.1 | - | μА | | | | | XCIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit enabled (BGRCR0 = 0) | - | 5 | 7 | μА | | | | | XCIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit enabled (BGRCR0 = 0) | - | 5.5 | - | μА | Electrical Characteristics (6) [Vcc = 2.2 V] **Table 5.25** (Topr = -20 to $85^{\circ}$ C (N version) / -40 to $85^{\circ}$ C (D version), unless otherwise specified.) | Symbol | Parameter | Condition | | Standard | | | Unit | |--------|------------------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|------| | Symbol | | | Condition | Min. | Тур. | Max. | UIII | | lcc | Power supply current (Vcc = 2.2 to 2.7 V) | High-speed on-chip oscillator mode | High-speed on-chip oscillator on = 4 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | _ | 3.5 | _ | mA | | 0 | Single-chip mode,<br>output pins are open,<br>other pins are Vss | | High-speed on-chip oscillator on = 4 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | - | 1.5 | - | mA | | | other pins are vss | Low-speed on-chip oscillator mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8, FMR47 = 1 | - | 100 | 230 | μА | | | | Low-speed clock mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (low drive)<br>FMR47 = 1 | - | 100 | 230 | μА | | | | | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (low drive)<br>Program operation on RAM<br>Flash memory off, FMSTP = 1 | - | 25 | _ | μА | | | | Wait mode | High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | = | 22 | 60 | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 20 | 55 | μА | | | | Stop mode | High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>XCIN clock oscillator on = 32 kHz (high drive)<br>While a WAIT instruction is executed<br>VCA27 = VCA26 = VCA25 = 0<br>VCA20 = 1<br>BGR trimming circuit disabled (BGRCR0 = 1) | - | 3 | _ | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 BGR trimming circuit disabled (BGRCR0 = 1) | - | 1.8 | _ | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (high drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 BGR trimming circuit enabled (BGRCR0 = 0) | - | 7 | - | μА | | | | | High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 BGR trimming circuit enabled (BGRCR0 = 0) | - | 6 | - | μА | | | | | XCIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit disabled (BGRCR0 = 1) | - | 0.7 | 3 | μА | | | | | XCIN clock off, Topr = 85°C<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>CM10 = 1<br>Peripheral clock off<br>VCA27 = VCA26 = VCA25 = 0<br>BGR trimming circuit disabled (BGRCR0 = 1) | - | 1.1 | - | μА | | | | | XCIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit enabled (BGRCR0 = 0) | - | 5 | 7 | μА | | | | | XCIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 BGR trimming circuit enabled (BGRCR0 = 0) | - | 5.5 | _ | μА | R8C/2G Group Package Dimensions # **Package Dimensions** Diagrams showing the latest package dimensions and mounting information are available in the "Packages" section of the Renesas Technology website. **REVISION HISTORY** # R8C/2G Group Datasheet | Rev. | Date | | Description | |------|--------------|-----------|----------------------------------------------------------------------------------------------------------------------| | Nev. | Date | Page | Summary | | 0.10 | Jul 20, 2007 | _ | First Edition issued | | 0.20 | Nov 12, 2007 | 2 | Table 1.1 I/O Ports: "• Output-only: 1" added "• CMOS I/O ports: 28" → "• CMOS I/O ports: 27" | | | | 4 | Figure 1.2 revised | | | | 5 | Figure 1.3 revised | | | | 6 | Table 1.3 Pin Number: 4, 6, 20 revised | | | | 7 | Table 1.4 I/O port: "P4_3 to P4_5" $\rightarrow$ "P4_3, P4_5" Output port added | | | | 12 | Table 4.1 0006h "01001000b" → "01011000b" | | | | 16 | Table 4.5 0118h to 011Dh: After reset revised<br>011Fh "Timer RE Real-Time Clock Precision Adjust Register"<br>added | | | | 24 | Table 5.2 NOTE2 revised | | 1.00 | Apr 04, 2008 | All pages | "Under development" deleted | | | | 2 | Table 1.1 revised | | | | 3 | Table 1.2 "(D): Under development" deleted | | | | 11 | Figure 3.1 "Expanded area" deleted | | | | 12 | Table 4.1 "002Eh" "002Fh" revised | | | | 13 | Table 4.2 "003Eh" "003Fh" revised | | | | 25 | Table 5.3 revised Figure 5.2 deleted | | | | 28 | Table 5.8, Table 5.11 revised<br>Table 5.9 revised, NOTE3 added | | | | 30 | Table 5.13 revised | | | | 34 | Table 5.19 revised | | | | 38 | Table 5.25 revised | | | | | | All trademarks and registered trademarks are the property of their respective owners. Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan - Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes: 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the respect to the information in this document in the product data, diagrams, charts, programs, algorithms, and application circuit examples. 3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such to change without any plan notice. Before purchasing or using any Renesas products listed in this document, in the such procedure in the procedure of the description of the such and the procedure in th # **RENESAS SALES OFFICES** http://www.renesas.com Refer to "http://www.renesas.com/en/network" for the latest and detailed information. ## Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473 **Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145 Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510