# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                            |
|----------------------------|----------------------------------------------------------------------------|
| Product Status             | Active                                                                     |
| Core Processor             | ARM® Cortex®-M0                                                            |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 50MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, Microwire, SmartCard, SPI, SSP, UART/USART               |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                           |
| Number of I/O              | 54                                                                         |
| Program Memory Size        | 96КВ (96К х 8)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 4K x 8                                                                     |
| RAM Size                   | 12K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 8x10b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 64-LQFP                                                                    |
| Supplier Device Package    | -                                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc11e36fbd64-501e |
|                            |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 32-bit ARM Cortex-M0 microcontroller



#### 32-bit ARM Cortex-M0 microcontroller

#### Table 3. **Pin description**

| Table 3. Pin descriptio            |                      | -                    | 1          | 1          |     | 1                     | -    |                                                                         |
|------------------------------------|----------------------|----------------------|------------|------------|-----|-----------------------|------|-------------------------------------------------------------------------|
| Symbol                             | Pin HVQFN33<br>(5x5) | Pin HVQFN33<br>(7x7) | Pin LQFP48 | Pin LQFP64 |     | Reset<br>state<br>[1] | Туре | Description                                                             |
| SWCLK/PIO0_10/SCK0/<br>CT16B0_MAT2 | 19                   | 19                   | 29         | 38         | [3] | I; PU                 | 1    | <b>SWCLK</b> — Serial wire clock and test clock TCK for JTAG interface. |
|                                    |                      |                      |            |            |     | -                     | I/O  | <b>PIO0_10</b> — General purpose digital input/output pin.              |
|                                    |                      |                      |            |            |     | -                     | 0    | SCK0 — Serial clock for SSP0.                                           |
|                                    |                      |                      |            |            |     | -                     | 0    | <b>CT16B0_MAT2</b> — Match output 2 for 16-bit timer 0.                 |
| TDI/PIO0_11/AD0/                   | 21                   | 21                   | 32         | 42         | [6] | I; PU                 | I    | <b>TDI</b> — Test Data In for JTAG interface.                           |
| CT32B0_MAT3                        |                      |                      |            |            |     | -                     | I/O  | <b>PIO0_11</b> — General purpose digital input/output pin.              |
|                                    |                      |                      |            |            |     | -                     | I    | AD0 — A/D converter, input 0.                                           |
|                                    |                      |                      |            |            |     | -                     | 0    | <b>CT32B0_MAT3</b> — Match output 3 for 32-bit timer 0.                 |
| TMS/PIO0_12/AD1/                   | 22                   | 22                   | 33         | 44         | [6] | I; PU                 | I    | <b>TMS</b> — Test Mode Select for JTAG interface.                       |
| CT32B1_CAP0                        |                      |                      |            |            |     | -                     | I/O  | <b>PIO_12</b> — General purpose digital input/output pin.               |
|                                    |                      |                      |            |            |     | -                     | I    | AD1 — A/D converter, input 1.                                           |
|                                    |                      |                      |            |            |     | -                     | I    | CT32B1_CAP0 — Capture input 0 for 32-bit timer 1.                       |
| TDO/PIO0_13/AD2/                   | 23                   | 23                   | 34         | 45         | [6] | I; PU                 | 0    | <b>TDO</b> — Test Data Out for JTAG interface.                          |
| CT32B1_MAT0                        |                      |                      |            |            |     | -                     | I/O  | <b>PIO0_13</b> — General purpose digital input/output pin.              |
|                                    |                      |                      |            |            |     | -                     | I    | AD2 — A/D converter, input 2.                                           |
|                                    |                      |                      |            |            |     | -                     | 0    | <b>CT32B1_MAT0</b> — Match output 0 for 32-bit timer 1.                 |
| TRST/PIO0_14/AD3/                  | 24                   | 24                   | 35         | 46         | [6] | I; PU                 | I    | <b>TRST</b> — Test Reset for JTAG interface.                            |
| CT32B1_MAT1                        |                      |                      |            |            |     | -                     | I/O  | <b>PIO0_14</b> — General purpose digital input/output pin.              |
|                                    |                      |                      |            |            |     | -                     | I    | AD3 — A/D converter, input 3.                                           |
|                                    |                      |                      |            |            |     | -                     | 0    | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                        |
| SWDIO/PIO0_15/AD4/                 | 25                   | 25                   | 39         | 52         | [6] | I; PU                 | I/O  | SWDIO — Serial wire debug input/output.                                 |
| CT32B1_MAT2                        |                      |                      |            |            |     | -                     | I/O  | <b>PIO0_15</b> — General purpose digital input/output pin.              |
|                                    |                      |                      |            |            |     | -                     | I    | AD4 — A/D converter, input 4.                                           |
|                                    |                      |                      |            |            |     | -                     | 0    | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                        |

#### 7.3 SRAM

The LPC11E3x contain a total of 10 kB (LPC11E37HFBD64/401) or 12 kB on-chip static RAM memory.

On the LPC11E37HFBD64/401, the 2 kB SRAM1 region at location 0x2000 0000 to 0x2000 07FFF is used for the I/O Handler software library. Do not use this memory location for data or other user code.

#### 7.4 On-chip ROM

The on-chip ROM contains the boot loader and the following Application Programming Interfaces (APIs):

- In-System Programming (ISP) and In-Application Programming (IAP) support for flash including IAP erase page command.
- IAP support for EEPROM.
- Power profiles for configuring power consumption and PLL settings.
- 32-bit integer division routines.

#### 7.5 Memory map

The LPC11E3x incorporates several distinct memory regions, shown in the following figures. <u>Figure 6</u> shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping.

The AHB (Advanced High-performance Bus) peripheral area is 2 MB in size and is divided to allow for up to 128 peripherals. The APB (Advanced Peripheral Bus) peripheral area is 512 kB in size and is divided to allow for up to 32 peripherals. Each peripheral of either type is allocated 16 kB of space. This addressing scheme allows simplifying the address decoding for each peripheral.

- Four programmable interrupt priority levels, with hardware priority level masking.
- Software interrupt generation.

#### 7.6.2 Interrupt sources

Each peripheral device has one interrupt line connected to the NVIC but can have several interrupt flags. Individual interrupt flags can also represent more than one interrupt source.

#### 7.7 IOCON block

The IOCON block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on-chip peripherals.

Connect peripherals to the appropriate pins before activating the peripheral and before enabling any related interrupt. Activity of any enabled peripheral function that is not mapped to a related pin is treated as undefined.

#### 7.7.1 Features

- Programmable pull-up, pull-down, or repeater mode.
- All GPIO pins (except PIO0\_4 and PIO0\_5) are pulled up to 3.3 V (V<sub>DD</sub> = 3.3 V) if their pull-up resistor is enabled.
- Programmable pseudo open-drain mode.
- Programmable 10 ns glitch filter on pins PIO0\_22, PIO0\_23, and PIO0\_11 to PIO0\_16. The glitch filter is turned on by default.
- Programmable hysteresis.
- Programmable input inverter.

#### 7.8 General-Purpose Input/Output GPIO

The GPIO registers control device pin functions that are not connected to a specific peripheral function. Pins can be dynamically configured as inputs or outputs. Multiple outputs can be set or cleared in one write operation.

LPC11E3x use accelerated GPIO functions:

- GPIO registers are a dedicated AHB peripheral so that the fastest possible I/O timing can be achieved.
- Entire port value can be written in one instruction.

Any GPIO pin providing a digital function can be programmed to generate an interrupt on a level, a rising or falling edge, or both.

The GPIO block consists of three parts:

- 1. The GPIO ports.
- 2. The GPIO pin interrupt block to control eight GPIO pins selected as pin interrupts.
- Two GPIO group interrupt blocks to control two combined interrupts from all GPIO pins.

#### 32-bit ARM Cortex-M0 microcontroller

#### 7.13 10-bit ADC

The LPC11E3x contains one ADC. It is a single 10-bit successive approximation ADC with eight channels.

#### 7.13.1 Features

- 10-bit successive approximation ADC.
- Input multiplexing among 8 pins.
- Power-down mode.
- Measurement range 0 V to V<sub>DD</sub>.
- 10-bit conversion time  $\geq$  2.44  $\mu$ s (up to 400 kSamples/s).
- Burst conversion mode for single or multiple inputs.
- Optional conversion on transition of input pin or timer match signal.
- Individual result registers for each ADC channel to reduce interrupt overhead.

#### 7.14 General purpose external event counter/timers

The LPC11E3x includes two 32-bit counter/timers and two 16-bit counter/timers. The counter/timer is designed to count cycles of the system derived clock. It can optionally generate interrupts or perform other actions at specified timer values, based on four match registers. Each counter/timer also includes one capture input to trap the timer value when an input signal transitions, optionally generating an interrupt.

#### 7.14.1 Features

- A 32-bit/16-bit timer/counter with a programmable 32-bit/16-bit prescaler.
- Counter or timer operation.
- Up to two capture channels per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event can also generate an interrupt.
- Four match registers per timer that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Up to four external outputs corresponding to match registers, with the following capabilities:
  - Set LOW on match.
  - Set HIGH on match.
  - Toggle on match.
  - Do nothing on match.
- The timer and prescaler can be configured to be cleared on a designated capture event. This feature permits easy pulse-width measurement by clearing the timer on the leading edge of an input pulse and capturing the timer value on the trailing edge.

#### 7.15 System tick timer

The ARM Cortex-M0 includes a system tick timer (SYSTICK) that is intended to generate a dedicated SYSTICK exception at a fixed time interval (typically 10 ms).

#### 7.16 Windowed WatchDog Timer (WWDT)

The purpose of the WWDT is to prevent an unresponsive system state. If software fails to update the watchdog within a programmable time window, the watchdog resets the microcontroller

#### 7.16.1 Features

- Internally resets chip if not periodically reloaded during the programmable time-out period.
- Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable.
- Optional warning interrupt can be generated at a programmable time before watchdog time-out.
- Software enables the WWDT, but a hardware reset or a watchdog reset/interrupt is required to disable the WWDT.
- Incorrect feed sequence causes reset or interrupt, if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the IRC or the dedicated watchdog oscillator (WDO). The clock source selection provides a wide range of potential timing choices of watchdog operation under different power conditions.

#### 7.17 Clocking and power control

#### 7.17.1 Integrated oscillators

The LPC11E3x include three independent oscillators: the system oscillator, the Internal RC oscillator (IRC), and the watchdog oscillator. Each oscillator can be used for more than one purpose as required in a particular application.

Following reset, the LPC11E3x operates from the internal RC oscillator until software switches to a different clock source. The IRC allows the system to operate without any external crystal and the bootloader code to operate at a known frequency.

See Figure 7 for an overview of the LPC11E3x clock generation.

#### **NXP Semiconductors**

### LPC11E3x

#### 32-bit ARM Cortex-M0 microcontroller



#### 7.17.1.1 Internal RC oscillator

The IRC can be used as the clock source for the WDT, and/or as the clock that drives the system PLL and then the CPU. The nominal IRC frequency is 12 MHz.

Upon power-up, any chip reset, or wake-up from Deep power-down mode, the LPC11E3x use the IRC as the clock source. Software can later switch to one of the other available clock sources.

#### 7.17.1.2 System oscillator

The system oscillator can be used as the clock source for the CPU, with or without using the PLL.

The system oscillator operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL.

#### 7.17.1.3 Watchdog oscillator

The watchdog oscillator can be used as a clock source that directly drives the CPU, the watchdog timer, or the CLKOUT pin. The watchdog oscillator nominal frequency is programmable between 9.4 kHz and 2.3 MHz. The frequency spread over processing and temperature is  $\pm 40$  % (see also Table 13).

#### 7.17.2 System PLL

The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz. To support this frequency range, an additional divider keeps the CCO within its frequency range while the PLL is providing the desired output frequency. The output divider can be set to divide by 2, 4, 8, or 16 to produce the output clock. The PLL output frequency must be lower than 100 MHz. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset. Software can enable the PLL later. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is 100  $\mu$ s.

#### 7.17.3 Clock output

The LPC11E3x feature a clock output function that routes the IRC oscillator, the system oscillator, the watchdog oscillator, or the main clock to an output pin.

#### 7.17.4 Wake-up process

The LPC11E3x begin operation by using the 12 MHz IRC oscillator as the clock source at power-up and when awakened from Deep power-down mode. This mechanism allows chip operation to resume quickly. If the application uses the main oscillator or the PLL, software must enable these components and wait for them to stabilize. Only then can the system use the PLL and main oscillator as a clock source.

#### 7.17.5 Power control

The LPC11E3x support various power control features. There are four special modes of processor power reduction: Sleep mode, Deep-sleep mode, Power-down mode, and Deep power-down mode. The CPU clock rate can also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This power control mechanism allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals. This register allows fine-tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control.

#### 7.17.5.1 Power profiles

The power consumption in Active and Sleep modes can be optimized for the application through simple calls to the power profile. The power configuration routine configures the LPC11E3x for one of the following power modes:

- Default mode corresponding to power configuration after reset.
- CPU performance mode corresponding to optimized processing capability.

#### 7.17.6 System control

#### 7.17.6.1 Reset

Reset has four sources on the LPC11E3x: the RESET pin, the Watchdog reset, power-on reset (POR), and the BrownOut Detection (BOD) circuit. The RESET pin is a Schmitt trigger input pin. Assertion of chip reset by any source, once the operating voltage attains a usable level, starts the IRC and initializes the flash controller.

A LOW-going pulse as short as 50 ns resets the part.

When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values.

In Deep power-down mode, an external pull-up resistor is required on the RESET pin.

#### 7.17.6.2 Brownout detection

The LPC11E3x includes four levels for monitoring the voltage on the V<sub>DD</sub> pin. If this voltage falls below one of the four selected levels, the BOD asserts an interrupt signal to the NVIC. This signal can be enabled for interrupt in the Interrupt Enable Register in the NVIC to cause a CPU interrupt. Alternatively, software can monitor the signal by reading a dedicated status register. Four additional threshold levels can be selected to cause a forced reset of the chip.

#### 7.17.6.3 Code security (Code Read Protection - CRP)

CRP provides different levels of security in the system so that access to the on-chip flash and use of the Serial Wire Debugger (SWD) and In-System Programming (ISP) can be restricted. Programming a specific pattern into a dedicated flash location invokes CRP. IAP commands are not affected by the CRP.

In addition, ISP entry via the PIO0\_1 pin can be disabled without enabling CRP. For details, see the *LPC11Exx user manual*.

There are three levels of Code Read Protection:

- 1. CRP1 disables access to the chip via the SWD and allows partial flash update (excluding flash sector 0) using a limited set of the ISP commands. This mode is useful when CRP is required and flash field updates are needed but all sectors cannot be erased.
- CRP2 disables access to the chip via the SWD and only allows full flash erase and update using a reduced set of the ISP commands.
- 3. Running an application with level CRP3 selected, fully disables any access to the chip via the SWD pins and the ISP. This mode effectively disables ISP override using PIO0\_1 pin as well. If necessary, the application must provide a flash update mechanism using IAP calls or using a call to the reinvoke ISP command to enable flash update via the USART.

### 9. Static characteristics

#### Table 5.Static characteristics

 $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$ , unless otherwise specified.

| Symbol                         | Parameter                               | Conditions                                                                                                    |                         | Min                | Typ[1] | Max                | Unit |
|--------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------|--------------------|--------|--------------------|------|
| V <sub>DD</sub>                | supply voltage (core and external rail) |                                                                                                               |                         | 1.8                | 3.3    | 3.6                | V    |
| I <sub>DD</sub> supply current |                                         | Active mode; $V_{DD} = 3.3 V$ ;<br>T <sub>amb</sub> = 25 °C; code                                             |                         |                    |        |                    |      |
|                                |                                         | while(1){}                                                                                                    |                         |                    |        |                    |      |
|                                |                                         | executed from flash;                                                                                          |                         |                    |        |                    |      |
|                                |                                         | system clock = 12 MHz                                                                                         | [2][3][4]<br>[5][6]     | -                  | 2      | -                  | mA   |
|                                |                                         | system clock = 50 MHz                                                                                         | <u>[3][4][5]</u><br>[6] | -                  | 7      | -                  | mA   |
|                                |                                         | Sleep mode;<br>V <sub>DD</sub> = 3.3 V; T <sub>amb</sub> = 25 °C;<br>system clock = 12 MHz                    | [2][3][4]<br>[5][6]     | -                  | 1      | -                  | mA   |
|                                |                                         | Deep-sleep mode; $V_{DD} = 3.3 \text{ V};$<br>$T_{amb} = 25 \text{ °C}$                                       | [3]                     | -                  | 300    | -                  | μA   |
|                                |                                         | Power-down mode; $V_{DD} = 3.3 V$ ;<br>T <sub>amb</sub> = 25 °C                                               |                         | -                  | 2      | -                  | μA   |
|                                |                                         | Deep power-down mode;<br>V <sub>DD</sub> = 3.3 V; T <sub>amb</sub> = 25 °C                                    | <u>[8]</u>              | -                  | 220    | -                  | nA   |
| Standard                       | d port pins, RESET                      |                                                                                                               |                         |                    |        |                    |      |
| IIL                            | LOW-level input current                 | V <sub>I</sub> = 0 V; on-chip pull-up resistor<br>disabled                                                    |                         | -                  | 0.5    | 10                 | nA   |
| I <sub>IH</sub>                | HIGH-level input<br>current             | $V_{I} = V_{DD}$ ; on-chip pull-down resistor disabled                                                        |                         | -                  | 0.5    | 10                 | nA   |
| l <sub>oz</sub>                | OFF-state output<br>current             | $V_O = 0 V$ ; $V_O = V_{DD}$ ; on-chip<br>pull-up/down resistors disabled                                     |                         | -                  | 0.5    | 10                 | nA   |
| VI                             | input voltage                           | pin configured to provide a digital function; $V_{DD} \ge 1.8 \text{ V}$                                      | <u>[9]</u><br>[10]      | 0                  | -      | 5.0                | V    |
|                                |                                         | V <sub>DD</sub> = 0 V                                                                                         |                         | 0                  | -      | 3.6                | V    |
| Vo                             | output voltage                          | output active                                                                                                 |                         | 0                  | -      | V <sub>DD</sub>    | V    |
| VIH                            | HIGH-level input<br>voltage             |                                                                                                               |                         | 0.7V <sub>DD</sub> | -      | -                  | V    |
| V <sub>IL</sub>                | LOW-level input voltage                 |                                                                                                               |                         | -                  | -      | 0.3V <sub>DD</sub> | V    |
| V <sub>hys</sub>               | hysteresis voltage                      |                                                                                                               |                         | -                  | 0.4    | -                  | V    |
| V <sub>OH</sub>                | HIGH-level output                       | 2.0 V $\leq$ V_{DD} $\leq$ 3.6 V; I_{OH} = –4 mA                                                              |                         | $V_{DD}-0.4$       | -      | -                  | V    |
|                                | voltage                                 | 1.8 V $\leq$ V_{DD} < 2.0 V; I_{OH} = –3 mA                                                                   |                         | $V_{DD}-0.4$       | -      | -                  | V    |
| V <sub>OL</sub>                | LOW-level output                        | 2.0 V $\leq$ V_{DD} $\leq$ 3.6 V; I_{OL} = 4 mA                                                               |                         | -                  | -      | 0.4                | V    |
|                                | voltage                                 | 1.8 V $\leq$ V_{DD} < 2.0 V; I_{OL} = 3 mA                                                                    |                         | -                  | -      | 0.4                | V    |
| I <sub>OH</sub>                | HIGH-level output<br>current            | $\begin{split} V_{OH} &= V_{DD} - 0.4 \text{ V}; \\ 2.0 \text{ V} \leq V_{DD} \leq 3.6 \text{ V} \end{split}$ |                         | -4                 | -      | -                  | mA   |
|                                |                                         | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                                      |                         | -3                 | -      | -                  | mA   |

#### 32-bit ARM Cortex-M0 microcontroller

| Symbol           | Parameter                                  | Conditions                                                                                         |      | Min                | Typ <u>[1]</u> | Max             | Unit |
|------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------|------|--------------------|----------------|-----------------|------|
| I <sub>OL</sub>  | LOW-level output                           | V <sub>OL</sub> = 0.4 V                                                                            |      | 4                  | -              | -               | mA   |
|                  | current                                    | $2.0~V \leq V_{DD} \leq 3.6~V$                                                                     |      |                    |                |                 |      |
|                  |                                            | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.0 V                                                   |      | 3                  | -              | -               | mA   |
| I <sub>OHS</sub> | HIGH-level short-circuit<br>output current | V <sub>OH</sub> = 0 V                                                                              | [11] | -                  | -              | -45             | mA   |
| I <sub>OLS</sub> | LOW-level short-circuit<br>output current  | $V_{OL} = V_{DD}$                                                                                  | [11] | -                  | -              | 50              | mA   |
| I <sub>pd</sub>  | pull-down current                          | V <sub>1</sub> = 5 V                                                                               |      | 10                 | 50             | 150             | μA   |
| I <sub>pu</sub>  | pull-up current                            | $V_1 = 0 V;$                                                                                       |      | -15                | -50            | -85             | μA   |
|                  |                                            | $2.0~V \leq V_{DD} \leq 3.6~V$                                                                     |      |                    |                |                 |      |
|                  |                                            | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                           |      | -10                | -50            | -85             | μA   |
|                  |                                            | $V_{DD} < V_I < 5 V$                                                                               |      | 0                  | 0              | 0               | μA   |
| High-driv        | ve output pin (PIO0_7)                     |                                                                                                    | -+   |                    | 4              |                 | -    |
| IIL              | LOW-level input current                    | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled                                            |      | -                  | 0.5            | 10              | nA   |
| IIH              | HIGH-level input<br>current                | $V_{I} = V_{DD}$ ; on-chip pull-down resistor disabled                                             |      | -                  | 0.5            | 10              | nA   |
| I <sub>OZ</sub>  | OFF-state output<br>current                | $V_O = 0 V$ ; $V_O = V_{DD}$ ; on-chip<br>pull-up/down resistors disabled                          |      | -                  | 0.5            | 10              | nA   |
| VI               | input voltage                              | pin configured to provide a digital function                                                       |      | 0                  | -              | 5.0             | V    |
|                  |                                            | $V_{DD} = 0 V$                                                                                     |      | 0                  | -              | 3.6             | V    |
| Vo               | output voltage                             | output active                                                                                      |      | 0                  | -              | V <sub>DD</sub> | V    |
| V <sub>IH</sub>  | HIGH-level input voltage                   |                                                                                                    |      | 0.7V <sub>DD</sub> | -              | -               | V    |
| V <sub>IL</sub>  | LOW-level input voltage                    |                                                                                                    |      | -                  | -              | $0.3V_{DD}$     | V    |
| V <sub>hys</sub> | hysteresis voltage                         |                                                                                                    |      | 0.4                | -              | -               | V    |
| V <sub>OH</sub>  | HIGH-level output                          | $2.5 \text{ V} \leq V_{DD} \leq 3.6 \text{ V}; \text{ I}_{OH} = -20 \text{ mA}$                    |      | $V_{DD}-0.4$       | -              | -               | V    |
|                  | voltage                                    | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.5 V; $\text{I}_{\text{OH}}$ = -12 mA                  |      | $V_{DD}-0.4$       | -              | -               | V    |
| V <sub>OL</sub>  | LOW-level output                           | $2.0 \text{ V} \leq \text{V}_{\text{DD}} \leq 3.6 \text{ V}; \text{ I}_{\text{OL}} = 4 \text{ mA}$ |      | -                  | -              | 0.4             | V    |
|                  | voltage                                    | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.0 V; $\text{I}_{\text{OL}}$ = 3 mA                    |      | -                  | -              | 0.4             | V    |
| I <sub>OH</sub>  | HIGH-level output<br>current               | $V_{OH} = V_{DD} - 0.4 \text{ V};$<br>2.5 V $\leq V_{DD} \leq 3.6 \text{ V}$                       |      | 20                 | -              | -               | mA   |
|                  |                                            | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.5 V                                                   |      | 12                 | -              | -               | mA   |
| I <sub>OL</sub>  | LOW-level output current                   | $V_{OL} = 0.4 V$<br>2.0 V $\leq V_{DD} \leq 3.6 V$                                                 |      | 4                  | -              | -               | mA   |
|                  |                                            | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                           |      | 3                  | -              | -               | mA   |
| I <sub>OLS</sub> | LOW-level short-circuit output current     | $V_{OL} = V_{DD}$                                                                                  | [11] | -                  | -              | 50              | mA   |
| I <sub>pd</sub>  | pull-down current                          | V <sub>1</sub> = 5 V                                                                               |      | 10                 | 50             | 150             | μA   |

#### Table 5. Static characteristics ...continued

 $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$ , unless otherwise specified.

#### 32-bit ARM Cortex-M0 microcontroller

| Symbol              | Parameter                           | Conditions |        | Min | Тур | Max             | Unit |
|---------------------|-------------------------------------|------------|--------|-----|-----|-----------------|------|
| V <sub>IA</sub>     | analog input voltage                |            |        | 0   | -   | V <sub>DD</sub> | V    |
| C <sub>ia</sub>     | analog input capacitance            |            |        | -   | -   | 1               | pF   |
| E <sub>D</sub>      | differential linearity error        |            | [1][2] | -   | -   | ±1              | LSB  |
| E <sub>L(adj)</sub> | integral non-linearity              |            | [3]    | -   | -   | ±1.5            | LSB  |
| Eo                  | offset error                        |            | [4]    | -   | -   | ±3.5            | LSB  |
| E <sub>G</sub>      | gain error                          |            | [5]    | -   | -   | 0.6             | %    |
| E <sub>T</sub>      | absolute error                      |            | [6]    | -   | -   | ±4              | LSB  |
| R <sub>vsi</sub>    | voltage source interface resistance |            |        | -   | -   | 40              | kΩ   |
| R <sub>i</sub>      | input resistance                    |            | [7][8] | -   | -   | 2.5             | MΩ   |

#### Table 6. ADC static characteristics

 $T_{amb} = -40$  °C to +85 °C unless otherwise specified; ADC frequency 4.5 MHz,  $V_{DD} = 2.5$  V to 3.6 V.

[1] The ADC is monotonic, there are no missing codes.

[2] The differential linearity error (E<sub>D</sub>) is the difference between the actual step width and the ideal step width. See Figure 8.

[3] The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See <u>Figure 8</u>.

[4] The offset error (E<sub>O</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See Figure 8.

[5] The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See <u>Figure 8</u>.

[6] The absolute error ( $E_T$ ) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See Figure 8.

[7]  $T_{amb} = 25 \text{ °C}$ ; maximum sampling frequency  $f_s = 400 \text{ kSamples/s}$  and analog input capacitance  $C_{ia} = 1 \text{ pF}$ .

[8] Input resistance  $R_i$  depends on the sampling frequency fs:  $R_i = 1 / (f_s \times C_{ia})$ .

#### 32-bit ARM Cortex-M0 microcontroller





#### 32-bit ARM Cortex-M0 microcontroller



#### **10.3 Internal oscillators**

#### Table 12. Dynamic characteristics: IRC

 $T_{amb} = -40 \ ^{\circ}C \ to +85 \ ^{\circ}C; 2.7 \ V \le V_{DD} \ \le 3.6 \ V^{[1]}.$ 

| Symbol               | Parameter                           | Conditions | Min   | Typ[2] | Max   | Unit |
|----------------------|-------------------------------------|------------|-------|--------|-------|------|
| f <sub>osc(RC)</sub> | internal RC oscillator<br>frequency | -          | 11.88 | 12     | 12.12 | MHz  |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.



LPC11E3X

47 of 71

#### 32-bit ARM Cortex-M0 microcontroller

| Symbol                | Parameter                        | Conditions                                                  |        | Min | Typ <u>[1]</u> | Max | Unit |
|-----------------------|----------------------------------|-------------------------------------------------------------|--------|-----|----------------|-----|------|
| f <sub>osc(int)</sub> | internal oscillator<br>frequency | DIVSEL = 0x1F, FREQSEL = 0x1<br>in the WDTOSCCTRL register; | [2][3] | -   | 9.4            | -   | kHz  |
|                       |                                  | DIVSEL = 0x00, FREQSEL = 0xF<br>in the WDTOSCCTRL register  | [2][3] | -   | 2300           | -   | kHz  |

Table 13. Dynamic characteristics: Watchdog oscillator

[1] Typical ratings are not guaranteed. The values listed are at nominal supply voltages.

[2] The typical frequency spread over processing and temperature (T<sub>amb</sub> =  $-40 \degree C$  to +85  $\degree C$ ) is ±40 %.

[3] See the LPC11Exx user manual.

#### 10.4 I/O pins

#### Table 14. Dynamic characteristics: I/O pins<sup>[1]</sup>

 $T_{amb} = -40$  °C to +85 °C; 3.0 V  $\leq V_{DD} \leq 3.6$  V.

| Symbol         | Parameter | Conditions               | Min | Тур | Max | Unit |
|----------------|-----------|--------------------------|-----|-----|-----|------|
| t <sub>r</sub> | rise time | pin configured as output | 3.0 | -   | 5.0 | ns   |
| t <sub>f</sub> | fall time | pin configured as output | 2.5 | -   | 5.0 | ns   |

[1] Applies to standard port pins and RESET pin.

#### 10.5 I<sup>2</sup>C-bus

Table 15. Dynamic characteristic: I<sup>2</sup>C-bus pins<sup>[1]</sup>

 $T_{amb} = -40 \ ^{\circ}C \ to \ +85 \ ^{\circ}C.$ 

| Symbol                   | Parameter          |              | Conditions                  | Min                   | Max | Unit |
|--------------------------|--------------------|--------------|-----------------------------|-----------------------|-----|------|
| f <sub>SCL</sub>         | SCL clock          |              | Standard-mode               | 0                     | 100 | kHz  |
|                          | frequency          |              | Fast-mode                   | 0                     | 400 | kHz  |
|                          |                    |              | Fast-mode Plus              | 0                     | 1   | MHz  |
| t <sub>f</sub> fall time | fall time          | [3][4][5][6] | of both SDA and SCL signals | -                     | 300 | ns   |
|                          |                    |              | Standard-mode               |                       |     |      |
|                          |                    |              | Fast-mode                   | $20 + 0.1 \times C_b$ | 300 | ns   |
|                          |                    |              | Fast-mode Plus              | -                     | 120 | ns   |
| t <sub>LOW</sub>         | LOW period of the  |              | Standard-mode               | 4.7                   | -   | μS   |
|                          | SCL clock          |              | Fast-mode                   | 1.3                   | -   | μS   |
|                          |                    |              | Fast-mode Plus              | 0.5                   | -   | μS   |
| t <sub>HIGH</sub>        | HIGH period of the |              | Standard-mode               | 4.0                   | -   | μS   |
|                          | SCL clock          |              | Fast-mode                   | 0.6                   | -   | μS   |
|                          |                    |              | Fast-mode Plus              | 0.26                  | -   | μS   |
| t <sub>HD;DAT</sub>      | data hold time     | [3][7][8]    | Standard-mode               | 0                     | -   | μS   |
|                          |                    |              | Fast-mode                   | 0                     | -   | μS   |
|                          |                    |              | Fast-mode Plus              | 0                     | -   | μS   |
| t <sub>SU;DAT</sub>      | data set-up time   | [9][10]      | Standard-mode               | 250                   | -   | ns   |
|                          |                    |              | Fast-mode                   | 100                   | -   | ns   |
|                          |                    |              | Fast-mode Plus              | 50                    | -   | ns   |

[1] See the I<sup>2</sup>C-bus specification *UM10204* for details.

All information provided in this document is subject to legal disclaimers.

#### NXP Semiconductors

### LPC11E3x

#### 32-bit ARM Cortex-M0 microcontroller

- Parameters are valid over operating temperature range unless otherwise specified. [2]
- A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the VIH(min) of the SCL signal) to [3] bridge the undefined region of the falling edge of SCL.
- $C_{\rm b}$  = total capacitance of one bus line in pF. [4]
- The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at [5] 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>.
- In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should [6] allow for this when considering bus timing.
- tHD;DAT is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge. [7]
- The maximum t<sub>HD:DAT</sub> could be 3.45 µs and 0.9 µs for Standard-mode and Fast-mode but must be less than the maximum of t<sub>VD:DAT</sub> or [8] t<sub>VD;ACK</sub> by a transition time (see UM10204). This maximum must only be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
- tSU;DAT is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the [9] acknowledge.
- [10] A Fast-mode I<sup>2</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system but the requirement  $t_{SU;DAT} = 250$  ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r(max)} + t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard-mode I<sup>2</sup>C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time.



#### 32-bit ARM Cortex-M0 microcontroller



#### 11.4 Reset pad configuration

#### 11.5 ADC effective input impedance

A simplified diagram of the ADC input channels can be used to determine the effective input impedance seen from an external voltage source. See <u>Figure 30</u>.



The effective input impedance,  $R_{in}$ , seen by the external voltage source,  $V_{EXT}$ , is the parallel impedance of ((1/f<sub>s</sub> x C<sub>ia</sub>) + R<sub>mux</sub> + R<sub>sw</sub>) and (1/f<sub>s</sub> x C<sub>io</sub>), and can be calculated using Equation 1 with

fs = sampling frequency

Cia = ADC analog input capacitance

R<sub>mux</sub> = analog mux resistance

R<sub>sw</sub> = switch resistance

Cio = pin capacitance

$$R_{in} = \left(\frac{1}{f_s \times C_{ia}} + R_{mux} + R_{sw}\right) \| \left(\frac{1}{f_s \times C_{io}}\right)$$
(1)

© NXP Semiconductors N.V. 2014. All rights reserved.

Under nominal operating condition  $V_{DD} = 3.3$  V and with the maximum sampling frequency fs = 400 kHz, the parameters assume the following values:

$$\begin{split} &C_{ia} = 1 \text{ pF (max)} \\ &R_{mux} = 2 \text{ k}\Omega \text{ (max)} \\ &R_{sw} = 1.3 \text{ k}\Omega \text{ (max)} \\ &C_{io} = 7.1 \text{ pF (max)} \end{split}$$

The effective input impedance with these parameters is  $R_{in} = 308 \text{ k}\Omega$ .

#### 11.6 ADC usage notes

The following guidelines show how to increase the performance of the ADC in a noisy environment beyond the ADC specifications listed in <u>Table 6</u>:

- The ADC input trace must be short and as close as possible to the LPC11E3x chip.
- Shield The ADC input traces from fast switching digital signals and noisy power supply lines.
- The ADC and the digital core share the same power supply. Therefore, filter the power supply line adequately.
- To improve the ADC performance in a noisy environment, put the device in Sleep mode during the ADC conversion.

#### 11.7 I/O Handler software library applications

The following sections provide application examples for the I/O Handler software library. All library examples make use of the I/O Handler hardware to extend the functionality of the part through software library calls. The library is available on http://www.LPCware.com.

#### 11.7.1 I/O Handler I<sup>2</sup>S

The I/O Handler software library provides functions to emulate an I<sup>2</sup>S master transmit interface using the I/O Handler hardware block.

The emulated I<sup>2</sup>S interface loops over a 1 kB buffer, transmitting the datawords according to the I<sup>2</sup>S protocol. Interrupts are generated every time when the first 512 bytes have been transmitted and when the last 512 bytes have been transmitted. This allows the ARM core to load the free portion of the buffer with new data, thereby enabling streaming audio.

Two channels with 16-bit per channel are supported. The code size of the software library is 1 kB and code must be executed from the SRAM1 memory area reserved for the I/O Handler code.

#### 11.7.2 I/O Handler UART

The I/O Handler UART library emulates one additional full-duplex UART. The emulated UART can be configured for 7 or 8 data bits, no parity and 1 or 2 stop bits. The baud rate is configurable up to 115200 baud. The RXD signal is available on three I/O Handler pins (IOH\_6, IOH\_16, IOH\_20), while TXD and CTS are available on all 21 I/O Handler pins.

The code size of the software library is about 1.2 kB and code must be executed from the SRAM1 memory area reserved for the I/O Handler code.

#### 32-bit ARM Cortex-M0 microcontroller

#### 12. Package outline



HVQFN33: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 x 7 x 0.85 mm

Fig 31. Package outline HVQFN33 (7 x 7 x 0.85 mm)

All information provided in this document is subject to legal disclaimers.

LPC11E3X

59 of 71

#### 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 15.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP Semiconductors N.V. 2014. All rights reserved.