# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 72MHz                                                                 |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB          |
| Peripherals                | DMA, I <sup>2</sup> S, POR, PWM, WDT                                  |
| Number of I/O              | 86                                                                    |
| Program Memory Size        | 512KB (512K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 80K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                             |
| Data Converters            | A/D 39x12b; D/A 2x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 100-LQFP                                                              |
| Supplier Device Package    | 100-LQFP (14x14)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f303vet6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3.4 Embedded SRAM

STM32F303xD/E devices feature 80 Kbytes of embedded SRAM with hardware parity check. The memory can be accessed in read/write at CPU clock speed with 0 wait states, allowing the CPU to achieve 90 Dhrystone MIPS at 72 MHz (when running code from the CCM (Core Coupled Memory) RAM).

- 16 Kbytes of CCM SRAM mapped on both instruction and data bus, used to execute critical routines or to access data (parity check on all of CCM SRAM).
- 64 Kbytes of SRAM mapped on the data bus (parity check on first 32 Kbytes of SRAM).

# 3.5 Boot modes

At startup, Boot0 pin and Boot1 option bit are used to select one of three boot options:

- Boot from user Flash
- Boot from system memory
- Boot from embedded SRAM

The boot loader is located in the system memory. It is used to reprogram the Flash memory by using USART1 (PA9/PA10), USART2 (PA2/PA3) or USB (PA11/PA12) through DFU (device firmware upgrade).

# 3.6 Cyclic redundancy check (CRC)

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at linktime and stored at a given memory location.







# **3.27** Touch sensing controller (TSC)

The STM32F303xD/E devices provide a simple solution for adding capacitive sensing functionality to any application. These devices offer up to 24 capacitive sensing channels distributed over 8 analog I/O groups.

Capacitive sensing technology is able to detect the presence of a finger near a sensor which is protected from direct touch by a dielectric (glass, plastic, etc.). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. It consists of charging the sensor capacitance and then transferring a part of the accumulated charges into a sampling capacitor until the voltage across this capacitor has reached a specific threshold. To limit the CPU bandwidth usage this acquisition is directly managed by the hardware touch sensing controller and only requires few external components to operate.

The touch sensing controller is fully supported by the STMTouch touch sensing firmware library which is free to use and allows touch sensing functionality to be implemented reliably in the end application.

| Group | Capacitive sensing<br>signal name | Pin<br>name | - Group | Capacitive sensing<br>signal name | Pin<br>name |
|-------|-----------------------------------|-------------|---------|-----------------------------------|-------------|
|       | TSC_G1_IO1                        | PA0         |         | TSC_G5_IO1                        | PB3         |
| 1     | TSC_G1_IO2                        | PA1         | 5       | TSC_G5_IO2                        | PB4         |
| 1     | TSC_G1_IO3                        | PA2         | 5       | TSC_G5_IO3                        | PB6         |
|       | TSC_G1_IO4                        | PA3         |         | TSC_G5_IO4                        | PB7         |
|       | TSC_G2_IO1                        | PA4         | -       | TSC_G6_IO1                        | PB11        |
| 2     | TSC_G2_IO2                        | PA5         | 6       | TSC_G6_IO2                        | PB12        |
| 2     | TSC_G2_IO3                        | PA6         | 0       | TSC_G6_IO3                        | PB13        |
|       | TSC_G2_IO4                        | PA7         |         | TSC_G6_IO4                        | PB14        |

Table 10. Capacitive sensing GPIOs available on STM32F303xD/E devices



|        | Pi      | n num    | ber      |         |                                       |          |               |       |                                                                                                                                       |                      |
|--------|---------|----------|----------|---------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| LQFP64 | LQFP100 | UFBGA100 | WLCSP100 | LQFP144 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                                                   | Additional functions |
| -      | -       | -        | -        | 129     | PG14                                  | I/O      | FT            | (1)   | EVENTOUT, FMC_A25                                                                                                                     | -                    |
| -      | -       | -        | -        | 130     | VSS                                   | S        | -             | (1)   | -                                                                                                                                     | -                    |
| -      | -       | -        | -        | 131     | VDD                                   | S        | -             | (1)   | -                                                                                                                                     | -                    |
| -      | -       | -        | -        | 132     | PG15                                  | I/O      | FT            | (1)   | EVENTOUT                                                                                                                              | -                    |
| 55     | 89      | A8       | A5       | 133     | PB3                                   | I/O      | FT            | -     | JTDO-TRACESWO,<br>TIM2_CH2, TIM4_ETR,<br>TSC_G5_IO1,<br>TIM8_CH1N, SPI1_SCK,<br>SPI3_SCK/I2S3_CK,<br>USART2_TX, TIM3_ETR,<br>EVENTOUT | -                    |
| 56     | 90      | A7       | В5       | 134     | PB4                                   | I/O      | FT            | -     | JTRST, TIM16_CH1,<br>TIM3_CH1, TSC_G5_IO2,<br>TIM8_CH2N, SPI1_MISO,<br>SPI3_MISO/I2S3ext_SD,<br>USART2_RX,<br>TIM17_BKIN, EVENTOUT    | -                    |
| 57     | 91      | C5       | A6       | 135     | PB5                                   | I/O      | FTf           | -     | TIM16_BKIN, TIM3_CH2,<br>TIM8_CH3N,<br>I2C1_SMBAI, SPI1_MOSI,<br>SPI3_MOSI/I2S3_SD,<br>USART2_CK, I2C3_SDA,<br>TIM17_CH1, EVENTOUT    | -                    |
| 58     | 92      | В5       | B6       | 136     | PB6                                   | I/O      | FTf           | -     | TIM16_CH1N, TIM4_CH1,<br>TSC_G5_IO3, I2C1_SCL,<br>TIM8_CH1, TIM8_ETR,<br>USART1_TX,<br>TIM8_BKIN2, EVENTOUT                           | -                    |
| 59     | 93      | B4       | C5       | 137     | РВ7                                   | I/O      | FTf           | -     | TIM17_CH1N, TIM4_CH2,<br>TSC_G5_IO4, I2C1_SDA,<br>TIM8_BKIN, USART1_RX,<br>TIM3_CH4, FMC_NADV,<br>EVENTOUT                            | -                    |
| 60     | 94      | A4       | A7       | 138     | BOOT0                                 | 1        | -             | -     | -                                                                                                                                     | -                    |



STM32F303xD STM32F303xE

Pinout and pin description

| 53/173 |
|--------|
| ω      |

|       |      | AF0           | AF1                         | AF2                                         | AF3                                     | AF4                         | AF5                                                                     | AF6                                                | AF7                                    | AF8                            | AF9               | AF10              | AF11   | AF12          | AF13 | AF14 | AF1         |
|-------|------|---------------|-----------------------------|---------------------------------------------|-----------------------------------------|-----------------------------|-------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------|--------------------------------|-------------------|-------------------|--------|---------------|------|------|-------------|
| I     | Port | SYS_AF        | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | I2C3/TIM<br>8/20/15/G<br>PCOMP7<br>/TSC | I2C1/2/TI<br>M1/8/16/<br>17 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>TIM8/Infra<br>red | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/2<br>/3/CAN/GP<br>COMP3/5/<br>6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | FSMC<br>/TIM1 | -    | -    | EVEN        |
|       | PA0  | -             | TIM2_<br>CH1/TIM<br>2_ETR   | -                                           | TSC_G1<br>_IO1                          | -                           | -                                                                       | -                                                  | USART2_<br>CTS                         | COMP1_<br>OUT                  | TIM8_<br>BKIN     | TIM8_<br>ETR      | -      | -             | -    | -    | EVEN<br>OUT |
|       | PA1  | RTC_<br>REFIN | TIM2_<br>CH2                | -                                           | TSC_G1<br>_IO2                          | -                           | -                                                                       | -                                                  | USART2_<br>RTS                         | -                              | TIM15_<br>CH1N    | -                 | -      | -             | -    | -    | EVEN<br>OUT |
|       | PA2  | -             | TIM2_<br>CH3                | -                                           | TSC_G1<br>_IO3                          | -                           | -                                                                       | -                                                  | USART2_<br>TX                          | COMP2_<br>OUT                  | TIM15_<br>CH1     | -                 | -      | -             | -    | -    | EVEN<br>OU  |
|       | PA3  | -             | TIM2_<br>CH4                | -                                           | TSC_G1<br>_IO4                          | -                           | -                                                                       | -                                                  | USART2_<br>RX                          | -                              | TIM15_<br>CH2     | -                 | -      | -             | -    | -    | EVEN<br>OUT |
| ort A | PA4  | -             |                             | TIM3_<br>CH2                                | TSC_G2<br>_IO1                          | -                           | SPI1_NSS                                                                | SPI3_NSS<br>/I2S3_WS                               | USART2_<br>CK                          | -                              | -                 | -                 | -      | -             | -    | -    | EVEN<br>OUT |
| ₫.    | PA5  | -             | TIM2_<br>CH1/TIM<br>2_ETR   | -                                           | TSC_G2<br>_IO2                          | -                           | SPI1_SCK                                                                | -                                                  | -                                      | -                              | -                 | -                 | -      | -             | -    | -    | EVEN<br>OUT |
|       | PA6  | -             | TIM16_<br>CH1               | TIM3_<br>CH1                                | TSC_G2<br>_IO3                          | TIM8_BKI<br>N               | SPI1_<br>MISO                                                           | TIM1_<br>BKIN                                      | -                                      | COMP1_<br>OUT                  | -                 | -                 | -      | -             | -    | -    | EVEN<br>OU  |
|       | PA7  | -             | TIM17_<br>CH1               | TIM3_<br>CH2                                | TSC_G2<br>_IO4                          | TIM8_CH<br>1N               | SPI1_<br>MOSI                                                           | TIM1_<br>CH1N                                      | -                                      | -                              | -                 | -                 | -      | -             | -    | -    | EVEI<br>OU  |
|       | PA8  | МСО           | -                           | -                                           | I2C3_<br>SCL                            | I2C2_<br>SMBAL              | I2S2_<br>MCK                                                            | TIM1_<br>CH1                                       | USART1_<br>CK                          | COMP3_<br>OUT                  | -                 | TIM4_<br>ETR      | -      | -             | -    | -    | EVE<br>OU   |
|       | PA9  | -             | -                           | I2C3_<br>SMBAL                              | TSC_G4<br>IO1                           | I2C2_SCL                    | I2S3_<br>MCK                                                            | TIM1_<br>CH2                                       | USART1_<br>TX                          | COMP5_<br>OUT                  | TIM15_<br>BKIN    | TIM2_<br>CH3      | -      | -             | -    | -    | EVE<br>OU   |



Figure 14. Typical V<sub>BAT</sub> current consumption (LSE and RTC ON/LSEDRV[1:0] 00')

#### **Typical current consumption**

The MCU is placed under the following conditions:

- V<sub>DD</sub> = V<sub>DDA</sub> = 3.3 V
- All I/O pins available on each package are in analog input configuration
- The Flash access time is adjusted to f<sub>HCLK</sub> frequency (0 wait states from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states from 48 MHz to 72 MHz), and Flash prefetch is ON
- When the peripherals are enabled,  $f_{APB1} = f_{AHB/2}$ ,  $f_{APB2} = f_{AHB}$
- PLL is used for frequencies greater than 8 MHz
- AHB prescaler of 2, 4, 8,16 and 64 is used for the frequencies 4 MHz, 2 MHz, 1 MHz, 500 kHz and 125 kHz respectively.



| Derinkerel                 | Typical consumption <sup>(1)</sup> | 11-14    |
|----------------------------|------------------------------------|----------|
| Peripheral                 | I <sub>DD</sub>                    | Unit     |
| APB1-Bridge <sup>(3)</sup> | 6.7                                |          |
| TIM2                       | 39.2                               |          |
| TIM3                       | 30.8                               |          |
| TIM4                       | 31.3                               |          |
| TIM6                       | 4.3                                |          |
| TIM7                       | 4.3                                |          |
| WWDG                       | 1.3                                |          |
| SPI2                       | 33.6                               |          |
| SPI3                       | 33.9                               |          |
| USART2                     | 39.3                               |          |
| USART3                     | 39.3                               | μανινιμε |
| UART4                      | 29.8                               |          |
| UART5                      | 27.0                               |          |
| I2C1                       | 6.7                                |          |
| I2C2                       | 6.4                                |          |
| USB                        | 14.7                               |          |
| CAN                        | 25.6                               |          |
| PWR                        | 3.7                                |          |
| DAC                        | 22.1                               |          |
| I2C3                       | 6.8                                |          |

| Table 33. | Peripheral   | current consumpt | tion (continue | d) |
|-----------|--------------|------------------|----------------|----|
|           | i cripiiciai | current consump  | tion (continue | u, |

1. The power consumption of the analog part (I<sub>DDA</sub>) of peripherals such as ADC, DAC, Comparators, OpAmp is not included. Refer to the tables of characteristics in the subsequent sections.

2. BusMatrix is automatically active when at least one master is ON (CPU, DMA1 or DMA2).

3. The APBx bridge is automatically active when at least one peripheral is ON on the same bus.



| Symbol                    | Parameter                         | Min     | Мах | Unit |
|---------------------------|-----------------------------------|---------|-----|------|
| t <sub>v(BL_NE)</sub>     | FMC_NEx low to FMC_BL valid       | -       | 2   |      |
| t <sub>su(Data_NE)</sub>  | Data to FMC_NEx high setup time   | THCLK   | -   |      |
| t <sub>su(Data_NOE)</sub> | Data to FMC_NOE high setup time   | THCLK+1 | -   | ns   |
| t <sub>h(Data_NE)</sub>   | Data hold time after FMC_NEx high | 0       | -   |      |
| t <sub>h(Data_NOE)</sub>  | Data hold time after FMC_NOE high | 0       | -   |      |

 Table 50. Asynchronous multiplexed PSRAM/NOR read timings<sup>(1)</sup> (continued)

1. Based on characterization, not tested in production.









Figure 31. PC Card/CompactFlash controller waveforms for attribute memory write access

1. Only data bits 0...7 are driven (bits 8...15 remains Hi-Z).

# Table 58. Switching characteristics for PC Card/CF read and write cycles in I/O space<sup>(1)</sup>

| Symbol                       | Parameter                                  | Min        | Мах      | Unit |
|------------------------------|--------------------------------------------|------------|----------|------|
| t <sub>w(NIOWR)</sub>        | FMC_NIOWR low width                        | 8THCLK-0.5 | -        |      |
| t <sub>v(NIOWR-D)</sub>      | FMC_NIOWR low to FMC_D[15:0] valid         | -          | 5.5      |      |
| t <sub>h(NIOWR-D)</sub>      | FMC_NIOWR high to FMC_D[15:0] invalid      | 4THCLK-0.5 | -        |      |
| t <sub>d(NCE4_1-NIOWR)</sub> | FMC_NCE4_1 low to FMC_NIOWR valid          | -          | 5THCLK+1 |      |
| t <sub>h(NCEx-NIOWR)</sub>   | FMC_NCEx high to FMC_NIOWR invalid         | 4THCLK+0.5 | -        |      |
| t <sub>d(NIORD-NCEx)</sub>   | FMC_NCEx low to FMC_NIORD valid            | -          | 5THCLK   | ns   |
| t <sub>h(NCEx-NIORD)</sub>   | FMC_NCEx high to FMC_NIORD) valid          | 6THCLK+2   | -        |      |
| t <sub>w(NIORD)</sub>        | FMC_NIORD low width                        | 8THCLK-1   | 8THCLK+1 |      |
| t <sub>su(D-NIORD)</sub>     | FMC_D[15:0] valid before FMC_NIORD<br>high | THCLK+2    | -        |      |
| t <sub>d(NIORD-D)</sub>      | FMC_D[15:0] valid after FMC_NIORD<br>high  | 0          | -        |      |

1. Based on characterization, not tested in production.





Figure 32. PC Card/CompactFlash controller waveforms for I/O space read access









Figure 37. TC and TTa I/O input characteristics - TTL port

Figure 38. Five volt tolerant (FT and FTf) I/O input characteristics - CMOS port



Figure 39. Five volt tolerant (FT and FTf) I/O input characteristics - TTL port





#### Input/output AC characteristics

The definition and values of input/output AC characteristics are given in *Figure 40* and *Table 68*, respectively.

Unless otherwise specified, the parameters given are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 19*.

| OSPEEDRy [1:0]<br>value <sup>(1)</sup>                                  | Symbol                  | Parameter                                                       | Conditions                                                                      | Min               | Max                | Unit      |  |
|-------------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------|--------------------|-----------|--|
|                                                                         | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup>                                | $C_{L}$ = 50 pF, $V_{DD}$ = 2 V to 3.6 V                                        | -                 | 2 <sup>(3)</sup>   | MHz       |  |
| хO                                                                      | t <sub>f(IO)out</sub>   | Output high to low level fall time                              | C = 50  pE V = 2  V to  3  6 V                                                  | -                 | 125 <sup>(3)</sup> |           |  |
| OSPEEDRy [1:0]<br>x0<br>01<br>11<br>FM+<br>configuration <sup>(4)</sup> | t <sub>r(IO)out</sub>   | Output low to high level rise time                              | -ομ - σο μι, ν <sub>DD</sub> - 2 ν το σ.ο ν                                     | -                 | 125 <sup>(3)</sup> | 115       |  |
|                                                                         | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup>                                | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V                          | -                 | 10 <sup>(3)</sup>  | MHz       |  |
| 01                                                                      | t <sub>f(IO)out</sub>   | Output high to low level fall time                              |                                                                                 | -                 | 25 <sup>(3)</sup>  | 20        |  |
|                                                                         | t <sub>r(IO)out</sub>   | Output low to high level rise time                              | $V_{\rm L} = 50 \ \text{pr}, \ V_{\rm DD} = 2 \ \text{v} \ 10 \ 3.0 \ \text{v}$ | -                 | 25 <sup>(3)</sup>  | ns        |  |
|                                                                         | f <sub>max(IO)out</sub> |                                                                 | $C_{L}$ = 30 pF, $V_{DD}$ = 2.7 V to 3.6 V                                      | -                 | 50 <sup>(3)</sup>  |           |  |
|                                                                         |                         | Maximum frequency <sup>(2)</sup>                                | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2.7 V to 3.6 V                        | -                 | 30 <sup>(3)</sup>  | MHz<br>ns |  |
|                                                                         |                         |                                                                 | $C_{L}$ = 50 pF, $V_{DD}$ = 2 V to 2.7 V                                        | -                 | 20 <sup>(3)</sup>  |           |  |
|                                                                         |                         |                                                                 | C <sub>L</sub> = 30 pF, V <sub>DD</sub> = 2.7 V to 3.6 V                        | -                 | 5 <sup>(3)</sup>   |           |  |
| 11                                                                      | t <sub>f(IO)out</sub>   | Output high to low level fall time                              | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2.7 V to 3.6 V                        | -                 | 8 <sup>(3)</sup>   |           |  |
|                                                                         |                         |                                                                 | $C_{L}$ = 50 pF, $V_{DD}$ = 2 V to 2.7 V                                        | -                 | 12 <sup>(3)</sup>  |           |  |
|                                                                         |                         |                                                                 | C <sub>L</sub> = 30 pF, V <sub>DD</sub> = 2.7 V to 3.6 V                        | -                 | 5 <sup>(3)</sup>   |           |  |
|                                                                         | t <sub>r(IO)out</sub>   | Output low to high level                                        | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2.7 V to 3.6 V                        | -                 | 8 <sup>(3)</sup>   | 1         |  |
| 11<br>FM+<br>configuration <sup>(4)</sup>                               |                         |                                                                 | $C_{L}$ = 50 pF, $V_{DD}$ = 2 V to 2.7 V                                        | -                 | 12 <sup>(3)</sup>  |           |  |
|                                                                         | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup>                                |                                                                                 | -                 | 2 <sup>(4)</sup>   | MHz       |  |
| FM+<br>configuration <sup>(4)</sup>                                     | t <sub>f(IO)out</sub>   | Output high to low level fall time                              | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 to 3.6 V                            | -                 | 12 <sup>(4)</sup>  | 20        |  |
|                                                                         | t <sub>r(IO)out</sub>   | Output low to high level rise time                              |                                                                                 | -                 | 34 <sup>(4)</sup>  | 115       |  |
| -                                                                       | t <sub>EXTIpw</sub>     | Pulse width of external signals detected by the EXTI controller | -                                                                               | 10 <sup>(3)</sup> | -                  | ns        |  |

| Table | 68. | I/O | AC | characteristics | (1) |
|-------|-----|-----|----|-----------------|-----|
|-------|-----|-----|----|-----------------|-----|

1. The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the RM0316 reference manual for a description of GPIO Port configuration register.

2. The maximum frequency is defined in *Figure 40*.

3. Guaranteed by design, not tested in production.

4. The I/O speed configuration is bypassed in FM+ I/O mode. Refer to the reference manual RM0316 for a description of FM+ I/O mode configuration.



| Prescaler divider | PR[2:0] bits | Min timeout (ms) RL[11:0]=<br>0x000 | Max timeout (ms) RL[11:0]=<br>0xFFF |  |  |  |  |  |
|-------------------|--------------|-------------------------------------|-------------------------------------|--|--|--|--|--|
| /4                | 0            | 0.1                                 | 409.6                               |  |  |  |  |  |
| /8                | 1            | 0.2                                 | 819.2                               |  |  |  |  |  |
| /16               | 2            | 0.4                                 | 1638.4                              |  |  |  |  |  |
| /32               | 3            | 0.8                                 | 3276.8                              |  |  |  |  |  |
| /64               | 4            | 1.6                                 | 6553.6                              |  |  |  |  |  |
| /128              | 5            | 3.2                                 | 13107.2                             |  |  |  |  |  |
| /256              | 7            | 6.4                                 | 26214.4                             |  |  |  |  |  |

Table 71. IWDG min/max timeout period at 40 kHz (LSI) <sup>(1)</sup>

1. These timings are given for a 40 kHz clock but the microcontroller internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty.

| Table 72. WWDC | i min-max | timeout value | @72 MHz | (PCLK) <sup>(*</sup> | 1) |
|----------------|-----------|---------------|---------|----------------------|----|
|----------------|-----------|---------------|---------|----------------------|----|

| Prescaler | WDGTB | Min timeout value | Max timeout value |
|-----------|-------|-------------------|-------------------|
| 1         | 0     | 0.05687           | 3.6409            |
| 2         | 1     | 0.1137            | 7.2817            |
| 4         | 2     | 0.2275            | 14.564            |
| 8         | 3     | 0.4551            | 29.127            |

1. Guaranteed by design, not tested in production.

# 6.3.18 Communications interfaces

# I<sup>2</sup>C interface characteristics

The  $I^2C$  interface meets the timings requirements of the  $I^2C$ -bus specification and user manual rev.03 for:

- Standard-mode (Sm): with a bit rate up to 100 kbit/s
- Fast-mode (Fm): with a bit rate up to 400 kbit/s
- Fast-mode Plus (Fm+): with a bit rate up to 1Mbits/s

The I<sup>2</sup>C timings requirements are guaranteed by design when the I<sup>2</sup>C peripheral is properly configured (refer to Reference manual).

The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and VDDIOx is disabled, but is still present. Only FTf I/O pins support Fm+ low level output current maximum requirement. Refer to *Section 6.3.15: I/O port characteristics*.

All I<sup>2</sup>C I/Os embed an analog filter, refer to the *Table 73: I2C analog filter characteristics*.



| Symbol             | Parameter              | Conditions                                  | Min | Тур. | Max | Unit |
|--------------------|------------------------|---------------------------------------------|-----|------|-----|------|
| +                  |                        | Slave mode 2.7 V <v<sub>DD&lt;3.6 V</v<sub> | -   | 15   | 22  |      |
| ۲v(SO)             | Data output valid time | Slave mode 2 V <v<sub>DD&lt;3.6 V</v<sub>   | -   | 15   | 30  |      |
| t <sub>v(MO)</sub> |                        | Master mode                                 | -   | 2    | 4.5 |      |
| t <sub>h(SO)</sub> | Data output hold time  | Slave mode                                  | 9   | -    | -   |      |
| t <sub>h(MO)</sub> |                        | Master mode                                 | 0   | -    | -   |      |

## Table 74. SPI characteristics<sup>(1)</sup> (continued)

1. Data based on characterization results, not tested in production.

 The maximum frequency in Slave transmitter mode is determined by the sum of tv(SO) and tsu(MI) which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having tsu(MI) = 0 while Duty<sub>(SCK)</sub> = 50%.



Figure 42. SPI timing diagram - slave mode and CPHA = 0



| 10.01              |                                                      |                                                                      | , i e e             | , i i i pili paskages |            |     | nava       | /    |
|--------------------|------------------------------------------------------|----------------------------------------------------------------------|---------------------|-----------------------|------------|-----|------------|------|
| Symbol             | Parameter                                            | Conditions                                                           |                     |                       | Min<br>(3) | Тур | Max<br>(3) | Unit |
|                    |                                                      |                                                                      | Single ended        | Fast channel 5.1 Ms   | 66         | 67  | -          |      |
| SND(4)             | Signal-to-                                           |                                                                      | Single ended        | Slow channel 4.8 Ms   | 66         | 67  | -          |      |
| SNR                | noise ratio                                          | e ratio ADC clock freq. $\leq$ 72 MHz<br>Sampling freq $\leq$ 5 Msps | Differential        | Fast channel 5.1 Ms   | 69         | 70  | -          |      |
|                    |                                                      |                                                                      |                     | Slow channel 4.8 Ms   | 69         | 70  | -          | dP   |
|                    | V <sub>DDA</sub> = V <sub>REF+</sub> = 3.3 V<br>25°C | Single ended                                                         | Fast channel 5.1 Ms | -                     | -76        | -76 | uв         |      |
| тuр(4)             | Total                                                | Total 100-pin/144-pin package<br>harmonic<br>distortion              | Single ended        | Slow channel 4.8 Ms   | -          | -76 | -76        |      |
| THD <sup>(4)</sup> | distortion                                           |                                                                      | Differential        | Fast channel 5.1 Ms   | -          | -80 | -80        |      |
|                    |                                                      |                                                                      | Dillerential        | Slow channel 4.8 Ms   | -          | -80 | -80        |      |

#### Table 81. ADC accuracy - limited test conditions, 100-/144-pin packages <sup>(1)(2)</sup> (continued)

1. ADC DC accuracy values are measured after internal calibration.

 ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.15 does not affect the ADC accuracy.

3. Data based on characterization results, not tested in production.

4. Value measured with a -0.5 dB full scale 50 kHz sine wave input signal.

| Symbol              | Parameter    | Cc                                                                                     | onditions       |                     | Min <sup>(4)</sup> | Max <sup>(4)</sup> | Unit |
|---------------------|--------------|----------------------------------------------------------------------------------------|-----------------|---------------------|--------------------|--------------------|------|
|                     |              |                                                                                        | Single          | Fast channel 5.1 Ms | -                  | ±6.5               |      |
|                     | Total        |                                                                                        | Ended           | Slow channel 4.8 Ms | -                  | ±6.5               |      |
| EI unadjus<br>error | error        |                                                                                        | Differential    | Fast channel 5.1 Ms | -                  | ±4                 |      |
|                     |              |                                                                                        | Dillerential    | Slow channel 4.8 Ms | -                  | ±4                 |      |
|                     |              |                                                                                        | Single<br>Ended | Fast channel 5.1 Ms | -                  | ±3                 |      |
| EO Offset err       | Offect error |                                                                                        |                 | Slow channel 4.8 Ms | -                  | ±3                 |      |
|                     | Cliset end   | ADC clock freg < 72 MHz                                                                | Differential    | Fast channel 5.1 Ms | -                  | <u>+2</u>          |      |
|                     |              | Sampling freq. $\leq$ 5 Msps                                                           |                 | Slow channel 4.8 Ms | -                  | <u>+2</u>          |      |
|                     |              | $2.0 \text{ V} \leq \text{V}_{\text{DDA}}, \text{ V}_{\text{REF+}} \leq 3.6 \text{ V}$ | Single<br>Ended | Fast channel 5.1 Ms | -                  | ±6                 | LOD  |
| БО                  | Coin orror   | 100-pin/144-pin package                                                                |                 | Slow channel 4.8 Ms | -                  | ±6                 |      |
| EG                  | Gamenor      |                                                                                        | Differential    | Fast channel 5.1 Ms | -                  | ±3                 |      |
|                     |              | Differential                                                                           | Differential    | Slow channel 4.8 Ms | -                  | ±3                 |      |
|                     |              |                                                                                        | Single          | Fast channel 5.1 Ms | -                  | ±1.5               |      |
|                     | Differential |                                                                                        | Ended           | Slow channel 4.8 Ms | -                  | ±1.5               |      |
|                     | error        |                                                                                        | Differential    | Fast channel 5.1 Ms | -                  | ±1.5               |      |
|                     |              |                                                                                        | Dimerentia      | Slow channel 4.8 Ms | -                  | ±1.5               |      |

# Table 82. ADC accuracy, 100-pin/144-pin packages<sup>(1)(2)(3)</sup>



| Symbol             | Parameter   | C                                                                      | Conditions     |                     |    |     |     | Unit |
|--------------------|-------------|------------------------------------------------------------------------|----------------|---------------------|----|-----|-----|------|
|                    |             |                                                                        | Single ended   | Fast channel 5.1 Ms | 66 | 67  | -   |      |
| SNID(4)            | Signal-to-  |                                                                        |                | Slow channel 4.8 Ms | 66 | 67  | -   |      |
| SINK               | noise ratio | ADC clock freq. $\leq$ 72 MHz<br>Sampling freq $\leq$ 5 Msps           | Differential   | Fast channel 5.1 Ms | 69 | 70  | -   |      |
|                    |             |                                                                        |                | Slow channel 4.8 Ms | 69 | 70  | -   | dB   |
|                    |             | V <sub>DDA</sub> = 3.3 V<br>25°C<br>Total 64-pin package<br>distortion | Single onded   | Fast channel 5.1 Ms | -  | -80 | -80 | uВ   |
| тun <sup>(4)</sup> | Total       |                                                                        | Silligie endeu | Slow channel 4.8 Ms | -  | -78 | -77 |      |
| THD''              | distortion  |                                                                        | Difforential   | Fast channel 5.1 Ms | -  | -83 | -82 |      |
|                    |             |                                                                        | Differential   | Slow channel 4.8 Ms | -  | -81 | -80 |      |

# Table 83. ADC accuracy - limited test conditions, 64-pin packages<sup>(1)(2)</sup> (continued)

1. ADC DC accuracy values are measured after internal calibration.

 ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.15 does not affect the ADC accuracy.

3. Data based on characterization results, not tested in production.

4. Value measured with a -0.5 dB full scale 50 kHz sine wave input signal.

| Symbol   | Parameter    | (                                                    | Conditions          |                     | Min <sup>(4)</sup> | Max<br>(4) | Unit |
|----------|--------------|------------------------------------------------------|---------------------|---------------------|--------------------|------------|------|
|          |              |                                                      | Single ended        | Fast channel 5.1 Ms | -                  | ±6.5       |      |
| ст       | Total        |                                                      | Single ended        | Slow channel 4.8 Ms | -                  | ±6.5       |      |
|          | error        |                                                      | Differential        | Fast channel 5.1 Ms | -                  | ±4         |      |
|          |              |                                                      | Dillerential        | Slow channel 4.8 Ms | -                  | ±4.5       |      |
|          |              |                                                      | Single ended        | Fast channel 5.1 Ms | -                  | ±3         |      |
| EO Offse | Offect error |                                                      | Single ended        | Slow channel 4.8 Ms | -                  | ±3         |      |
|          | Oliset en ol | ADC clock freq. ≤ 72 MHz,<br>Sampling freq. ≤ 5 Msps | Differential        | Fast channel 5.1 Ms | -                  | ±2.5       | ]    |
|          |              |                                                      | Slow channel 4.8 Ms | -                   | ±2.5               |            |      |
|          |              | $2.0 V \le V_{DDA} \le 3.6 V$<br>64-pin package      | Single ended        | Fast channel 5.1 Ms | -                  | ±6         | LOD  |
| ГО       | Coin orror   |                                                      |                     | Slow channel 4.8 Ms | -                  | ±6         |      |
| EG       | Gamenor      |                                                      | Differential        | Fast channel 5.1 Ms | -                  | ±3.5       |      |
|          |              | Differential                                         | Dillerential        | Slow channel 4.8 Ms | -                  | ±4         |      |
|          |              |                                                      | Cingle ended        | Fast channel 5.1 Ms | -                  | ±1.5       |      |
| ED       | Differential |                                                      | Single ended        | Slow channel 4.8 Ms | -                  | ±1.5       |      |
|          | error        |                                                      | Differential        | Fast channel 5.1 Ms | -                  | ±1.5       | 1    |
|          |              |                                                      | Differential        | Slow channel 4.8 Ms | -                  | ±1.5       | 1    |

# Table 84. ADC accuracy, 64-pin packages<sup>(1)(2)(3)</sup>





Figure 51. Typical connection diagram using the ADC

- 1. Refer to Table 79 for the values of RAIN.
- $C_{parasitic}$  represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high  $C_{parasitic}$  value downgrades conversion accuracy. To remedy this,  $f_{ADC}$  should be reduced. 2.

### **General PCB design guidelines**

Power supply decoupling should be performed as shown in Figure 12. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip.

#### 6.3.20 **DAC electrical specifications**

| Symbol                              | Parameter                    | Conditions                                                                                                                                                 | Min | Тур | Мах                     | Unit |
|-------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------------------------|------|
| V <sub>DDA</sub>                    | Analog supply voltage        | -                                                                                                                                                          | 2.4 | -   | 3.6                     | V    |
| R <sub>LOAD</sub> <sup>(1)</sup>    | Resistive load               | DAC output buffer ON                                                                                                                                       | 5   | -   | -                       | kΩ   |
| В                                   | Perinting load               | Dac output buffer ON:<br>connected to V <sub>SSA</sub>                                                                                                     | 5   | -   | -                       | kΩ   |
| RL                                  | Resistive load               | Dac output buffer ON:<br>connected to V <sub>DDA</sub>                                                                                                     | 25  | -   | -                       | kΩ   |
| R <sub>0</sub> <sup>(1)</sup>       | Output impedance             | DAC output buffer OFF                                                                                                                                      | -   | -   | 15                      | kΩ   |
| C <sub>LOAD</sub> <sup>(1)</sup>    | Capacitive load              | DAC output buffer ON                                                                                                                                       | -   | -   | 50                      | pF   |
| V <sub>DAC_OUT</sub> <sup>(1)</sup> | Voltage on DAC_OUT<br>output | Corresponds to 12-bit input<br>code (0x0E0) to (0xF1C) at<br>$V_{DDA} = 3.6 V$<br>and (0x155) and (0xEAB) at<br>$V_{DDA} = 2.4 V DAC$ output<br>buffer ON. | 0.2 | -   | V <sub>DDA</sub> – 0.2  | V    |
|                                     |                              | DAC output buffer OFF                                                                                                                                      | -   | 0.5 | V <sub>DDA</sub> - 1LSB | mV   |



| Symbol               | Parameter                | Conditions             | Min. | Тур. | Max. | Unit |
|----------------------|--------------------------|------------------------|------|------|------|------|
| TV <sub>OFFSET</sub> | Total offset variation   | Full temperature range | -    | -    | 3    | mV   |
| I <sub>DDA</sub>     | COMP current consumption | -                      | -    | 400  | 600  | μA   |

# Table 87. Comparator characteristics<sup>(1)</sup> (continued)

1. Guaranteed by design, not tested in production.



#### **Device marking for LQFP144**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



| Symbol |        | millimeters |        | inches <sup>(1)</sup> |        |        |  |  |
|--------|--------|-------------|--------|-----------------------|--------|--------|--|--|
| Symbol | Min    | Тур         | Мах    | Min                   | Тур    | Max    |  |  |
| D1     | 13.800 | 14.000      | 14.200 | 0.5433                | 0.5512 | 0.5591 |  |  |
| D3     | -      | 12.000      | -      | -                     | 0.4724 | -      |  |  |
| E      | 15.800 | 16.000      | 16.200 | 0.6220                | 0.6299 | 0.6378 |  |  |
| E1     | 13.800 | 14.000      | 14.200 | 0.5433                | 0.5512 | 0.5591 |  |  |
| E3     | -      | 12.000      | -      | -                     | 0.4724 | -      |  |  |
| е      | -      | 0.500       | -      | -                     | 0.0197 | -      |  |  |
| L      | 0.450  | 0.600       | 0.750  | 0.0177                | 0.0236 | 0.0295 |  |  |
| L1     | -      | 1.000       | -      | -                     | 0.0394 | -      |  |  |
| k      | 0.0°   | 3.5°        | 7.0°   | 0.0°                  | 3.5°   | 7.0°   |  |  |
| CCC    | -      | -           | 0.080  | -                     | -      | 0.0031 |  |  |

Table 95. LQPF100 package mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.





1. Drawing is not to scale.

2. Dimensions are expressed in millimeters.





#### **Device marking for LQFP64**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.

