

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

⊡XFI

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 20MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 6                                                                               |
| Program Memory Size        | 4KB (4K x 8)                                                                    |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 512 x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                       |
| Data Converters            | A/D 4x8/10b                                                                     |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 10-LSSOP (0.173", 4.40mm Width)                                                 |
| Supplier Device Package    | 10-LSSOP                                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f10y17dsp-30 |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1.2 List of Part Number



### Figure 1-1. Classification of Part Number

| Pin count | Package                                            | Part Number                    |
|-----------|----------------------------------------------------|--------------------------------|
| 10 pins   | 10-pin plastic LSSOP                               | R5F10Y16ASP#V0, R5F10Y16ASP#X0 |
|           | $(4.4 \times 3.6 \text{ mm}, 0.65 \text{mmpitch})$ | R5F10Y14ASP#V0, R5F10Y14ASP#X0 |
| 16 pins   | 16-pin plastic SSOP                                | R5F10Y47ASP Note               |
|           | $(4.4 \times 5.0 \text{ mm}, 0.65 \text{mmpitch})$ | R5F10Y46ASP Note               |
|           |                                                    | R5F10Y44ASP Note               |

**Note** Under development

Caution The part number represents the number at the time of publication. Be sure to review the latest part number through the target product page in the Renesas Electronics Corp.website.



## 1.4 Pin Identification

| ANI0 to ANI6     | : Analog Input                             |
|------------------|--------------------------------------------|
| INTP0 to INTP3   | : External Interrupt Input                 |
| KR0 to KR5       | : Key Return                               |
| P00 to P07       | : Port 0                                   |
| P40, P41         | : Port 4                                   |
| P121, P122, P125 | : Port 12                                  |
| P137             | : Port 13                                  |
| PCLBUZ0          | : Programmable Clock Output/ Buzzer Output |
| EXCLK            | : External Clock Input                     |
| X1, X2           | : Crystal Oscillator                       |
| IVCMP0           | : Comparator Input                         |
| VCOUT0           | : Comparator Output                        |
| IVREF0           | : Comparator Reference Input               |
| RESET            | : Reset                                    |
| RxD0             | : Receive Data                             |
| SCK00, SCK01     | : Serial Clock Input/Output                |
| SCL00, SCLA0     | : Serial Clock Output                      |
| SDA00, SDAA0     | : Serial Data Input/Output                 |
| SI00, SI01       | : Serial Data Input                        |
| SO00, SO01       | : Serial Data Output                       |
| TI00 to TI03     | : Timer Input                              |
| TO00 to TO03     | : Timer Output                             |
| TOOL0            | : Data Input/Output for Tool               |
| TxD0             | : Transmit Data                            |
| Vdd              | : Power Supply                             |
| Vss              | : Ground                                   |
|                  |                                            |



## 1.5.2 16-pin products





## 1.6 Outline of Functions

This outline describes the function at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

|                         | Item                                |                                                                                                                                                                                                                                                                                | 10-pin                                   |                      | 16-pin                                         |                |  |  |
|-------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------|------------------------------------------------|----------------|--|--|
|                         |                                     | R5F10Y16ASP                                                                                                                                                                                                                                                                    | R5F10Y14ASP                              | R5F10Y47ASP          | R5F10Y46ASP                                    | R5F10Y44ASP    |  |  |
| Code flash              | memory                              | 2 KB                                                                                                                                                                                                                                                                           | 1 KB                                     | 4 KB                 | 2 KB                                           | 1 KB           |  |  |
| RAM                     | -                                   | 256 B                                                                                                                                                                                                                                                                          | 128 B                                    | 512 B                | 256 B                                          | 128 B          |  |  |
| Main<br>system<br>clock | High-speed system clock             | X1, X2 (crystal/ceramic) oscillation, externa main system clock input (EXCLK):         1 to 20 MHz: VDD = 2.7 to 5.5 V         1 to 5 MHz: VDD = 2.0 to 5.5 V                                                                                                                  |                                          |                      |                                                |                |  |  |
|                         | High-speed on-chip oscillator clock | <ul> <li>1.25 to 20 MHz (V</li> <li>1.25 to 5 MHz (VD</li> </ul>                                                                                                                                                                                                               | ,                                        |                      |                                                |                |  |  |
| Low-speed clock         | on-chip oscillator                  | 15 kHz (TYP)                                                                                                                                                                                                                                                                   |                                          |                      |                                                |                |  |  |
| General-pu              | rpose register                      | 8-bit register × 8                                                                                                                                                                                                                                                             |                                          |                      |                                                |                |  |  |
| Minimum in<br>time      | struction execution                 | 0.05 μs (20 MHz ope                                                                                                                                                                                                                                                            | eration)                                 |                      |                                                |                |  |  |
| Instruction s           | set                                 | <ul><li>Multiplication (8 bit</li><li>Rotate, barrel shift</li></ul>                                                                                                                                                                                                           | tor/logical operation (8 bi              |                      |                                                |                |  |  |
| I/O port                | Total                               | 8                                                                                                                                                                                                                                                                              | . ,                                      | 14                   | 14                                             |                |  |  |
| ·                       | CMOS I/O                            | 6 (N-ch open-drain o                                                                                                                                                                                                                                                           | utput (VDD tolerance): 2)                | 10 (N-ch open-       | drain output (VDD                              | tolerance): 4) |  |  |
|                         | CMOS input                          | 2                                                                                                                                                                                                                                                                              | · · · · · · · · ·                        | 4                    | 1 (                                            | , ,            |  |  |
| Timer                   | 16-bit timer                        | 2 channels 4 channels                                                                                                                                                                                                                                                          |                                          |                      |                                                |                |  |  |
|                         | Watchdog timer                      | 1 channel                                                                                                                                                                                                                                                                      |                                          |                      |                                                |                |  |  |
|                         | 12-bit interval timer               | _                                                                                                                                                                                                                                                                              |                                          | 1 channel            |                                                |                |  |  |
|                         | Timer output                        | 2 channels (PWM ou                                                                                                                                                                                                                                                             | itput: 1)                                | 4 channels (PW       | 4 channels (PWM outputs: 3 <sup>Note 1</sup> ) |                |  |  |
| Clock outpu             | it/buzzer output                    |                                                                                                                                                                                                                                                                                |                                          |                      |                                                |                |  |  |
|                         |                                     | 2.44 kHz to 10 MHz:                                                                                                                                                                                                                                                            | (Peripheral hardware clo                 | ck: fmain = 20 MHz ( | operation)                                     |                |  |  |
| Comparato               | ſ                                   |                                                                                                                                                                                                                                                                                |                                          | 1                    |                                                |                |  |  |
| 8-/10-bit res           | solution A/D converter              | 4 channels                                                                                                                                                                                                                                                                     |                                          | 8 channels           | 8 channels                                     |                |  |  |
| Serial interf           | ace                                 | [10-pin products] CS                                                                                                                                                                                                                                                           | I: 1 channel/simplified I <sup>2</sup> C | : 1 channel/UART:    | 1 channel                                      |                |  |  |
|                         |                                     | [16-pin products] CS                                                                                                                                                                                                                                                           | I: 2 channels/simplified I <sup>2</sup>  | C: 1 channel/UART    | : 1 channel                                    |                |  |  |
|                         | I <sup>2</sup> C bus                | —                                                                                                                                                                                                                                                                              |                                          | 1 channel            |                                                |                |  |  |
| Vectored                | Internal                            | 8                                                                                                                                                                                                                                                                              |                                          | 14                   |                                                |                |  |  |
| interrupt<br>sources    | External                            | 3                                                                                                                                                                                                                                                                              |                                          | 5                    |                                                |                |  |  |
| Key interrup            | ot                                  | 6                                                                                                                                                                                                                                                                              |                                          |                      |                                                |                |  |  |
| Reset                   |                                     | <ul> <li>Reset by RESET pin</li> <li>Internal reset by watchdog timer</li> <li>Internal reset by selectable power-on-reset</li> <li>Internal reset by illegal instruction execution <sup>Note 2</sup></li> <li>Internal reset by data retention lower limit voltage</li> </ul> |                                          |                      |                                                |                |  |  |
| Selectable I            | power-on-reset circuit              | Detection voltage: 2.                                                                                                                                                                                                                                                          |                                          | <u> </u>             |                                                |                |  |  |
|                         | oug function                        | Provided                                                                                                                                                                                                                                                                       |                                          |                      |                                                |                |  |  |
| Power supp              | -                                   | VDD = 2.0 to 5.5 V                                                                                                                                                                                                                                                             |                                          |                      |                                                |                |  |  |
|                         | imbient temperature                 | $T_A = -40 \text{ to } + 85 \text{ °C}$                                                                                                                                                                                                                                        |                                          |                      |                                                |                |  |  |



- Notes 1. The number of outputs varies, depending on the setting of channels in use and the number of the master (see 6.8.3 Operation as multiple PWM output function in the RL78/G10 User's Manual).
  - 2. The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution not issued by emulation with the on-chip debug emulator.



# 2. ELECTRICAL SPECIFICATIONS

- Cautions 1. This chapter explains the electrical specifications of two products, the R5F10Y16ASP and the R5F10Y14ASP.
  - 2. Electrical specifications for the 16-pin products are T. B. D. because these products are under development.
  - 3. The RL78/G10 has an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 4. The pins mounted depend on the product. Refer to 2.1 Port Functions and 2.2.1 Functions for each product in the RL78/G10 User's Manual.



## 2.1 Absolute Maximum Ratings

### (T<sub>A</sub> = 25°C)

| Parameter                     | Symbols         | Co                | onditions  | Ratings                                  | Unit |
|-------------------------------|-----------------|-------------------|------------|------------------------------------------|------|
| Supply Voltage                | VDD             |                   |            | -0.5 to +6.5                             | V    |
| Input Voltage                 | VI1             |                   |            | $-0.3$ to V <sub>DD</sub> + $0.3^{Note}$ | V    |
| Output Voltage                | V <sub>01</sub> |                   |            | -0.3 to Vdd + 0.3                        | V    |
| Output current, high          | Іон1            | Per pin           |            | -40                                      | mA   |
|                               |                 | Total of all pins | P40        | -40                                      | mA   |
|                               |                 | -140 mA           | P00 to P04 | -100                                     | mA   |
| Output current, low           | IOL1            | Per pin           |            | 40                                       | mA   |
|                               |                 | Total of all pins | P40        | 40                                       | mA   |
|                               |                 | 140 mA            | P00 to P04 | 100                                      | mA   |
| Operating ambient temperature | Та              |                   |            | -40 to +85                               | °C   |
| Storage temperature           | Tstg            |                   |            | -65 to +150                              | °C   |

Note Must be 6.5 V or lower.

- Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.
- **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
  - 2. The reference voltage is Vss.

### 2.2 Oscillator Characteristics

### 2.2.1 On-chip oscillator characteristics

## $(T_A = -40 \text{ to } +85^{\circ}C, 2.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{V}_{SS} = 0 \text{ V})$

| Oscillators                                                          | Parameters | Conditions        | MIN. | TYP. | MAX. | Unit |
|----------------------------------------------------------------------|------------|-------------------|------|------|------|------|
| High-speed on-chip oscillator oscillation clock frequency Notes 1, 2 | fін        |                   | 1.25 |      | 20   | MHz  |
| High-speed on-chip oscillator oscillation                            |            | TA = -20 to +85°C | -2.0 |      | +2.0 | %    |
| clock frequency accuracy                                             |            | TA = -40 to -20°C | -3.0 |      | +3.0 | %    |
| Low-speed on-chip oscillator oscillation clock frequency Note 3      | fı∟        |                   |      | 15   |      | kHz  |
| Low-speed on-chip oscillator oscillation<br>clock frequency accuracy |            |                   | -15  |      | +15  | %    |

Notes 1. High-speed on-chip oscillator frequency is selected by bits 0 to 2 of option byte (000C2H).

- 2. This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time.
- 3. This only indicates the oscillator characteristics.



# 2.3 DC Characteristics

## 2.3.1 Pin characteristics

# $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

| Parameter                      | Symbol           | Cor                                   | nditions                |                                       | MIN.    | TYP. | MAX.                    | Unit |
|--------------------------------|------------------|---------------------------------------|-------------------------|---------------------------------------|---------|------|-------------------------|------|
| Output current,                | Іон1             | P00, P01, P02 to P04, P40             | Per pin                 |                                       |         |      | -10.0 <sup>Note 2</sup> | mA   |
| high <sup>Note 1</sup>         |                  | P40                                   | Total <sup>Note 3</sup> | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |         |      | -10.0                   | mA   |
|                                |                  |                                       |                         | $2.7~V \leq V_{\text{DD}} < 4.0~V$    |         |      | -2.0                    | mA   |
|                                |                  |                                       |                         | $2.0~V \leq V_{\text{DD}} < 2.7~V$    |         |      | -1.5                    | mA   |
|                                |                  | P00, P01, P02 to P04                  | Total <sup>Note 3</sup> | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |         |      | -50.0                   | mA   |
|                                |                  |                                       |                         | $2.7~V \leq V_{\text{DD}} < 4.0~V$    |         |      | -10.0                   | mA   |
|                                |                  |                                       |                         | $2.0~V \leq V_{\text{DD}} < 2.7~V$    |         |      | -7.5                    | mA   |
|                                |                  | Total of all pins <sup>Note 3</sup>   |                         |                                       |         |      | -60.0                   | mA   |
| Output current,                | IOL1             | P00 to P04, P40                       | Per pin                 |                                       |         |      | 20.0 <sup>Note 2</sup>  | mA   |
| IOW <sup>Note 4</sup>          |                  | P40                                   | Total <sup>Note 3</sup> | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |         |      | 20.0                    | mA   |
|                                |                  |                                       |                         | $2.7~V \leq V_{\text{DD}} < 4.0~V$    |         |      | 3.0                     | mA   |
|                                |                  |                                       |                         | $2.0~V \leq V_{\text{DD}} < 2.7~V$    |         |      | 0.6                     | mA   |
|                                |                  | P00 to P04                            | Total <sup>Note 3</sup> | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |         |      | 80.0                    | mA   |
|                                |                  |                                       |                         | $2.7~V \leq V_{\text{DD}} < 4.0~V$    |         |      | 12.0                    | mA   |
|                                |                  |                                       |                         | $2.0~V \leq V_{\text{DD}} < 2.7~V$    |         |      | 2.4                     | mA   |
|                                |                  | Total of all pins <sup>Note 3</sup>   |                         |                                       |         |      | 100.0                   | mA   |
| Input voltage, high            | VIH1             |                                       |                         |                                       | 0.8 VDD |      | VDD                     | V    |
| Input voltage, low             | VIL1             |                                       |                         |                                       | 0       |      | 0.2 VDD                 | V    |
| Output voltage, high           | V <sub>OH1</sub> | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                         | Іон <b>=-10 mA</b>                    | VDD-1.5 |      |                         | V    |
| Note 5                         |                  |                                       |                         | Іон <b>=-3.0 mA</b>                   | VDD-0.7 |      |                         | V    |
|                                |                  | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ |                         | Іон <b>=-2.0 mA</b>                   | VDD-0.6 |      |                         | V    |
|                                |                  | $2.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                         | Іон =-1.5 mA                          | VDD-0.5 |      |                         | V    |
| Output voltage, low            | V <sub>OL1</sub> | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                         | lo <sub>L</sub> = 20 mA               |         |      | 1.3                     | V    |
| Note 6                         |                  |                                       |                         | loL = 8.5 mA                          |         |      | 0.7                     | V    |
|                                |                  | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ |                         | lo <sub>L</sub> = 3.0 mA              |         |      | 0.6                     | V    |
|                                |                  |                                       |                         | lo∟= 1.5 mA                           |         |      | 0.4                     | V    |
|                                |                  | $2.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                         | lo∟ = 0.6 mA                          |         |      | 0.4                     | V    |
| Input leakage<br>current, high | Ілні             | $V_{I} = V_{DD}$                      |                         |                                       |         |      | 1                       | μA   |
| Input leakage<br>current,low   |                  | VI = Vss                              |                         |                                       |         |      | -1                      | μA   |
| On-chip pull-up<br>resistance  | Rυ               | VI = VSS                              |                         |                                       | 10      | 20   | 100                     | kΩ   |

Notes 1. Value of current at which the device operation is guaranteed even if the current flows from the VDD pin to an output pin.

- **2.** Do not exceed the total current value.
- **3.** This is the output current value under conditions where the duty factor  $\leq$  70%.

The output current value when the duty factor > 70% can be calculated with the following expression (when changing the duty factor to n%).



### 2.3.2 Supply current characteristics

| Parameter             | Symbol                |                | C                       | onditions        |                                                | MIN. | TYP. | MAX. | Unit |
|-----------------------|-----------------------|----------------|-------------------------|------------------|------------------------------------------------|------|------|------|------|
| Supply current Note 1 | IDD1                  | Operating mode | Basic<br>operation      | fн = 20 MHz      | V <sub>DD</sub> = 3.0 V, 5.0 V                 |      | 0.91 |      | mA   |
|                       |                       |                | Normal                  | fін = 20 MHz     | $V_{DD} = 3.0 \text{ V}, 5.0 \text{ V}$        |      | 1.57 | 2.04 |      |
|                       |                       |                | operation               | fін = 5 MHz      | $V_{DD} = 3.0 \text{ V}, 5.0 \text{ V}$        |      | 0.85 | 1.15 |      |
|                       | DD2Note 2             | HALT mode      | HALT mode               |                  | $V_{DD} = 3.0 \text{ V}, 5.0 \text{ V}$        |      | 350  | 820  | μA   |
|                       |                       |                |                         | fн = 5 MHz       | $V_{\text{DD}} = 3.0 \text{ V}, 5.0 \text{ V}$ |      | 290  | 600  |      |
|                       | DD3 <sup>Note 3</sup> | STOP mode      | Э                       | $V_{DD} = 3.0 V$ |                                                |      | 0.56 | 2.00 | μA   |
| WDT supply current    | Iwdt                  | f⊩ = 15 kHz    | L = 15 kHz              |                  |                                                |      | 0.31 |      | μA   |
| ADC supply current    | IADC                  | During conv    | uring conversion at the |                  |                                                |      | 1.30 | 1.90 | mA   |
| Note 5                |                       | highest spe    | ed                      | $V_{DD} = 3.0 V$ |                                                |      | 0.50 |      |      |

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$ 

- Notes 1. Total current flowing into V<sub>DD</sub>, including the input leakage current flowing when the level of the input pin is fixed to V<sub>DD</sub> or V<sub>SS</sub>. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the watchdog timer, A/D converter, I/O port, and on-chip pull-up/pull-down resistors.
  - 2. During HALT instruction execution by flash memory.
  - 3. When the high-speed on-chip oscillator is stopped.
  - 4. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer operates.
  - 5. Current flowing only to the A/D converter. The current value of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.

Remarks 1. fill: Low-speed on-chip oscillator clock frequency

- 2. fin: High-speed on-chip oscillator clock frequency
- **3.** Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$



# 2.4 AC Characteristics

| ( | $T_{A} = -40$ to | +85°C. 2. | 0 V < | VDD < 5.5        | V, Vss = 0 V                        | 1 |
|---|------------------|-----------|-------|------------------|-------------------------------------|---|
|   | 1 = -40 10       | +05 0, 2  |       | VDD <u>3</u> 3.3 | <b>v</b> , <b>v</b> 33 <b>– 0 v</b> | , |

| Items                                              | Symbol       | Condi                                 | tions                                 | MIN.           | TYP. | MAX. | Unit |
|----------------------------------------------------|--------------|---------------------------------------|---------------------------------------|----------------|------|------|------|
| Instruction cycle (minimum                         | Тсч          | Main system clock                     | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 0.05           |      | 0.8  | μs   |
| instruction execution time)                        |              | (fmain) operation                     | $2.0~V \leq V_{\text{DD}} \leq 5.5~V$ | 0.2            |      | 0.8  | μs   |
| TI00, TI01 input high-level width, low-level width | t⊓∺, t⊓∟     | Noise filter is not used              |                                       | 1/fмск +<br>10 |      |      | ns   |
| TO00, TO01 output frequency                        | fто          | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       |                |      | 10   | MHz  |
|                                                    |              | $2.7~V \leq V_{\text{DD}} < 4.0~V$    |                                       |                |      | 5    | MHz  |
|                                                    |              | $2.0~V \leq V_{\text{DD}} < 2.7~V$    |                                       |                |      | 2.5  | MHz  |
| PCLBUZ0 output frequency                           | <b>f</b> PCL | $4.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                                       |                |      | 10   | MHz  |
|                                                    |              | $2.7~V \leq V_{\text{DD}} < 4.0~V$    |                                       |                |      | 5    | MHz  |
|                                                    |              | $2.0~V \leq V_{\text{DD}} < 2.7~V$    |                                       |                |      | 2.5  | MHz  |
| RESET low-level width                              | trsl         |                                       |                                       | 10             |      |      | μs   |

Remark fmck: Timer array unit operation clock frequency

### AC Timing Test Points



### **TI/TO Timing**







## 2.5 Serial Communication Characteristics

## 2.5.1 Serial array unit

### (1) UART mode

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

| Parameter     | Symbol | Conditions                                                                          | MIN. | TYP. | MAX.   | Unit |
|---------------|--------|-------------------------------------------------------------------------------------|------|------|--------|------|
| Transfer rate |        |                                                                                     |      |      | fмск/6 | bps  |
|               |        | Theoretical value of the maximum transfer rate $f_{CLK} = f_{MCK} = 20 \text{ MHz}$ |      |      | 3.3    | Mbps |

### UART mode connection diagram



### UART mode bit width (reference)



Remarkfмск: Serial array unit operation clock frequency<br/>(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).<br/>m: Unit number, n: Channel number (mn = 00))



| Parameter                                               | Symbol     |                                                  | Conditions                                            | MIN.       | TYP. | MAX. | Unit |
|---------------------------------------------------------|------------|--------------------------------------------------|-------------------------------------------------------|------------|------|------|------|
| SCKp cycle time                                         | tKCY1      | tксү1 ≥ 4/fc∟к                                   | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                 | 200        |      |      | ns   |
|                                                         |            |                                                  | $2.0~V \leq V_{\text{DD}} \leq 5.5~V$                 | 800        |      |      | ns   |
| SCKp high-/low-level width                              | tĸнı, tĸ∟ı | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5$ | $2.7 \text{ V} \leq V_{\text{DD}} \leq 5.5 \text{ V}$ |            |      |      | ns   |
|                                                         |            | $2.0~V \leq V_{\text{DD}} \leq 5$                | 5.5 V                                                 | tkcy1/2-50 |      |      | ns   |
| SIp setup time (to SCKp $\uparrow$ ) <sup>Note 1</sup>  | tsik1      | $2.7 \text{ V} \leq V_{\text{DD}} \leq 5$        | 5.5 V                                                 | 47         |      |      | ns   |
|                                                         |            | $2.0~V \leq V_{\text{DD}} \leq 5$                | $2.0 \text{ V} \leq V_{\text{DD}} \leq 5.5 \text{ V}$ |            |      |      | ns   |
| SIp hold time (from SCKp $\uparrow$ ) <sup>Note 2</sup> | tksi1      |                                                  |                                                       | 19         |      |      | ns   |
| Delay time from SCKp↓ to SOp<br>output <sup>№te 3</sup> | tkso1      | $C=30 \text{ pF}^{\text{Note 4}}$                |                                                       |            |      | 25   | ns   |

# (2) CSI mode (master mode, SCKp... internal clock output) (T<sub>A</sub> = -40 to +85°C, 2.0 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V)

**Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp $\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

**3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

4. C is the load capacitance of the SCKp and SOp output lines.

**Remarks 1.** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0)

fmck: Serial array unit operation clock frequency
 (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).
 m: Unit number, n: Channel number (mn = 00))



| Parameter                                               | Symbol        | Condit                                | tions                               | MIN.    | TYP. | MAX.       | Unit |
|---------------------------------------------------------|---------------|---------------------------------------|-------------------------------------|---------|------|------------|------|
| SCKp cycle time                                         | <b>t</b> ксү2 | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | fмск = 20 MHz                       | 8/fмск  |      |            | ns   |
|                                                         |               |                                       | fмск ≤ 10 MHz                       | 6/fмск  |      |            | ns   |
|                                                         |               | $2.0~V \leq V_{\text{DD}} < 2.7~V$    |                                     | 6/fмск  |      |            | ns   |
| SCKp high-/low-level width                              | tкн2,         | $2.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                                     | tксү2/2 |      |            | ns   |
|                                                         | tkl2          |                                       |                                     |         |      |            |      |
| SIp setup time (to SCKp^)^{Note 1}                      | tsik2         | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ |                                     | 1/fмск+ |      |            | ns   |
|                                                         |               |                                       |                                     | 20      |      |            |      |
|                                                         |               | $2.0~V \leq V_{\text{DD}} < 2.7~V$    |                                     | 1/fмск+ |      |            | ns   |
|                                                         |               |                                       |                                     | 30      |      |            |      |
| SIp hold time (from SCKp $\uparrow$ ) <sup>Note 2</sup> | tksi2         | $2.0~V \leq V_{\text{DD}} \leq 5.5~V$ |                                     | 1/fмск+ |      |            | ns   |
|                                                         |               |                                       |                                     | 31      |      |            |      |
| Delay time from SCKp $\downarrow$ to SOp                | tĸso2         | C = 30 pF Note 4                      | $2.7~V \leq V_{\text{DD}} \leq 5.5$ |         |      | 2/fмск+50  | ns   |
| output Note 3                                           |               |                                       | V                                   |         |      |            |      |
|                                                         |               |                                       | $2.0~V \leq V_{\text{DD}} < 2.7$    |         |      | 2/fмск+110 | ns   |
|                                                         |               |                                       | V                                   |         |      |            |      |

### (3) CSI mode (slave mode, SCKp... external clock input) (T<sub>A</sub> = -40 to $+85^{\circ}$ C, 2.0 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V)

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **2.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp $\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **3.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp<sup>↑</sup>" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SOp output lines.
- **Remarks 1.** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0)
  - fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00))



## (4) Simplified I<sup>2</sup>C mode

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

| Parameter                     | Symbol   | Conditions                                              | MIN.       | MAX.       | Unit |
|-------------------------------|----------|---------------------------------------------------------|------------|------------|------|
| SCLr clock frequency          | fsc∟     | $2.0~V \leq V_{\text{DD}} \leq 5.5~V,$                  |            | 400 Note 1 | kHz  |
|                               |          | $C_b = 100 \text{ pF}, \text{ R}_b = 3 \text{ k}\Omega$ |            |            |      |
| Hold time when SCLr = "L"     | t∟ow     | $2.0~V \leq V_{\text{DD}} \leq 5.5~V,$                  | 1150       |            | ns   |
|                               |          | $C_b = 100 \text{ pF}, \text{ R}_b = 3 \text{ k}\Omega$ |            |            |      |
| Hold time when SCLr = "H"     | tніgн    | $2.0~V \leq V_{\text{DD}} \leq 5.5~V,$                  | 1150       |            | ns   |
|                               |          | $C_b = 100 \text{ pF}, \text{ R}_b = 3 \text{ k}\Omega$ |            |            |      |
| Data setup time (reception)   | tsu: dat | $2.0~V \leq V_{\text{DD}} \leq 5.5~V,$                  | 1/fмск +   |            | ns   |
|                               |          | $C_b = 100 \text{ pF}, \text{ R}_b = 3 \text{ k}\Omega$ | 145 Note 2 |            |      |
| Data hold time (transmission) | thd: dat | $2.0~V \leq V_{\text{DD}} \leq 5.5~V,$                  | 0          | 355        | ns   |
|                               |          | $C_b = 100 \text{ pF}, \text{ R}_b = 3 \text{ k}\Omega$ |            |            |      |

Notes 1. The value must also be equal to or less than  $f_{MCK}/4$ .

- 2. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H".
- **Caution** Select the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the SDAr pin by using the port output mode register 0 (POM0).
- **Remarks 1.** R<sub>b</sub> [Ω]: Communication line (SDAr) pull-up resistance, C<sub>b</sub> [F]: Communication line (SCLr, SDAr) load capacitance
  - **2.** r: IIC number (r = 00)
  - **3.** fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00))



## 2.6 Analog Characteristics

## 2.6.1 A/D converter characteristics

### (Target ANI pin : ANI0 to ANI3)

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}, \text{ V}_{SS} = 0 \text{ V})$

| Parameter                                      | Symbol        | Co                | nditions                              | MIN. | TYP. | MAX.                    | Unit |
|------------------------------------------------|---------------|-------------------|---------------------------------------|------|------|-------------------------|------|
| Resolution                                     | Res           |                   |                                       | 8    |      | 10                      | bit  |
| Overall error <sup>Note 1</sup>                | AINL          | 10-bit resolution | $V_{DD} = 5 V$                        |      | ±1.7 | ±3.1 Note 2             | LSB  |
|                                                |               |                   | Vdd = 3 V                             |      | ±2.3 | ±4.5 <sup>Note 2</sup>  | LSB  |
| Conversion time                                | <b>t</b> CONV | 10-bit resolution | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 3.4  |      | 18.4                    | μs   |
|                                                |               |                   | $2.4~V \leq V_{\text{DD}} \leq 5.5~V$ | 4.6  |      | 18.4                    | μs   |
| Zero-scale error <sup>Note 1</sup>             | Ezs           | 10-bit resolution | Vdd = 5 V                             |      |      | ±0.19 <sup>Note 2</sup> | %FSR |
|                                                |               |                   | V <sub>DD</sub> = 3 V                 |      |      | ±0.39 <sup>Note 2</sup> | %FSR |
| Full-scale error <sup>Note 1</sup>             | EFS           | 10-bit resolution | $V_{DD} = 5 V$                        |      |      | ±0.29 <sup>Note 2</sup> | %FSR |
|                                                |               |                   | Vdd = 3 V                             |      |      | ±0.42 <sup>Note 2</sup> | %FSR |
| Integral linearity error <sup>Note 1</sup>     | ILE           | 10-bit resolution | $V_{DD} = 5 V$                        |      |      | ±1.8 <sup>Note 2</sup>  | LSB  |
|                                                |               |                   | V <sub>DD</sub> = 3 V                 |      |      | ±1.7 <sup>Note 2</sup>  | LSB  |
| Differential linearity error <sup>Note 1</sup> | DLE           | 10-bit resolution | V <sub>DD</sub> = 5 V                 |      |      | ±1.4 Note 2             | LSB  |
|                                                |               |                   | V <sub>DD</sub> = 3 V                 |      |      | ±1.5 <sup>Note 2</sup>  | LSB  |
| Analog input voltage                           | VAIN          |                   |                                       | 0    |      | VDD                     | V    |

**Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).

2. This is the characteristic evaluation value plus or minus 3. These values are not used in the shipping inspection.

### 2.6.2 SPOR circuit characteristics

### $(T_A = -40 \text{ to } +85^\circ \text{C}, \text{Vss} = 0 \text{ V})$

| Parameter                | Symbol         | Conditions             | MIN. | TYP. | MAX. | Unit |
|--------------------------|----------------|------------------------|------|------|------|------|
| Detection supply voltage | VSPOR0         | Power supply rise time | 4.08 | 4.28 | 4.45 | V    |
|                          |                | Power supply fall time | 4.00 | 4.20 | 4.37 | V    |
|                          | VSPOR1         | Power supply rise time | 2.76 | 2.90 | 3.02 | V    |
|                          |                | Power supply fall time | 2.70 | 2.84 | 2.96 | V    |
|                          | VSPOR2         | Power supply rise time | 2.44 | 2.57 | 2.68 | V    |
| Vsp                      |                | Power supply fall time | 2.40 | 2.52 | 2.62 | V    |
|                          | <b>V</b> SPOR3 | Power supply rise time | 2.05 | 2.16 | 2.25 | V    |
|                          |                | Power supply fall time | 2.00 | 2.11 | 2.20 | V    |
| Minimum pulse width Note | Tspw           |                        | 300  |      |      | μs   |

Note Time required for the reset operation by the SPOR when VDD becomes under VSPDR.

### 2.6.3 Power supply voltage rising slope characteristics

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{Vss} = 0 \text{ V})$

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |



### 2.6.4 Data retention power supply voltage characteristics

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$

| Parameter                           | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|--------|------------|------|------|------|------|
| Data retention power supply voltage | VDDDR  |            | 1.9  |      | 5.5  | V    |
| range                               |        |            |      |      |      |      |

Caution Data is retained until the power supply voltage becomes under the minimum value of the data retention power supply voltage range. Note that data in the RAM and RESF registers might not be cleared even if the power supply voltage becomes under the minimum value of the data retention power supply voltage range.



## 2.7 Flash Memory Programming Characteristics

| Parameter                                        | Symbol | Conditions             | MIN.                    | TYP. | MAX. | Unit |       |  |
|--------------------------------------------------|--------|------------------------|-------------------------|------|------|------|-------|--|
| Code flash memory rewritable times Notes 1, 2, 3 | Cerwr  | Retained for 20 years. | T <sub>A</sub> = + 85°C | 1000 |      |      | Times |  |

# $(T_A = 0 \text{ to } + 40^{\circ}\text{C}, 4.5 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}, \text{V}_{\text{SS}} = 0 \text{ V})$

- **Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.
  - 2. When using flash memory programmer.
  - **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.

### 2.8 Dedicated Flash Memory Programmer Communication (UART)

### $(T_A = 0 \text{ to } + 40^{\circ}\text{C}, 4.5 \text{ V} \le V_{DD} \le 5.5\text{V}, \text{ V}_{SS} = 0 \text{ V})$

| Parameter     | Symbol | Conditions | MIN. | TYP.    | MAX. | Unit |
|---------------|--------|------------|------|---------|------|------|
| Transfer rate |        |            |      | 115,200 |      | bps  |

**Remark** The transfer rate during flash memory programming is fixed to 115,200 bps.



| Parameter                                                                                                 | Symbol  | Conditions                                          | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------|------|------|------|------|
| How long from when an external<br>reset ends until the initial<br>communication settings are<br>specified | tsuinit | SPOR reset must end before the external reset ends. |      |      | 100  | ms   |
| How long from when the TOOL0<br>pin is placed at the low level until<br>an external reset ends            | tsu     | SPOR reset must end before the external reset ends. | 10   |      |      | μs   |
| How long the TOOL0 pin must be<br>kept at the low level after an<br>external reset ends                   | tнр     | SPOR reset must end before the external reset ends. | 1    |      |      | ms   |

## 2.9 Timing of Entry to Flash Memory Programming Modes



<1> The low level is input to the TOOL0 pin.

- <2> The external reset ends (SPOR reset must end before the external reset ends.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of entry to the flash memory programming mode by UART reception.
- **Remark** tsuinit: The segment shows that it is necessary to finish specifying the initial communication settings within 100 ms from when the resets end.
  - t<sub>su:</sub> How long from when the TOOL0 pin is placed at the low level until an external reset ends (MIN. 10  $\mu$  s)
  - $\ensuremath{\mathsf{tHD:}}$  How long to keep the TOOL0 pin at the low level from when the external reset ends



# RL78/G10 Data Sheet

|      |              |      | Description          |  |  |  |
|------|--------------|------|----------------------|--|--|--|
| Rev. | Date         | Page | Summary              |  |  |  |
| 1.00 | Apr 15, 2013 | -    | First Edition issued |  |  |  |

All trademarks and registered trademarks are the property of their respective owners.

SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan.

Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.

### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
- "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.
- "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. (Note 1) Renesas Electronics' as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# RENESAS

### SALES OFFICES

# **Renesas Electronics Corporation**

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renease Electronics America Inc. 2880 Scott Bouleward Santa Clara, CA 95050-2554, U.S.A. Tei: +1-408-588-6000, Fax: +1-408-588-6130 Renease Electronics Canada Limited 1011 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tei: +1-905-598-5441, Fax: +1-905-898-3220 Renease Electronics Europe Limited Dukes Meadow, Millooard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tei: +44-162-8661-700, Fax: +449-211-6303-1327 Renease Electronics Europe Chimited Arcadiastrasse 10, 40472 Disseldorf, Germany Tei: +49-211-63030, Fax: +49-211-6303-1327 Renease Electronics (China) Co., Ltd. The Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tei: +49-211-63030, Fax: +49-211-6303-1327 Renease Electronics (China) Co., Ltd. Unit 204, 205, AZIA Center, No. 1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tei: +86-10-8235-1155, Fax: +86-10-8235-7679 Renease Electronics Kong Mang Co., Ltd. Unit 204, 205, AZIA Center, No. 1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tei: +862-2469-318, Fax: +485-2486-7858 /-7898 Renease Electronics Fong Kong Limited Unit 1801-1613, 161F, Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tei: +852-24875-9900, Fax: +485 2-886-99209/044 Renease Electronics Taiwan Co., Ltd. 137, No, 353, FU Shing North Road, Taipei, Taiwan Tei: +885-24175-9900, Fax: +886 2-8175-9670 Renease Electronics Singapore Pte. Ltd. 20 Bendemeer Road, Unit #06-02 Hytlux Innovation Centre Singapore 339949 Tei: +65-213-12000, Fax: +856 2-8175-9570 Renease Electronics Magasia Sch.Bhd. Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jin Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tei: +608-7375, Fax: +608-7375, Fax: +760-73756-5510