Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | 80C51 | | Core Size | 8-Bit | | Speed | 60MHz | | Connectivity | SPI, UART/USART | | Peripherals | POR, PWM, WDT | | Number of I/O | 32 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 1.25K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-LCC (J-Lead) | | Supplier Device Package | 44-PLCC (16.6x16.6) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/at89c51rc2-slsim | | | | Table 8. Serial I/O Port SFRs | Mnemonic | Add | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|--------------------------|------------------------|---|-----|-----|-----|------|------|-----|-----| | SCON | 98h | 98h Serial Control | | SM1 | SM2 | REN | TB8 | RB8 | TI | RI | | SBUF | 99h | 99h Serial Data Buffer | | | | | | | | | | SADEN | B9h | Slave Address Mask | | | | | | | | | | SADDR | A9h | Slave Address | | | | | | | | | | BDRCON | 9Bh | Baud Rate Control | | | | BRR | TBCK | RBCK | SPD | SRC | | BRL | BRL 9Ah Baud Rate Reload | | | | | | | | | | #### Table 9. SPI Controller SFRs | Mnemonic | Add | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-----|-------------|------|------|-------|------|------|------|------|------| | SPCON | C3h | SPI Control | SPR2 | SPEN | SSDIS | MSTR | CPOL | СРНА | SPR1 | SPR0 | | SPSTA | C4h | SPI Status | SPIF | WCOL | SSERR | MODF | - | - | - | - | | SPDAT | C5h | SPI Data | SPD7 | SPD6 | SPD5 | SPD4 | SPD3 | SPD2 | SPD1 | SPD0 | Table 10. Keyboard Interface SFRs | Mnemonic | Add | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-----|-------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | KBLS | 9Ch | Keyboard Level Selector | KBLS7 | KBLS6 | KBLS5 | KBLS4 | KBLS3 | KBLS2 | KBLS1 | KBLS0 | | KBE | 9Dh | Keyboard Input Enable | KBE7 | KBE6 | KBE5 | KBE4 | KBE3 | KBE2 | KBE1 | KBE0 | | KBF | 9Eh | Keyboard Flag Register | KBF7 | KBF6 | KBF5 | KBF4 | KBF3 | KBF2 | KBF1 | KBF0 | #### **Pin Configurations** Figure 2. Pin Configurations \*NIC: No Internal Connection - Instructions that use indirect addressing access the Upper 128 Bytes of data RAM. For example: MOV @R0, # data where R0 contains 0A0h, accesses the data Byte at address 0A0h, rather than P2 (whose address is 0A0h). - The XRAM Bytes can be accessed by indirect addressing, with EXTRAM bit cleared and MOVX instructions. This part of memory that is physically located on-chip, logically occupies the first Bytes of external data memory. The bits XRSO and XRS1 are used to hide a part of the available XRAM as explained in Table 18. This can be useful if external peripherals are mapped at addresses already used by the internal XRAM. - With EXTRAM = 0, the XRAM is indirectly addressed, using the MOVX instruction in combination with any of the registers R0, R1 of the selected bank or DPTR. An access to XRAM will not affect ports P0, P2, P3.6 (WR) and P3.7 (RD). For example, with EXTRAM = 0, MOVX @R0, # data where R0 contains 0A0H, accesses the XRAM at address 0A0H rather than external memory. An access to external data memory locations higher than the accessible size of the XRAM will be performed with the MOVX DPTR instructions in the same way as in the standard 80C51, with P0 and P2 as data/address busses, and P3.6 and P3.7 as write and read timing signals. Accesses to XRAM above 0FFH can only be done by the use of DPTR. - With EXTRAM = 1, MOVX @RI and MOVX @DPTR will be similar to the standard 80C51. MOVX @ Ri will provide an eight-bit address multiplexed with data on Port0 and any output port pins can be used to output higher order address bits. This is to provide the external paging capability. MOVX @DPTR will generate a sixteen-bit address. Port2 outputs the high-order eight address bits (the contents of DPH) while Port0 multiplexes the low-order eight address bits (DPL) with data. MOVX @ RI and MOVX @DPTR will generate either read or write signals on P3.6 (WR) and P3.7 (RD). The stack pointer (SP) may be located anywhere in the 256 Bytes RAM (lower and upper RAM) internal data memory. The stack may not be located in the XRAM. The M0 bit allows to stretch the XRAM timings; if M0 is set, the read and write pulses are extended from 6 to 30 clock periods. This is useful to access external slow peripherals. #### Registers Table 19. AUXR Register AUXR - Auxiliary Register (8Eh) 7 6 5 4 3 2 1 0 DPU - M0 - XRS1 XRS0 EXTRAM AO | Bit | Bit | | | | | |--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Number | Mnemonic | Description | | | | | 7 | DPU | Disable Weak Pull-up Cleared to activate the permanent weak pull up when latch data is logical 1 Set to disactive the weak pull-up (reduce power consumption) | | | | | 6 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | | | | 5 | MO | Pulse Length Cleared to stretch MOVX control: the $\overline{\text{RD}}$ and the $\overline{\text{WR}}$ pulse length is 6 clock eriods (default). Let to stretch MOVX control: the $\overline{\text{RD}}$ and the $\overline{\text{WR}}$ pulse length is 30 clock eriods. | | | | | 4 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | | | | 3 | XRS1 | XRAM Size | | | | | 2 | XRS0 | XRS1 XRS0 XRAM size 0 0 256 Bytes (default) 0 1 512 Bytes 1 0 768 Bytes 1 1 1024 Bytes | | | | | 1 | EXTRAM | EXTRAM Bit Cleared to access internal XRAM using movx @ Ri/ @ DPTR. Set to access external memory. Programmed by hardware after Power-up regarding Hardware Security Byte (HSB), default setting, XRAM selected. | | | | | 0 | АО | ALE Output Bit Cleared, ALE is emitted at a constant rate of 1/6 the oscillator frequency (or 1/3 if X2 mode is used). (default) Set, ALE is active only during a MOVX or MOVC instruction is used. | | | | Reset Value = XX0X 00'HSB. XRAM'0b (see Table 65) Not bit addressable Table 25. PCA Module Modes (CCAPMn Registers) | ECOMn | CAPPn | CAPNn | MATn | TOGn | PWMm | ECCFn | Module Function | | |-------|-------|-------|------|------|------|-----------------------------------------------------|----------------------------------------|--| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No Operation | | | Х | 1 | 0 | 0 | 0 | 0 | 0 X 16-bit capture by a positive-ed trigger on CEXn | | | | Х | 0 | 1 | 0 | 0 | 0 | 0 X 16-bit capture by a negative ton CEXn | | | | Х | 1 | 1 | 0 | 0 | 0 | Х | 16-bit capture by a transition on CEXn | | | 1 | 0 | 0 | 1 | 0 | 0 | Х | 16-bit Software Timer/Compare mode. | | | 1 | 0 | 0 | 1 | 1 | 0 | X 16-bit High-speed Output | | | | 1 | 0 | 0 | 0 | 0 | 1 | 0 8-bit PWM | | | | 1 | 0 | 0 | 1 | Х | 0 | Х | Watchdog Timer (Module 4 only) | | There are two additional registers associated with each of the PCA Modules. They are CCAPnH and CCAPnL and these are the registers that store the 16-bit count when a capture occurs or a compare should occur. When a Module is used in the PWM mode these registers are used to control the duty cycle of the output (see Table 26 and Table 27). **Table 26.** CCAPnH Registers (n = 0-4) CCAP0H - PCA Module 0 Compare/Capture Control Register High (0FAh) CCAP1H – PCA Module 1 Compare/Capture Control Register High (0FBh) CCAP2H – PCA Module 2 Compare/Capture Control Register High (0FCh) CCAP3H – PCA Module 3 Compare/Capture Control Register High (0FDh) CCAP4H – PCA Module 4 Compare/Capture Control Register High (0FEh) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|---| | - | - | - | - | - | - | - | - | | Bit<br>Number | Bit<br>Mnemonic | Description | |---------------|-----------------|---------------------------------------------------| | 7 - 0 | _ | PCA Module n Compare/Capture Control CCAPnH Value | Reset Value = 0000 0000b Not bit addressable Figure 19. UART Timings in Modes 2 and 3 ## Automatic Address Recognition The automatic address recognition feature is enabled when the multiprocessor communication feature is enabled (SM2 bit in SCON register is set). Implemented in hardware, automatic address recognition enhances the multiprocessor communication feature by allowing the serial port to examine the address of each incoming command frame. Only when the serial port recognizes its own address, the receiver sets RI bit in SCON register to generate an interrupt. This ensures that the CPU is not interrupted by command frames addressed to other devices. If desired, the user may enable the automatic address recognition feature in mode 1.In this configuration, the stop bit takes the place of the ninth data bit. Bit RI is set only when the received command frame address matches the device's address and is terminated by a valid stop bit. To support automatic address recognition, a device is identified by a given address and a broadcast address. Note: The multiprocessor communication and automatic address recognition features cannot be enabled in mode 0 (i. e. setting SM2 bit in SCON register in mode 0 has no effect). #### Given Address Each device has an individual address that is specified in SADDR register; the SADEN register is a mask byte that contains don't-care bits (defined by zeros) to form the device's given address. The don't-care bits provide the flexibility to address one or more slaves at a time. The following example illustrates how a given address is formed. To address a device by its individual address, the SADEN mask byte must be 1111 1111b. For example: SADDR0101 0110b SADEN1111 1100b Given0101 01XXb The following is an example of how to use given addresses to address different slaves: Slave A:SADDR1111 0001b <u>SADEN1111 1010b</u> Given1111 0X0Xb Slave B:SADDR1111 0011b <u>SADEN1111 1001b</u> Given1111 0XX1b Slave C:SADDR1111 0010b <u>SADEN1111 1101b</u> Given1111 00X1b Table 40. T2CON Register T2CON - Timer 2 Control Register (C8h) 7 6 5 4 3 2 1 0 TF2 EXF2 RCLK TCLK EXEN2 TR2 C/T2# CP/RL2# | | l l | | |---------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit<br>Number | Bit<br>Mnemonic | Description | | 7 | TF2 | Timer 2 overflow Flag Must be cleared by software. Set by hardware on timer 2 overflow, if RCLK = 0 and TCLK = 0. | | 6 | EXF2 | Timer 2 External Flag Set when a capture or a reload is caused by a negative transition on T2EX pin if EXEN2=1. When set, causes the CPU to vector to timer 2 interrupt routine when timer 2 interrupt is enabled. Must be cleared by software. EXF2 doesn't cause an interrupt in Up/down counter mode (DCEN = 1) | | 5 | RCLK | Receive Clock bit for UART Cleared to use timer 1 overflow as receive clock for serial port in mode 1 or 3. Set to use timer 2 overflow as receive clock for serial port in mode 1 or 3. | | 4 | TCLK | Transmit Clock bit for UART Cleared to use timer 1 overflow as transmit clock for serial port in mode 1 or 3. Set to use timer 2 overflow as transmit clock for serial port in mode 1 or 3. | | 3 | EXEN2 | Timer 2 External Enable bit Cleared to ignore events on T2EX pin for timer 2 operation. Set to cause a capture or reload when a negative transition on T2EX pin is detected, if timer 2 is not used to clock the serial port. | | 2 | TR2 | Timer 2 Run control bit Cleared to turn off timer 2. Set to turn on timer 2. | | 1 | C/T2# | Timer/Counter 2 select bit Cleared for timer operation (input from internal clock system: F <sub>CLK PERIPH</sub> ). Set for counter operation (input from T2 input pin, falling edge trigger). Must be 0 for clock out mode. | | 0 | CP/RL2# | Timer 2 Capture/Reload bit If RCLK=1 or TCLK=1, CP/RL2# is ignored and timer is forced to auto-reload on timer 2 overflow. Cleared to auto-reload on timer 2 overflows or negative transitions on T2EX pin if EXEN2=1. Set to capture on negative transitions on T2EX pin if EXEN2=1. | Reset Value = 0000 0000b Bit addressable Table 41. PCON Register PCON - Power Control Register (87h) 7 6 5 4 3 2 1 0 SMOD1 SMOD0 - POF GF1 GF0 PD IDL | Bit<br>Number | Bit<br>Mnemonic | Description | |---------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SMOD1 | Serial port Mode bit 1 for UART Set to select double baud rate in mode 1, 2 or 3. | | 6 | SMOD0 | Serial port Mode bit 0 for UART Cleared to select SM0 bit in SCON register. Set to select FE bit in SCON register. | | 5 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 4 | POF | Power-Off Flag Cleared to recognize next reset type. Set by hardware when VCC rises from 0 to its nominal voltage. Can also be set by software. | | 3 | GF1 | General purpose Flag Cleared by user for general purpose usage. Set by user for general purpose usage. | | 2 | GF0 | General purpose Flag Cleared by user for general purpose usage. Set by user for general purpose usage. | | 1 | PD | Power-Down mode bit Cleared by hardware when reset occurs. Set to enter power-down mode. | | 0 | IDL | Idle mode bit Cleared by hardware when interrupt or reset occurs. Set to enter idle mode. | Reset Value = 00X1 0000b Not bit addressable Power-off flag reset value will be 1 only after a power on (cold reset). A warm reset doesn't affect the value of this bit. Table 48. IPL1 Register IPL1 - Interrupt Priority Register (B2h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|------|---|------| | - | - | - | - | - | SPIL | - | KBDL | | Bit<br>Number | Bit<br>Mnemonic | Description | |---------------|-----------------|------------------------------------------------------------------------------| | 7 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 6 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 5 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 4 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 3 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 2 | SPIL | SPI Interrupt Priority Bit see SPIH for priority level. | | 1 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | | 0 | KBDL | Keyboard Interrupt Priority Bit see KBDH for priority level. | Reset Value = XXXX X000b Bit addressable Table 52. KBE Register KBE - Keyboard Input Enable Register (9Dh) 7 6 5 4 3 2 1 0 KBE7 KBE6 KBE5 KBE4 KBE3 KBE2 KBE1 KBE0 | Bit<br>Number | Bit<br>Mnemonic | Description | |---------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 7 | KBE7 | Keyboard Line 7 Enable Bit Cleared to enable standard I/O pin. Set to enable KBF. 7 bit in KBF register to generate an interrupt request. | | 6 | KBE6 | Keyboard Line 6 Enable Bit Cleared to enable standard I/O pin. Set to enable KBF. 6 bit in KBF register to generate an interrupt request. | | 5 | KBE5 | Keyboard Line 5 Enable Bit Cleared to enable standard I/O pin. Set to enable KBF. 5 bit in KBF register to generate an interrupt request. | | 4 | KBE4 | Keyboard Line 4 Enable Bit Cleared to enable standard I/O pin. Set to enable KBF. 4 bit in KBF register to generate an interrupt request. | | 3 | KBE3 | Keyboard Line 3 Enable Bit Cleared to enable standard I/O pin. Set to enable KBF. 3 bit in KBF register to generate an interrupt request. | | 2 | KBE2 | Keyboard Line 2 Enable Bit Cleared to enable standard I/O pin. Set to enable KBF. 2 bit in KBF register to generate an interrupt request. | | 1 | KBE1 | Keyboard Line 1 Enable Bit Cleared to enable standard I/O pin. Set to enable KBF. 1 bit in KBF register to generate an interrupt request. | | 0 | KBE0 | Keyboard Line 0 Enable Bit Cleared to enable standard I/O pin. Set to enable KBF. 0 bit in KBF register to generate an interrupt request. | Reset Value = 0000 0000b ## Serial Port Interface (SPI) The Serial Peripheral Interface Module (SPI) allows full-duplex, synchronous, serial communication between the MCU and peripheral devices, including other MCUs. #### **Features** Features of the SPI Module include the following: - Full-duplex, three-wire synchronous transfers - · Master or Slave operation - · Eight programmable Master clock rates - Serial clock with programmable polarity and phase - Master Mode fault error flag with MCU interrupt capability - Write collision flag protection #### **Signal Description** Figure 25 shows a typical SPI bus configuration using one Master controller and many Slave peripherals. The bus is made of three wires connecting all the devices. Figure 25. SPI Master/Slaves Interconnection The Master device selects the individual Slave devices by using four pins of a parallel port to control the four SS pins of the Slave devices. ## Master Output Slave Input (MOSI) This 1-bit signal is directly connected between the Master Device and a Slave Device. The MOSI line is used to transfer data in series from the Master to the Slave. Therefore, it is an output signal from the Master, and an input signal to a Slave. A Byte (8-bit word) is transmitted most significant bit (MSB) first, least significant bit (LSB) last. ## Master Input Slave Output (MISO) This 1-bit signal is directly connected between the Slave Device and a Master Device. The MISO line is used to transfer data in series from the Slave to the Master. Therefore, it is an output signal from the Slave, and an input signal to the Master. A Byte (8-bit word) is transmitted most significant bit (MSB) first, least significant bit (LSB) last. #### SPI Serial Clock (SCK) This signal is used to synchronize the data movement both in and out of the devices through their MOSI and MISO lines. It is driven by the Master for eight clock cycles which allows to exchange one Byte on the serial lines. #### Slave Select (SS) Each Slave peripheral is selected by one Slave Select pin (SS). This signal must stay low for any message for a Slave. It is obvious that only one Master (SS high level) can drive the network. The Master may select each Slave device by software through port pins (Figure 26). To prevent bus conflicts on the MISO line, only one slave should be selected at a time by the Master for a transmission. In a Master configuration, the $\overline{SS}$ line can be used in conjunction with the MODF flag in the SPI Status register (SPSTA) to prevent multiple masters from driving MOSI and SCK (see Error conditions). A high level on the $\overline{SS}$ pin puts the MISO line of a Slave SPI in a high-impedance state. The SS pin could be used as a general-purpose if the following conditions are met: - The device is configured as a Master and the SSDIS control bit in SPCON is set. This kind of configuration can be found when only one Master is driving the network and there is no way that the SS pin could be pulled low. Therefore, the MODF flag in the SPSTA will never be set<sup>(1)</sup>. - The Device is configured as a Slave with CPHA and SSDIS control bits set<sup>(2)</sup>. This kind of configuration can happen when the system comprises one Master and one Slave only. Therefore, the device should always be selected and there is no reason that the Master uses the SS pin to select the communicating Slave device. Note: 1. Clearing SSDIS control bit does not clear MODF. 2. Special care should be taken not to set SSDIS control bit when CPHA = '0' because in this mode, the $\overline{SS}$ is used to start the transmission. In Master mode, the baud rate can be selected from a baud rate generator which is controlled by three bits in the SPCON register: SPR2, SPR1 and SPR0. The Master clock is selected from one of seven clock rates resulting from the division of the internal clock by 2, 4, 8, 16, 32, 64 or 128. Table 54 gives the different clock rates selected by SPR2:SPR1:SPR0. Table 54. SPI Master Baud Rate Selection | SPR2 | SPR1 | SPR0 | Clock Rate | Baud Rate Divisor (BD) | |------|------|------|------------------------------|------------------------| | 0 | 0 | 0 | F <sub>CLK PERIPH</sub> /2 | 2 | | 0 | 0 | 1 | F <sub>CLK PERIPH</sub> /4 | 4 | | 0 | 1 | 0 | F <sub>CLK PERIPH</sub> /8 | 8 | | 0 | 1 | 1 | F <sub>CLK PERIPH</sub> /16 | 16 | | 1 | 0 | 0 | F <sub>CLK PERIPH</sub> /32 | 32 | | 1 | 0 | 1 | F <sub>CLK PERIPH</sub> /64 | 64 | | 1 | 1 | 0 | F <sub>CLK PERIPH</sub> /128 | 128 | | 1 | 1 | 1 | Don't Use | No BRG | | Bit Number | Bit Mnemonic | Descri | ption | | | |------------|--------------|--------|-------|------|------------------------------| | | | SPR2 | SPR1 | SPR0 | Serial Peripheral Rate | | 4 | SPR1 | 0 | 0 | 0 | F <sub>CLK PERIPH</sub> /2 | | <b>'</b> | | 0 | 0 | 1 | F <sub>CLK PERIPH</sub> /4 | | | | 0 | 1 | 0 | F <sub>CLK PERIPH</sub> /8 | | | | 0 | 1 | 1 | F <sub>CLK PERIPH</sub> /16 | | | | 1 | 0 | 0 | F <sub>CLK PERIPH</sub> /32 | | 0 | SPR0 | 1 | 0 | 1 | F <sub>CLK PERIPH</sub> /64 | | | | 1 | 1 | 0 | F <sub>CLK PERIPH</sub> /128 | | | | 1 | 1 | 1 | Invalid | Reset Value = 0001 0100b Not bit addressable Serial Peripheral Status Register (SPSTA) The Serial Peripheral Status Register contains flags to signal the following conditions: - Data transfer complete - Write collision - Inconsistent logic level on SS pin (mode fault error) Table 57 describes the SPSTA register and explains the use of every bit in the register. Table 57. SPSTA Register SPSTA - Serial Peripheral Status and Control register (0C4H) 7 6 5 4 3 2 1 0 SPIF WCOL SSERR MODF - - - - | Bit<br>Number | Bit<br>Mnemonic | Description | |---------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | SPIF | Serial Peripheral Data Transfer Flag Cleared by hardware to indicate data transfer is in progress or has been approved by a clearing sequence. Set by hardware to indicate that the data transfer has been completed. | | 6 | WCOL | Write Collision Flag Cleared by hardware to indicate that no collision has occurred or has been approved by a clearing sequence. Set by hardware to indicate that a collision has been detected. | | 5 | SSERR | Synchronous Serial Slave Error Flag Set by hardware when SS is deasserted before the end of a received data. Cleared by disabling the SPI (clearing SPEN bit in SPCON). | | 4 | MODF | Mode Fault Cleared by hardware to indicate that the SS pin is at appropriate logic level, or has been approved by a clearing sequence. Set by hardware to indicate that the SS pin is at inappropriate logic level. | | 3 | - | Reserved The value read from this bit is indeterminate. Do not set this bit | | 2 | - | Reserved The value read from this bit is indeterminate. Do not set this bit. | #### **Bootloader Functionality** Introduction The bootloader can be activated by two means: Hardware conditions or regular boot process. The Hardware conditions (EA = 1, PSEN = 0) during the Reset# falling edge force the on-chip bootloader execution. This allows an application to be built that will normally execute the end user's code but can be manually forced into default ISP operation. As PSEN is an output port in normal operating mode (running user application or boorloader code) after reset, it is recommended to release PSEN after falling edge of reset signal. The hardware conditions are sampled at reset signal falling edge, thus they can be released at any time when reset input is low. To ensure correct microcontroller startup, the PSEN pin should not be tied to ground during power-on (See Figure 38). Figure 38. Hardware conditions typical sequence during power-on. The on-chip bootloader boot process is shown in Figure 39. | | Purpose | | | | |-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Hardware Conditions The Hardware Conditions force the bootloader execution whatever BLJB, and SBV values. | | | | | | | The Boot Loader Jump Bit forces the application execution. BLJB = 0 => Boot loader execution. BLJB = 1 => Application execution. | | | | | BLJB | The BLJB is a fuse bit in the Hardware Byte. That can be modified by hardware (programmer) or by software (API). Note: | | | | | SBV | The BLJB test is perform by hardware to prevent any program execution. The Software Boot Vector contains the high address of custumer bootloader stored in the application. SBV = FCh (default value) if no custumer bootloader in user Flash. | | | | | | Note: The costumer bootloader is called by JMP [SBV]00h instruction. | | | | #### **Full Chip Erase** The ISP command "Full Chip Erase" erases all User Flash memory (fills with FFh) and sets some Bytes used by the bootloader at their default values: - BSB = FFh - SBV = FCh - SSB = FFh and finally erase the Software Security Bits The Full Chip Erase does not affect the bootloader. #### **Checksum Error** When a checksum error is detected send 'X' followed with CR&LF. #### **Flow Description** #### Overview An initialization step must be performed after each Reset. After microcontroller reset, the bootloader waits for an autobaud sequence ( see section 'autobaud performance'). When the communication is initialized the protocol depends on the record type requested by the host. FLIP, a software utility to implement ISP programming with a PC, is available from the Atmel the web site. #### **Communication Initialization** The host initializes the communication by sending a 'U' character to help the bootloader to compute the baudrate (autobaud). Figure 40. Initialization #### Example # Display data from address 0000h to 0020h HOST : 05 0000 04 0000 0020 00 D7 BOOTLOADER : 05 0000 04 0000 0020 00 D7 BOOTLOADER 0000=----data----- CR LF (16 data) BOOTLOADER 0010=----data----- CR LF (16 data) BOOTLOADER 0020=data CR LF (1 data) #### **Read Function** This flow is similar for the following frames: - Reading Frame - EOF Frame/Atmel Frame (only reading Atmel Frame) #### Description Figure 45. Read Flow #### Example | Read function (read SBV) | | | | | | | | | | | |--------------------------|-------|------|-----|-------|-----|------|-----|-----|---------------|---| | HOST | | : | 02 | 0000 | 05 | 07 | 02 | F0 | | | | BOOTLO | OADER | : | 02 | 0000 | 05 | 07 | 02 | F0 | Value . CR LF | , | | Atmel | Read | func | tic | on (r | ead | l Bo | oot | loa | der version) | | | HOST | | : | 02 | 0000 | 01 | 02 | 00 | FB | | | | BOOTLO | OADER | : | 02 | 0000 | 01 | 02 | 00 | FB | Value . CR LF | , | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C; V_{SS} = 0V;$ $V_{CC}$ =2.7V to 5.5V and F = 0 to 40 MHz (both internal and external code execution) $V_{CC}$ =4.5V to 5.5V and F = 0 to 60 MHz (internal code execution only) (Continued) | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |---------------------|-----------------------------------------------------|-------------------------------------------------------------------------|----------------------------------|---------------------------|-------------|--------------------------------------------------------------------------------------------------------| | V <sub>OH1</sub> | Output High Voltage, port 0, ALE, PSEN | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 | | | V<br>V<br>V | $V_{CC} = 5V \pm 10\%$ $I_{OH} = -200 \mu\text{A}$ $I_{OH} = -3.2 \text{mA}$ $I_{OH} = -7.0 \text{mA}$ | | | | 0.9 V <sub>CC</sub> | | | V | VCC = 2.7V to 5.5V $I_{OH}$ = -10 $\mu$ A | | R <sub>RST</sub> | RST Pulldown Resistor | 50 | 200 <sup>(5)</sup> | 250 | kΩ | | | I <sub>IL</sub> | Logical 0 Input Current ports 1, 2, 3, 4 and 5 | | | -50 | μΑ | V <sub>IN</sub> = 0.45V | | ILI | Input Leakage Current for P0 only | | | ±10 | μΑ | 0.45V < V <sub>IN</sub> < V <sub>CC</sub> | | I <sub>TL</sub> | Logical 1 to 0 Transition Current, ports 1, 2, 3, 4 | | | -650 | μΑ | V <sub>IN</sub> = 2.0V | | C <sub>IO</sub> | Capacitance of I/O Buffer | | | 10 | pF | Fc = 3 MHz<br>TA = 25°C | | I <sub>PD</sub> | Power Down Current | | 100 | 150 | μΑ | $4.5V < V_{CC} < 5.5V^{(3)}$ | | I <sub>CCOP</sub> | Power Supply Current on normal mode | | | 0.4 x Frequency (MHz) + 5 | mA | $V_{CC} = 5.5V^{(1)}$ | | I <sub>CCIDLE</sub> | Power Supply Current on idle mode | | | 0.3 x Frequency (MHz) + 5 | mA | $V_{CC} = 5.5V^{(1)}$ | | I <sub>CCProg</sub> | Power Supply Current during flash Write / Erase | | 0.4 x<br>Frequency<br>(MHz) + 20 | | mA | V <sub>CC</sub> = 5.5V <sup>(8)</sup> | Notes: 1. Operating $I_{CC}$ is measured with all output pins disconnected; XTAL1 driven with $T_{CLCH}$ , $T_{CHCL} = 5$ ns (see Figure 49.), $V_{IL} = V_{SS} + 0.5V$ , $V_{IH} = V_{CC} - 0.5V$ ; XTAL2 N.C.; $\overline{EA} = RST = Port 0 = V_{CC}$ . $I_{CC}$ would be slightly higher if a crystal oscillator used (see Figure 46). - Idle I<sub>CC</sub> is measured with all out<u>put</u> pins disconnected; XTAL1 driven with T<sub>CLCH</sub>, T<sub>CHCL</sub> = 5 ns, V<sub>IL</sub> = V<sub>SS</sub> + 0.5V, V<sub>IH</sub> = V<sub>CC</sub> 0.5V; XTAL2 N.C; Port 0 = V<sub>CC</sub>; EA = RST = V<sub>SS</sub> (see Figure 47). - 3. Power Down I<sub>CC</sub> is measured with all output pins disconnected; EA = V<sub>SS</sub>, PORT 0 = V<sub>CC</sub>; XTAL2 NC.; RST = V<sub>SS</sub> (see Figure 48). - 4. Capacitance loading on Ports 0 and 2 may cause spurious noise pulses to be superimposed on the V<sub>OL</sub>s of ALE and Ports 1 and 3. The noise is due to external bus capacitance discharging into the Port 0 and Port 2 pins when these pins make 1 to 0 transitions during bus operation. In the worst cases (capacitive loading 100pF), the noise pulse on the ALE line may exceed 0.45V with maxi V<sub>OL</sub> peak 0.6V. A Schmitt Trigger use is not necessary. - Typical are based on a limited number of samples and are not guaranteed. The values listed are at room temperature and 5V. - Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: Maximum I<sub>OL</sub> per port pin: 10 mA Maximum I<sub>OL</sub> per 8-bit port: Port 0: 26 mA Ports 1, 2 and 3: 15 mA Maximum total I<sub>OL</sub> for all output pins: 71 mA If $I_{OL}$ exceeds the test condition, $V_{OL}$ may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions. - 7. For other values, please contact your sales office. - 8. Icc Flash Write operation current while an on-chip flash page write is on going. - Flash Retention is guaranteed with the same formula for V<sub>CC</sub> Min down to 0. #### **AC Parameters** ## Explanation of the AC Symbols Each timing symbol has 5 characters. The first character is always a "T" (stands for time). The other characters, depending on their positions, stand for the name of a signal or the logical status of that signal. The following is a list of all the characters and what they stand for. Example: $T_{AVLL}$ = Time for Address Valid to ALE Low. $T_{LLPL}$ = Time for ALE Low to $\overline{PSEN}$ Low. (Load Capacitance for port 0, ALE and PSEN = 100 pF; Load Capacitance for all other outputs = 80 pF.) Table 75 Table 78, and Table 80 give the description of each AC symbols. Table 77, Table 79 and Table 81 give the AC parameterfor each range. Table 76, Table 77 and Table 82 gives the frequency derating formula of the AC parameter for each speed range description. To calculate each AC symbols, take the x value in the correponding column (-M or -L) and use this value in the formula. Example: $T_{LLIU}$ for -M and 20 MHz, Standard clock. x = 35 ns T 50 ns $T_{CCIV} = 4T - x = 165 \text{ ns}$ ## **External Program Memory** Characteristics Table 75. Symbol Description | Symbol | Parameter | |-------------------|------------------------------------| | Т | Oscillator clock period | | T <sub>LHLL</sub> | ALE pulse width | | T <sub>AVLL</sub> | Address Valid to ALE | | T <sub>LLAX</sub> | Address Hold after ALE | | T <sub>LLIV</sub> | ALE to Valid Instruction In | | T <sub>LLPL</sub> | ALE to PSEN | | T <sub>PLPH</sub> | PSEN Pulse Width | | T <sub>PLIV</sub> | PSEN to Valid Instruction In | | T <sub>PXIX</sub> | Input Instruction Hold after PSEN | | T <sub>PXIZ</sub> | Input Instruction Float after PSEN | | T <sub>AVIV</sub> | Address to Valid Instruction In | | T <sub>PLAZ</sub> | PSEN Low to Address Float | ## **External Program Memory** Read Cycle ## **External Data Memory** Characteristics Table 78. Symbol Description | Symbol | Parameter | |-------------------|-----------------------------| | T <sub>RLRH</sub> | RD Pulse Width | | T <sub>WLWH</sub> | WR Pulse Width | | T <sub>RLDV</sub> | RD to Valid Data In | | T <sub>RHDX</sub> | Data Hold After RD | | T <sub>RHDZ</sub> | Data Float After RD | | T <sub>LLDV</sub> | ALE to Valid Data In | | T <sub>AVDV</sub> | Address to Valid Data In | | T <sub>LLWL</sub> | ALE to WR or RD | | T <sub>AVWL</sub> | Address to WR or RD | | T <sub>QVWX</sub> | Data Valid to WR Transition | | T <sub>QVWH</sub> | Data set-up to WR High | | T <sub>WHQX</sub> | Data Hold After WR | | T <sub>RLAZ</sub> | RD Low to Address Float | | T <sub>WHLH</sub> | RD or WR High to ALE high | #### PLC44 | А | 4. 20 | 4. 57 | . 165 | . 180 | |----|--------|--------|-------|-------| | A1 | 2. 29 | 3. 04 | . 090 | . 120 | | D | 17.40 | 17.65 | . 685 | . 695 | | D1 | 16.44 | 16, 66 | . 647 | . 656 | | D2 | 14.99 | 16.00 | . 590 | . 630 | | E | 17.40 | 17.65 | . 685 | . 695 | | E1 | 16.44 | 16.66 | . 647 | . 656 | | E2 | 14.99 | 16.00 | . 590 | . 630 | | е | 1.27 | BSC | . 050 | BSC | | G | 1.07 | 1. 22 | . 042 | . 048 | | Н | 1.07 | 1.42 | . 042 | . 056 | | J | 0. 51 | - | . 020 | - | | К | 0.33 | 0. 53 | . 013 | . 021 | | Nd | 1 | 1 | 1 | 1 | | Ne | 1 | 1 | 1 | 1 | | P | KG STD | 00 | | |