



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                        |
|----------------------------|-----------------------------------------------------------------|
| Core Processor             | 8051                                                            |
| Core Size                  | 8-Bit                                                           |
| Speed                      | 25MHz                                                           |
| Connectivity               | SMBus (2-Wire/I²C), SPI, UART/USART                             |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, Temp Sensor, WDT              |
| Number of I/O              | 24                                                              |
| Program Memory Size        | 32KB (32K x 8)                                                  |
| Program Memory Type        | FLASH                                                           |
| EEPROM Size                | -                                                               |
| RAM Size                   | 4.25K x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 0.9V ~ 3.6V                                                     |
| Data Converters            | A/D 23x10b                                                      |
| Oscillator Type            | Internal                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                               |
| Mounting Type              | Surface Mount                                                   |
| Package / Case             | 32-VFQFN Exposed Pad                                            |
| Supplier Device Package    | 32-QFN (5x5)                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f920-gmr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Figure 26.2. PCA Counter/Timer Block Diagram           | 302 |
|--------------------------------------------------------|-----|
| Figure 26.3. PCA Interrupt Block Diagram               | 302 |
| Figure 26.4. PCA Capture Mode Diagram                  | 304 |
| Figure 26.5. PCA Software Timer Mode Diagram           | 305 |
| Figure 26.6. PCA High-Speed Output Mode Diagram        | 306 |
| Figure 26.7. PCA Frequency Output Mode                 | 307 |
| Figure 26.8. PCA 8-Bit PWM Mode Diagram                | 308 |
| Figure 26.9. PCA 9, 10 and 11-Bit PWM Mode Diagram     | 309 |
| Figure 26.10. PCA 16-Bit PWM Mode                      | 310 |
| Figure 26.11. PCA Module 5 with Watchdog Timer Enabled | 311 |
| 27. C2 Interface                                       |     |
| Figure 27.1. Typical C2 Pin Sharing                    | 322 |





Figure 3.7. Typical QFN-24 Landing Diagram





Figure 4.1. Active Mode Current (External CMOS Clock)





Figure 4.5. Typical DC-DC Converter Efficiency (Low Current, VDD/DC+ = 2 V)



### 5.2.2. Tracking Modes

Each ADC0 conversion must be preceded by a minimum tracking time in order for the converted result to be accurate. The minimum tracking time is given in Table 4.9. The ADOTM bit in register ADC0CN controls the ADC0 track-and-hold mode. In its default state when Burst Mode is disabled, the ADC0 input is continuously tracked, except when a conversion is in progress. When the ADOTM bit is logic 1, ADC0 operates in low-power track-and-hold mode. In this mode, each conversion is preceded by a tracking period of 3 SAR clocks (after the start-of-conversion signal). When the CNVSTR signal is used to initiate conversions in low-power tracking mode, ADC0 tracks only when CNVSTR is low; conversion begins on the rising edge of CNVSTR (see Figure 5.2). Tracking can also be disabled (shutdown) when the device is in low power standby or sleep modes. Low-power track-and-hold mode is also useful when AMUX settings are frequently changed, due to the settling time requirements described in "5.2.4. Settling Time Requirements" on page 70.



Figure 5.2. 10-Bit ADC Track and Conversion Example Timing (BURSTEN = 0)



## SFR Definition 5.5. ADC0TK: ADC0 Burst Mode Track Time

| Bit                                                                         | 7                                                                                                                                                                                                                                                                                                                                        | 6                                                                             | 5                                                                                                                                                                                                                                                                                                                                      | 4         | 3        | 2 | 1 | 0 |  |  |
|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|---|---|---|--|--|
| Name                                                                        | AD0TK[5:0]                                                                                                                                                                                                                                                                                                                               |                                                                               |                                                                                                                                                                                                                                                                                                                                        |           |          |   |   |   |  |  |
| Туре                                                                        | R                                                                                                                                                                                                                                                                                                                                        | R                                                                             |                                                                                                                                                                                                                                                                                                                                        | R/W       |          |   |   |   |  |  |
| Reset         0         0         0         1         0         1         1 |                                                                                                                                                                                                                                                                                                                                          |                                                                               |                                                                                                                                                                                                                                                                                                                                        |           |          | 1 | 0 |   |  |  |
| SFR P                                                                       | age = 0xF; SI                                                                                                                                                                                                                                                                                                                            | R Address =                                                                   | = 0xBD                                                                                                                                                                                                                                                                                                                                 |           |          |   |   |   |  |  |
| Bit                                                                         | Name                                                                                                                                                                                                                                                                                                                                     |                                                                               |                                                                                                                                                                                                                                                                                                                                        |           | Function |   |   |   |  |  |
| 7:6                                                                         | Unused                                                                                                                                                                                                                                                                                                                                   | <b>Unused.</b><br>Read = 00b                                                  | ; Write = Do                                                                                                                                                                                                                                                                                                                           | n't Care. |          |   |   |   |  |  |
| 5:0<br>Notes                                                                | ADOTK[5:0]                                                                                                                                                                                                                                                                                                                               | ADC0 Burst<br>Sets the tim<br>The ADC0 I<br>equation:<br>AD0TK<br>or<br>Ttrac | Read = 00b; Write = Don't Care.<br><b>DCO Burst Mode Track Time.</b><br>Sets the time delay between consecutive conversions performed in Burst Mode.<br>The ADCO Burst Mode Track time is programmed according to the following<br>equation:<br>$AD0TK = 63 - \left(\frac{Ttrack}{50ns} - 1\right)$<br>or<br>Ttrack = (64 - AD0TK)50ns |           |          |   |   |   |  |  |
| 140162                                                                      | <ul> <li>Notes: If AD0TM is set to 1, an additional 3 SAR clock cycles of Track time will be inserted prior to starting the conversion.</li> <li>The Burst Mode Track delay is not inserted prior to the first conversion. The required tracking time for the first conversion should be met by the Burst Mode Power-Up Time.</li> </ul> |                                                                               |                                                                                                                                                                                                                                                                                                                                        |           |          |   |   |   |  |  |



## SFR Definition 5.6. ADC0H: ADC0 Data Word High Byte

| Bit   | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|------------|---|---|---|---|---|---|---|--|
| Name  | ADC0[15:8] |   |   |   |   |   |   |   |  |
| Туре  | R/W        |   |   |   |   |   |   |   |  |
| Reset | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

SFR Page = 0x0; SFR Address = 0xBE

| Bit   | Name                         | Description                                                           | Read                                                                                                               | Write                                                                                       |
|-------|------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| 7:0   | ADC0[15:8]                   | ADC0 Data Word High Byte.                                             | Most Significant Byte of the<br>16-bit ADC0 Accumulator<br>formatted according to the<br>settings in AD0SJST[2:0]. | Set the most significant<br>byte of the 16-bit ADC0<br>Accumulator to the value<br>written. |
| Note: | If Accumulator should not be | shifting is enabled, the most sig<br>written when the SYNC bit is set | nificant bits of the value read w<br>t to 1.                                                                       | ill be zeros. This register                                                                 |

### SFR Definition 5.7. ADC0L: ADC0 Data Word Low Byte

| Bit   | 7         | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|-----------|---|---|---|---|---|---|---|--|
| Name  | ADC0[7:0] |   |   |   |   |   |   |   |  |
| Туре  | R/W       |   |   |   |   |   |   |   |  |
| Reset | 0         | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |

SFR Page = 0x0; SFR Address = 0xBD;

| Bit   | Name                             | Description                                                             | Read                                                                                                                | Write                                                                                        |
|-------|----------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| 7:0   | ADC0[7:0]                        | ADC0 Data Word Low Byte.                                                | Least Significant Byte of the<br>16-bit ADC0 Accumulator<br>formatted according to the<br>settings in AD0SJST[2:0]. | Set the least significant<br>byte of the 16-bit ADC0<br>Accumulator to the value<br>written. |
| Note: | If Accumulator<br>the accumulate | shifting is enabled, the most sig<br>or high byte. This register should | nificant bits of the value read will t<br>d not be written when the SYNC bi                                         | be the least significant bits of t is set to 1.                                              |



## SFR Definition 5.12. ADC0MX: ADC0 Input Channel Select

| Bit   | 7 | 6 | 5 | 4   | 3   | 2     | 1   | 0   |
|-------|---|---|---|-----|-----|-------|-----|-----|
| Name  |   |   |   |     |     | AD0MX |     |     |
| Туре  | R | R | R | R/W | R/W | R/W   | R/W | R/W |
| Reset | 0 | 0 | 0 | 1   | 1   | 1     | 1   | 1   |

#### SFR Page = 0x0; SFR Address = 0xBB

| Bit | Name   |             | Function                      |        |                                       |  |  |  |  |  |  |
|-----|--------|-------------|-------------------------------|--------|---------------------------------------|--|--|--|--|--|--|
| 7:5 | Unused | Unused.     | Jnused.                       |        |                                       |  |  |  |  |  |  |
|     |        | Read = 000  | b; Write = Don't Care.        |        |                                       |  |  |  |  |  |  |
| 4:0 | AD0MX  | AMUX0 Po    | sitive Input Selection.       |        |                                       |  |  |  |  |  |  |
|     |        | Selects the | positive input channel for AI | DC0.   |                                       |  |  |  |  |  |  |
|     |        | 00000:      | P0.0                          | 10000: | P2.0 (C8051F920/30 Only)              |  |  |  |  |  |  |
|     |        | 00001:      | P0.1                          | 10001: | P2.1 (C8051F920/30 Only)              |  |  |  |  |  |  |
|     |        | 00010:      | P0.2                          | 10010: | P2.2 (C8051F920/30 Only)              |  |  |  |  |  |  |
|     |        | 00011:      | P0.3                          | 10011: | P2.3 (C8051F920/30 Only)              |  |  |  |  |  |  |
|     |        | 00100:      | P0.4                          | 10100: | P2.4 (C8051F920/30 Only)              |  |  |  |  |  |  |
|     |        | 00101:      | P0.5                          | 10101: | P2.5 (C8051F920/30 Only)              |  |  |  |  |  |  |
|     |        | 00110:      | P0.6                          | 10110: | P2.6 (C8051F920/30 Only)              |  |  |  |  |  |  |
|     |        | 00111:      | P0.7                          | 10111: | Reserved.                             |  |  |  |  |  |  |
|     |        | 01000:      | P1.0                          | 11000: | Reserved.                             |  |  |  |  |  |  |
|     |        | 01001:      | P1.1                          | 11001: | Reserved.                             |  |  |  |  |  |  |
|     |        | 01010:      | P1.2                          | 11010: | Reserved.                             |  |  |  |  |  |  |
|     |        | 01011:      | P1.3                          | 11011: | Temperature Sensor                    |  |  |  |  |  |  |
|     |        | 01100:      | P1.4                          | 11100: | VBAT Supply Voltage                   |  |  |  |  |  |  |
|     |        | 01101:      | P1.5                          |        | (0.9–1.8 V) or (1.8–3.6 V)            |  |  |  |  |  |  |
|     |        | 01110:      | P1.6                          | 11101: | Digital Supply Voltage                |  |  |  |  |  |  |
|     |        | 01111:      | P1.7 (C8051F920/30            |        | (VREG0 Output, 1.7 V Typical)         |  |  |  |  |  |  |
|     |        |             | Only)                         | 11110: | VDD/DC+ Supply Voltage<br>(1.8–3.6 V) |  |  |  |  |  |  |
|     |        |             |                               | 11111: | Ground                                |  |  |  |  |  |  |



### 5.6.1. Calibration

The uncalibrated temperature sensor output is extremely linear and suitable for relative temperature measurements (see Table 4.10 for linearity specifications). For absolute temperature measurements, offset and/or gain calibration is recommended. Typically a 1-point (offset) calibration includes the following steps:

- Step 1. Control/measure the ambient temperature (this temperature must be known).
- Step 2. Power the device, and delay for a few seconds to allow for self-heating.
- Step 3. Perform an ADC conversion with the temperature sensor selected as the positive input and GND selected as the negative input.
- Step 4. Calculate the offset characteristics, and store this value in non-volatile memory for use with subsequent temperature sensor measurements.

Figure 5.9 shows the typical temperature sensor error assuming a 1-point calibration at 25 °C. **Parameters that affect ADC measurement, in particular the voltage reference value, will also affect temperature measurement.** 

A single-point offset measurement of the temperature sensor is performed on each device during production test. The measurement is performed at 25 °C  $\pm$ 5 °C, using the ADC with the internal high speed reference buffer selected as the Voltage Reference. The direct ADC result of the measurement is stored in the SFR registers TOFFH and TOFFL, shown in SFR Definition 5.13 and SFR Definition 5.14.







### 9.1. Program Memory

The CIP-51 core has a 64 kB program memory space. The C8051F93x-C8051F92x implements 64 kB (C8051F930/1) or 32 kB (C8051F920/1) of this program memory space as in-system, re-programmable Flash memory, organized in a contiguous block from addresses 0x0000 to 0xFBFF (C8051F930/1) or 0x7FFF (C8051F920/1). The address 0xFBFF (C8051F930/1) or 0x7FFF (C8051F920/1). The addresses 0xFBFF (C8051F930/1) or 0x7FFF (C8051F920/1) serves as the security lock byte for the device. Any addresses above the lock byte are reserved.



Figure 9.2. Flash Program Memory Map

### 9.1.1. MOVX Instruction and Program Memory

The MOVX instruction in an 8051 device is typically used to access external data memory. On the C8051F93x-C8051F92x devices, the MOVX instruction is normally used to read and write on-chip XRAM, but can be re-configured to write and erase on-chip Flash memory space. MOVC instructions are always used to read Flash memory, while MOVX write instructions are used to erase and write Flash. This Flash access feature provides a mechanism for the C8051F93x-C8051F92x to update program code and use the program memory space for non-volatile data storage. Refer to Section "13. Flash Memory" on page 145 for further details.

Rev. 1.2



### SFR Definition 11.1. SFR Page: SFR Page

| Bit   | 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|--------------|---|---|---|---|---|---|---|
| Name  | SFRPAGE[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W          |   |   |   |   |   |   |   |
| Reset | 0            | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

SFR Page = All Pages; SFR Address = 0xA7

| Bit | Name         | Function                                                                                    |
|-----|--------------|---------------------------------------------------------------------------------------------|
| 7:0 | SFRPAGE[7:0] | SFR Page.                                                                                   |
|     |              | Specifies the SFR Page used when reading, writing, or modifying special function registers. |

### Table 11.3. Special Function Registers

SFRs are listed in alphabetical order. All undefined SFR locations are reserved

| Register | Address | SFR Page | Description                      | Page |
|----------|---------|----------|----------------------------------|------|
| ACC      | 0xE0    | All      | Accumulator                      | 107  |
| ADC0AC   | 0xBA    | 0x0      | ADC0 Accumulator Configuration   | 74   |
| ADC0CF   | 0xBC    | 0x0      | ADC0 Configuration               | 73   |
| ADC0CN   | 0xE8    | 0x0      | ADC0 Control                     | 72   |
| ADC0GTH  | 0xC4    | 0x0      | ADC0 Greater-Than Compare High   | 78   |
| ADC0GTL  | 0xC3    | 0x0      | ADC0 Greater-Than Compare Low    | 78   |
| ADC0H    | 0xBE    | 0x0      | ADC0 High                        | 77   |
| ADC0L    | 0xBD    | 0x0      | ADC0 Low                         | 77   |
| ADC0LTH  | 0xC6    | 0x0      | ADC0 Less-Than Compare Word High | 79   |
| ADC0LTL  | 0xC5    | 0x0      | ADC0 Less-Than Compare Word Low  | 79   |
| ADC0MX   | 0xBB    | 0x0      | AMUX0 Channel Select             | 82   |
| ADC0PWR  | 0xBA    | 0xF      | ADC0 Burst Mode Power-Up Time    | 75   |
| ADC0TK   | 0xBD    | 0xF      | ADC0 Tracking Control            | 76   |
| В        | 0xF0    | All      | B Register                       | 107  |
| CKCON    | 0x8E    | 0x0      | Clock Control                    | 279  |
| CLKSEL   | 0xA9    | All      | Clock Select                     | 193  |
| CPT0CN   | 0x9B    | 0x0      | Comparator0 Control              | 94   |
| CPT0MD   | 0x9D    | 0x0      | Comparator0 Mode Selection       | 94   |
| CPT0MX   | 0x9F    | 0x0      | Comparator0 Mux Selection        | 98   |
| CPT1CN   | 0x9A    | 0x0      | Comparator1 Control              | 95   |



### **12.3.** Interrupt Priorities

Each interrupt source can be individually programmed to one of two priority levels: low or high. A low priority interrupt service routine can be preempted by a high priority interrupt. A high priority interrupt cannot be preempted. If a high priority interrupt preempts a low priority interrupt, the low priority interrupt will finish execution after the high priority interrupt completes. Each interrupt has an associated interrupt priority bit in in the Interrupt Priority and Extended Interrupt Priority registers used to configure its priority level. Low priority is the default.

If two interrupts are recognized simultaneously, the interrupt with the higher priority is serviced first. If both interrupts have the same priority level, a fixed priority order is used to arbitrate. See Table 12.1 on page 135 to determine the fixed priority order used to arbitrate between simultaneously recognized interrupts.

### 12.4. Interrupt Latency

Interrupt response time depends on the state of the CPU when the interrupt occurs. Pending interrupts are sampled and priority decoded each system clock cycle. Therefore, the fastest possible response time is 7 system clock cycles: 1 clock cycle to detect the interrupt, 1 clock cycle to execute a single instruction, and 5 clock cycles to complete the LCALL to the ISR. If an interrupt is pending when a RETI is executed, a single instruction is executed before an LCALL is made to service the pending interrupt. Therefore, the maximum response time for an interrupt (when no other interrupt is currently being serviced or the new interrupt is of greater priority) occurs when the CPU is performing an RETI instruction followed by a DIV as the next instruction. In this case, the response time is 19 system clock cycles: 1 clock cycle to detect the interrupt, 5 clock cycles to execute the RETI, 8 clock cycles to complete the DIV instruction and 5 clock cycles to execute the LCALL to the ISR. If the CPU is executing an ISR for an interrupt with equal or higher priority, the new interrupt will not be serviced until the current ISR completes, including the RETI and following instruction.



## SFR Definition 12.7. IT01CF: INT0/INT1 Configuration

| Bit   | 7     | 6   | 5          | 4 | 3     | 2          | 1 | 0 |  |  |  |
|-------|-------|-----|------------|---|-------|------------|---|---|--|--|--|
| Name  | IN1PL |     | IN1SL[2:0] |   | IN0PL | IN0SL[2:0] |   |   |  |  |  |
| Туре  | R/W   | R/W |            |   | R/W   | R/W        |   |   |  |  |  |
| Reset | 0     | 0   | 0          | 0 | 0     | 0          | 0 | 1 |  |  |  |

### SFR Page = 0x0; SFR Address = 0xE4

| Bit | Name       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | IN1PL      | INT1 Polarity.<br>0: INT1 input is active low.<br>1: INT1 input is active high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 6:4 | IN1SL[2:0] | <b>INT1</b> Port Pin Selection Bits.<br>These bits select which Port pin is assigned to INT1. Note that this pin assignment is independent of the Crossbar; INT1 will monitor the assigned Port pin without disturbing the peripheral that has been assigned the Port pin via the Crossbar. The Crossbar will not assign the Port pin to a peripheral if it is configured to skip the selected pin.<br>000: Select P0.0<br>001: Select P0.1<br>010: Select P0.2<br>011: Select P0.3<br>100: Select P0.4<br>101: Select P0.5<br>110: Select P0.6<br>111: Select P0.7 |
| 3   | IN0PL      | INTO Polarity.<br>0: INTO input is active low.<br>1: INTO input is active high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2:0 | INOSL[2:0] | INTO Port Pin Selection Bits.<br>These bits select which Port pin is assigned to INTO. Note that this pin assignment is<br>independent of the Crossbar; INTO will monitor the assigned Port pin without disturb-<br>ing the peripheral that has been assigned the Port pin via the Crossbar. The Crossbar<br>will not assign the Port pin to a peripheral if it is configured to skip the selected pin.<br>000: Select P0.0<br>001: Select P0.1<br>010: Select P0.2<br>011: Select P0.3<br>100: Select P0.4<br>101: Select P0.5<br>110: Select P0.7                 |





Figure 19.2. 25 MHz External Crystal Example

**Important Note on External Crystals:** Crystal oscillator circuits are quite sensitive to PCB layout. The crystal should be placed as close as possible to the XTAL pins on the device. The traces should be as short as possible and shielded with ground plane from any other traces which could introduce noise or interference.

When using an external crystal, the external oscillator drive circuit must be configured by software for *Crystal Oscillator Mode* or *Crystal Oscillator Mode with divide by 2 stage*. The divide by 2 stage ensures that the clock derived from the external oscillator has a duty cycle of 50%. The External Oscillator Frequency Control value (XFCN) must also be specified based on the crystal frequency. The selection should be based on Table 19.1. For example, a 25 MHz crystal requires an XFCN setting of 111b.

| XFCN | Crystal Frequency                         | Bias Current | Typical Supply Current<br>(VDD = 2.4 V) |
|------|-------------------------------------------|--------------|-----------------------------------------|
| 000  | f ≤ 20 kHz                                | 0.5 µA       | 3.0 µA, f = 32.768 kHz                  |
| 001  | 20 kHz < f ≤ 58 kHz                       | 1.5 µA       | 4.8 µA, f = 32.768 kHz                  |
| 010  | 58 kHz < f ≤ 155 kHz                      | 4.8 µA       | 9.6 µA, f = 32.768 kHz                  |
| 011  | 155 kHz < f ≤ 415 kHz                     | 14 µA        | 28 µA, f = 400 kHz                      |
| 100  | 415 kHz $<$ f $\leq$ 1.1 MHz              | 40 µA        | 71 µA, f = 400 kHz                      |
| 101  | $1.1 \text{ MHz} < f \le 3.1 \text{ MHz}$ | 120 µA       | 193 µA, f = 400 kHz                     |
| 110  | $3.1 \text{ MHz} < f \le 8.2 \text{ MHz}$ | 550 µA       | 940 µA, f = 8 MHz                       |
| 111  | $8.2 \text{ MHz} < f \le 25 \text{ MHz}$  | 2.6 mA       | 3.9 mA, f = 25 MHz                      |

Table 19.1. Recommended XFCN Settings for Crystal Mode

When the crystal oscillator is first enabled, the external oscillator valid detector allows software to determine when the external system clock has stabilized. Switching to the external oscillator before the crystal oscillator has stabilized can result in unpredictable behavior. The recommended procedure for starting the crystal is:

- 1. Configure XTAL1 and XTAL2 for analog I/O and disable the digital output drivers.
- 2. Configure and enable the external oscillator.
- 3. Poll for XTLVLD  $\geq$  1.
- 4. Switch the system clock to the external oscillator.



## SFR Definition 21.1. XBR0: Port I/O Crossbar Register 0

| Bit   | 7     | 6    | 5     | 4    | 3      | 2 1   |       | 0     |
|-------|-------|------|-------|------|--------|-------|-------|-------|
| Name  | CP1AE | CP1E | CP0AE | CP0E | SYSCKE | SMB0E | SPI0E | URT0E |
| Туре  | R/W   | R/W  | R/W   | R/W  | R/W    | R/W   | R/W   | R/W   |
| Reset | 0     | 0    | 0     | 0    | 0      | 0     | 0     | 0     |

### SFR Page = 0x0; SFR Address = 0xE1

| Bit     | Name          | Function                                                                    |
|---------|---------------|-----------------------------------------------------------------------------|
| 7       | CP1AE         | Comparator1 Asynchronous Output Enable.                                     |
|         |               | 0: Asynchronous CP1 output unavailable at Port pin.                         |
|         |               | 1: Asynchronous CP1 output routed to Port pin.                              |
| 6       | CP1E          | Comparator1 Output Enable.                                                  |
|         |               | 0: CP1 output unavailable at Port pin.<br>1: CP1 output routed to Port pin. |
| 5       | CPOAF         | Comparator() Asynchronous Output Enable                                     |
| 0       |               | 0: Asynchronous CP0 output unavailable at Port pin                          |
|         |               | 1: Asynchronous CP0 output routed to Port pin.                              |
| 4       | CP0E          | Comparator0 Output Enable.                                                  |
|         |               | 0: CP1 output unavailable at Port pin.                                      |
|         |               | 1: CP1 output routed to Port pin.                                           |
| 3       | SYSCKE        | SYSCLK Output Enable.                                                       |
|         |               | 0: SYSCLK output unavailable at Port pin.                                   |
|         |               | 1: SYSCLK output routed to Port pin.                                        |
| 2       | SMB0E         | SMBus I/O Enable.                                                           |
|         |               | 0: SMBus I/O unavailable at Port pin.                                       |
|         |               | 1: SDA and SCL routed to Port pins.                                         |
| 1       | SPI0E         | SPI0 I/O Enable                                                             |
|         |               | 0: SPI0 I/O unavailable at Port pin.                                        |
|         |               | 1: SCK, MISO, and MOSI (for SPI0) routed to Port pins.                      |
|         |               |                                                                             |
| 0       | URT0E         | UARTO Output Enable.                                                        |
|         |               | 0: UART I/O unavailable at Port pin.                                        |
|         |               |                                                                             |
| Note: S | SPI0 can be a | ssigned either 3 or 4 Port I/O pins.                                        |



### 22.4.1. SMBus Configuration Register

The SMBus Configuration register (SMB0CF) is used to enable the SMBus Master and/or Slave modes, select the SMBus clock source, and select the SMBus timing and timeout options. When the ENSMB bit is set, the SMBus is enabled for all master and slave events. Slave events may be disabled by setting the INH bit. With slave events inhibited, the SMBus interface will still monitor the SCL and SDA pins; however, the interface will NACK all received addresses and will not generate any slave interrupts. When the INH bit is set, all slave events will be inhibited following the next START (interrupts will continue for the duration of the current transfer).

| SMBCS1 | SMBCS0 | SMBus Clock Source         |
|--------|--------|----------------------------|
| 0      | 0      | Timer 0 Overflow           |
| 0      | 1      | Timer 1 Overflow           |
| 1      | 0      | Timer 2 High Byte Overflow |
| 1      | 1      | Timer 2 Low Byte Overflow  |

 Table 22.1. SMBus Clock Source Selection

The SMBCS1–0 bits select the SMBus clock source, which is used only when operating as a master or when the Free Timeout detection is enabled. When operating as a master, overflows from the selected source determine the absolute minimum SCL low and high times as defined in Equation 22.1. The selected clock source may be shared by other peripherals so long as the timer is left running at all times. For example, Timer 1 overflows may generate the SMBus and UART baud rates simultaneously. Timer configuration is covered in Section "25. Timers" on page 278.

$$T_{HighMin} = T_{LowMin} = \frac{1}{f_{ClockSourceOverflow}}$$

### Equation 22.1. Minimum SCL High and Low Times

The selected clock source should be configured to establish the minimum SCL High and Low times as per Equation 22.1. When the interface is operating as a master (and SCL is not driven or extended by any other devices on the bus), the typical SMBus bit rate is approximated by Equation 22.2.

$$BitRate = \frac{f_{ClockSourceOverflow}}{3}$$

### Equation 22.2. Typical SMBus Bit Rate

Figure 22.4 shows the typical SCL generation described by Equation 22.2. Notice that  $T_{HIGH}$  is typically twice as large as  $T_{LOW}$ . The actual SCL output may vary due to other devices on the bus (SCL may be extended low by slower slave devices, or driven low by contending master devices). The bit rate when operating as a master will never exceed the limits defined by equation Equation 22.1.







## SFR Definition 22.1. SMB0CF: SMBus Clock/Configuration

| Bit   | 7     | 6   | 5    | 4       | 3      | 2      | 1    | 0      |  |
|-------|-------|-----|------|---------|--------|--------|------|--------|--|
| Name  | ENSMB | INH | BUSY | EXTHOLD | SMBTOE | SMBFTE | SMBC | S[1:0] |  |
| Туре  | R/W   | R/W | R    | R/W     | R/W    | R/W    | R/W  |        |  |
| Reset | 0     | 0   | 0    | 0       | 0      | 0      | 0    | 0      |  |

### SFR Page = 0x0; SFR Address = 0xC1

| Bit | Name       | Function                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ENSMB      | SMBus Enable.                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |            | This bit enables the SMBus interface when set to 1. When enabled, the interface constantly monitors the SDA and SCL pins.                                                                                                                                                                                                                                                                                                             |
| 6   | INH        | SMBus Slave Inhibit.                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |            | When this bit is set to logic 1, the SMBus does not generate an interrupt when slave events occur. This effectively removes the SMBus slave from the bus. Master Mode interrupts are not affected.                                                                                                                                                                                                                                    |
| 5   | BUSY       | SMBus Busy Indicator.                                                                                                                                                                                                                                                                                                                                                                                                                 |
|     |            | This bit is set to logic 1 by hardware when a transfer is in progress. It is cleared to logic 0 when a STOP or free-timeout is sensed.                                                                                                                                                                                                                                                                                                |
| 4   | EXTHOLD    | SMBus Setup and Hold Time Extension Enable.                                                                                                                                                                                                                                                                                                                                                                                           |
|     |            | This bit controls the SDA setup and hold times according to Table 22.2.<br>0: SDA Extended Setup and Hold Times disabled.<br>1: SDA Extended Setup and Hold Times enabled.                                                                                                                                                                                                                                                            |
| 3   | SMBTOE     | SMBus SCL Timeout Detection Enable.                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |            | This bit enables SCL low timeout detection. If set to logic 1, the SMBus forces<br>Timer 3 to reload while SCL is high and allows Timer 3 to count when SCL goes low.<br>If Timer 3 is configured to Split Mode, only the High Byte of the timer is held in reload<br>while SCL is high. Timer 3 should be programmed to generate interrupts at 25 ms,<br>and the Timer 3 interrupt service routine should reset SMBus communication. |
| 2   | SMBFTE     | SMBus Free Timeout Detection Enable.                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |            | When this bit is set to logic 1, the bus will be considered free if SCL and SDA remain high for more than 10 SMBus clock source periods.                                                                                                                                                                                                                                                                                              |
| 1:0 | SMBCS[1:0] | SMBus Clock Source Selection.                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |            | These two bits select the SMBus clock source, which is used to generate the SMBus<br>bit rate. The selected device should be configured according to Equation 22.1.<br>00: Timer 0 Overflow<br>01: Timer 1 Overflow<br>10:Timer 2 High Byte Overflow<br>11: Timer 2 Low Byte Overflow                                                                                                                                                 |



### 24.1. Signal Descriptions

The four signals used by each SPIn (MOSI, MISO, SCK, NSS) are described below.

### 24.1.1. Master Out, Slave In (MOSI)

The master-out, slave-in (MOSI) signal is an output from a master device and an input to slave devices. It is used to serially transfer data from the master to the slave. This signal is an output when SPIn is operating as a master anSPInd an input when SPIn is operating as a slave. Data is transferred most-significant bit first. When configured as a master, MOSI is driven by the MSB of the shift register in both 3- and 4-wire mode.

### 24.1.2. Master In, Slave Out (MISO)

The master-in, slave-out (MISO) signal is an output from a slave device and an input to the master device. It is used to serially transfer data from the slave to the master. This signal is an input when SPIn is operating as a master and an output when SPIn is operating as a slave. Data is transferred most-significant bit first. The MISO pin is placed in a high-impedance state when the SPI module is disabled and when the SPI operates in 4-wire mode as a slave that is not selected. When acting as a slave in 3-wire mode, MISO is always driven by the MSB of the shift register.

### 24.1.3. Serial Clock (SCK)

The serial clock (SCK) signal is an output from the master device and an input to slave devices. It is used to synchronize the transfer of data between the master and slave on the MOSI and MISO lines. SPIn generates this signal when operating as a master. The SCK signal is ignored by a SPI slave when the slave is not selected (NSS = 1) in 4-wire slave mode.

#### 24.1.4. Slave Select (NSS)

The function of the slave-select (NSS) signal is dependent on the setting of the NSSnMD1 and NSSnMD0 bits in the SPInCN register. There are three possible modes that can be selected with these bits:

- NSSMD[1:0] = 00: 3-Wire Master or 3-Wire Slave Mode: SPIn operates in 3-wire mode, and NSS is disabled. When operating as a slave device, SPIn is always selected in 3-wire mode. Since no select signal is present, SPIn must be the only slave on the bus in 3-wire mode. This is intended for point-to-point communication between a master and one slave.
- 2. NSSMD[1:0] = 01: 4-Wire Slave or Multi-Master Mode: SPIn operates in 4-wire mode, and NSS is enabled as an input. When operating as a slave, NSS selects the SPIn device. When operating as a master, a 1-to-0 transition of the NSS signal disables the master function of SPIn so that multiple master devices can be used on the same SPI bus.
- NSSMD[1:0] = 1x: 4-Wire Master Mode: SPIn operates in 4-wire mode, and NSS is enabled as an output. The setting of NSSMD0 determines what logic level the NSS pin will output. This configuration should only be used when operating SPIn as a master device.

See Figure 24.2, Figure 24.3, and Figure 24.4 for typical connection diagrams of the various operational modes. **Note that the setting of NSSMD bits affects the pinout of the device.** When in 3-wire master or 3-wire slave mode, the NSS pin will not be mapped by the crossbar. In all other modes, the NSS signal will be mapped to a pin on the device. See Section "21. Port Input/Output" on page 212 for general purpose port I/O and crossbar information.



| Parameter                 | Description                                                         | Min                          | Max                     | Units |
|---------------------------|---------------------------------------------------------------------|------------------------------|-------------------------|-------|
| Master Mode               | <b>Timing</b> <sup>*</sup> (See Figure 24.8 and Figure 24.9)        | ·                            |                         |       |
| т <sub>мскн</sub>         | SCK High Time                                                       | 1 x T <sub>SYSCLK</sub>      | _                       | ns    |
| T <sub>MCKL</sub>         | SCK Low Time                                                        | 1 x T <sub>SYSCLK</sub>      | —                       | ns    |
| T <sub>MIS</sub>          | MISO Valid to SCK Shift Edge                                        | 1 x T <sub>SYSCLK</sub> + 20 | —                       | ns    |
| т <sub>мін</sub>          | SCK Shift Edge to MISO Change                                       | 0                            | —                       | ns    |
| Slave Mode T              | <b>iming</b> <sup>*</sup> (See Figure 24.10 and Figure 24.11)       |                              |                         |       |
| T <sub>SE</sub>           | NSS Falling to First SCK Edge                                       | 2 x T <sub>SYSCLK</sub>      | _                       | ns    |
| T <sub>SD</sub>           | Last SCK Edge to NSS Rising                                         | 2 x T <sub>SYSCLK</sub>      | —                       | ns    |
| T <sub>SEZ</sub>          | NSS Falling to MISO Valid                                           | —                            | 4 x T <sub>SYSCLK</sub> | ns    |
| T <sub>SDZ</sub>          | NSS Rising to MISO High-Z                                           | —                            | 4 x T <sub>SYSCLK</sub> | ns    |
| т <sub>скн</sub>          | SCK High Time                                                       | 5 x T <sub>SYSCLK</sub>      | —                       | ns    |
| Т <sub>СКL</sub>          | SCK Low Time                                                        | 5 x T <sub>SYSCLK</sub>      | —                       | ns    |
| T <sub>SIS</sub>          | MOSI Valid to SCK Sample Edge                                       | 2 x T <sub>SYSCLK</sub>      | —                       | ns    |
| T <sub>SIH</sub>          | SCK Sample Edge to MOSI Change                                      | 2 x T <sub>SYSCLK</sub>      | —                       | ns    |
| т <sub>ѕон</sub>          | SCK Shift Edge to MISO Change                                       | —                            | 4 x T <sub>SYSCLK</sub> | ns    |
| T <sub>SLH</sub>          | Last SCK Edge to MISO Change<br>(CKPHA = 1 ONLY)                    | 6 x T <sub>SYSCLK</sub>      | 8 x T <sub>SYSCLK</sub> | ns    |
| *Note: T <sub>SYSCL</sub> | $\frac{1}{2}$ is equal to one period of the device system clock (SY | /SCLK).                      |                         |       |

Table 24.1. SPI Slave Timing Parameters



### 26.3. Capture/Compare Modules

Each module can be configured to operate independently in one of six operation modes: edge-triggered capture, software timer, high speed output, frequency output, 8 to 11-bit pulse width modulator, or 16-bit pulse width modulator. Each module has Special Function Registers (SFRs) associated with it in the CIP-51 system controller. These registers are used to exchange data with a module and configure the module's mode of operation. Table 26.2 summarizes the bit settings in the PCA0CPMn and PCA0PWM registers used to select the PCA capture/compare module's operating mode. Note that all modules set to use 8, 9, 10, or 11-bit PWM mode must use the same cycle length (8-11 bits). Setting the ECCFn bit in a PCA0CPMn register enables the module's CCFn interrupt.

| Operational Mode                            | PCA0CPMn |   |   |   |   |   |   |   |   | PCA0PWM |   |     |     |  |
|---------------------------------------------|----------|---|---|---|---|---|---|---|---|---------|---|-----|-----|--|
| Bit Number                                  | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6       | 5 | 4–2 | 1–0 |  |
| Capture triggered by positive edge on CEXn  | Х        | Х | 1 | 0 | 0 | 0 | 0 | А | 0 | Х       | В | XXX | XX  |  |
| Capture triggered by negative edge on CEXn  | Х        | Х | 0 | 1 | 0 | 0 | 0 | А | 0 | Х       | В | XXX | XX  |  |
| Capture triggered by any transition on CEXn | Х        | Х | 1 | 1 | 0 | 0 | 0 | А | 0 | Х       | В | XXX | XX  |  |
| Software Timer                              | Х        | С | 0 | 0 | 1 | 0 | 0 | А | 0 | Х       | В | XXX | XX  |  |
| High Speed Output                           | Х        | С | 0 | 0 | 1 | 1 | 0 | А | 0 | Х       | В | XXX | XX  |  |
| Frequency Output                            | Х        | С | 0 | 0 | 0 | 1 | 1 | А | 0 | Х       | В | XXX | XX  |  |
| 8-Bit Pulse Width Modulator (Note 7)        | 0        | С | 0 | 0 | Е | 0 | 1 | А | 0 | Х       | В | XXX | 00  |  |
| 9-Bit Pulse Width Modulator (Note 7)        | 0        | С | 0 | 0 | Е | 0 | 1 | А | D | Х       | В | XXX | 01  |  |
| 10-Bit Pulse Width Modulator (Note 7)       | 0        | С | 0 | 0 | Е | 0 | 1 | А | D | Х       | В | XXX | 10  |  |
| 11-Bit Pulse Width Modulator (Note 7)       | 0        | С | 0 | 0 | Е | 0 | 1 | А | D | Х       | В | XXX | 11  |  |
| 16-Bit Pulse Width Modulator                | 1        | С | 0 | 0 | Е | 0 | 1 | А | 0 | Х       | В | XXX | XX  |  |
| Notes:                                      |          |   |   |   |   |   |   |   |   |         |   |     |     |  |

#### Table 26.2. PCA0CPM and PCA0PWM Bit Settings for PCA Capture/Compare Modules

1. X = Don't Care (no functional difference for individual module if 1 or 0).

- 2. A = Enable interrupts for this module (PCA interrupt triggered on CCFn set to 1).
- 3. B = Enable 8th, 9th, 10th or 11th bit overflow interrupt (Depends on setting of CLSEL[1:0]).
- **4.** C = When set to 0, the digital comparator is off. For high speed and frequency output modes, the associated pin will not toggle. In any of the PWM modes, this generates a 0% duty cycle (output = 0).
- 5. D = Selects whether the Capture/Compare register (0) or the Auto-Reload register (1) for the associated channel is accessed via addresses PCA0CPHn and PCA0CPLn.
- 6. E = When set, a match event will cause the CCFn flag for the associated channel to be set.
- 7. All modules set to 8, 9, 10 or 11-bit PWM mode use the same cycle length setting.

