

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                      |
|----------------------------|-------------------------------------------------------------|
| Core Processor             | 508                                                         |
| Core Size                  | 8-Bit                                                       |
| Speed                      | 40MHz                                                       |
| Connectivity               | I²C, LINbus, SCI, SPI                                       |
| Peripherals                | LVD, POR, PWM, WDT                                          |
| Number of I/O              | 25                                                          |
| Program Memory Size        | 32KB (32K x 8)                                              |
| Program Memory Type        | FLASH                                                       |
| EEPROM Size                | 1K x 8                                                      |
| RAM Size                   | 1.5К х 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                 |
| Data Converters            | A/D 10x12b                                                  |
| Oscillator Type            | External                                                    |
| Operating Temperature      | -40°C ~ 125°C (TA)                                          |
| Mounting Type              | Surface Mount                                               |
| Package / Case             | 32-LQFP                                                     |
| Supplier Device Package    | 32-LQFP (7x7)                                               |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc9s08dn32amlc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# MC9S08DN60 Data Sheet

# Covers MC9S08DN60 MC9S08DN48 MC9S08DN32 MC9S08DN16

MC9S08DN60 Rev 3 6/2008

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc.

© Freescale Semiconductor, Inc., 2007-2008. All rights reserved.





### **Section Number**

Title

### Page

| 6.3.3                                                                              | Pull-up/Pull-down Resistors                                                                                                                                                                       | 82  |
|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 6.3.4                                                                              | Pin Interrupt Initialization                                                                                                                                                                      |     |
| Pin Beł                                                                            | navior in Stop Modes                                                                                                                                                                              | 82  |
| Parallel                                                                           | I/O and Pin Control Registers                                                                                                                                                                     | 83  |
| 6.5.1                                                                              | Port A Registers                                                                                                                                                                                  |     |
| 6.5.2                                                                              | Port B Registers                                                                                                                                                                                  |     |
| 6.5.3                                                                              | Port C Registers                                                                                                                                                                                  |     |
| 6.5.4                                                                              | Port D Registers                                                                                                                                                                                  |     |
| 6.5.5                                                                              | Port E Registers                                                                                                                                                                                  |     |
| 6.5.6                                                                              | Port F Registers                                                                                                                                                                                  | 102 |
| 6.5.7                                                                              | Port G Registers                                                                                                                                                                                  | 105 |
| Pin Beh<br>Parallel<br>6.5.1<br>6.5.2<br>6.5.3<br>6.5.4<br>6.5.5<br>6.5.6<br>6.5.7 | havior in Stop Modes<br>I/O and Pin Control Registers<br>Port A Registers<br>Port B Registers<br>Port C Registers<br>Port D Registers<br>Port E Registers<br>Port F Registers<br>Port F Registers |     |

# Chapter 7 Central Processor Unit (S08CPUV3)

| 7.1 | Introdu | ction                           | 109 |
|-----|---------|---------------------------------|-----|
|     | 7.1.1   | Features                        | 109 |
| 7.2 | Program | nmer's Model and CPU Registers  | 110 |
|     | 7.2.1   | Accumulator (A)                 | 110 |
|     | 7.2.2   | Index Register (H:X)            | 110 |
|     | 7.2.3   | Stack Pointer (SP)              | 111 |
|     | 7.2.4   | Program Counter (PC)            | 111 |
|     | 7.2.5   | Condition Code Register (CCR)   | 111 |
| 7.3 | Address | sing Modes                      | 113 |
|     | 7.3.1   | Inherent Addressing Mode (INH)  | 113 |
|     | 7.3.2   | Relative Addressing Mode (REL)  | 113 |
|     | 7.3.3   | Immediate Addressing Mode (IMM) | 113 |
|     | 7.3.4   | Direct Addressing Mode (DIR)    | 113 |
|     | 7.3.5   | Extended Addressing Mode (EXT)  | 114 |
|     | 7.3.6   | Indexed Addressing Mode         | 114 |
| 7.4 | Special | Operations                      | 115 |
|     | 7.4.1   | Reset Sequence                  | 115 |
|     | 7.4.2   | Interrupt Sequence              | 115 |
|     | 7.4.3   | Wait Mode Operation             | 116 |
|     | 7.4.4   | Stop Mode Operation             | 116 |
|     | 7.4.5   | BGND Instruction                | 117 |
| 7.5 | HCS08   | Instruction Set Summary         | 118 |

# Chapter 8 Multi-Purpose Clock Generator (S08MCGV1)

| 8.1 | Introduc | on12     | 9 |
|-----|----------|----------|---|
|     | 8.1.1    | Features | 1 |

MC9S08DN60 Series Data Sheet, Rev 3



#### **Table 4-6. FCDIV Register Field Descriptions**

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>DIVLD  | <ul> <li>Divisor Loaded Status Flag — When set, this read-only status flag indicates that the FCDIV register has been written since reset. Reset clears this bit and the first write to this register causes this bit to become set regardless of the data written.</li> <li>0 FCDIV has not been written since reset; erase and program operations disabled for Flash and EEPROM.</li> <li>1 FCDIV has been written since reset; erase and program operations enabled for Flash and EEPROM.</li> </ul>                                                                                                                                                                                                |
| 6<br>PRDIV8 | <ul> <li>Prescale (Divide) Flash and EEPROM Clock by 8 (This bit is write once.)</li> <li>0 Clock input to the Flash and EEPROM clock divider is the bus rate clock.</li> <li>1 Clock input to the Flash and EEPROM clock divider is the bus rate clock divided by 8.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 5:0<br>DIV  | <b>Divisor for Flash and EEPROM Clock Divider</b> — These bits are write once. The Flash and EEPROM clock divider divides the bus rate clock (or the bus rate clock divided by 8 if PRDIV8 = 1) by the value in the 6-bit DIV field plus one. The resulting frequency of the internal Flash and EEPROM clock must fall within the range of 200 kHz to 150 kHz for proper Flash and EEPROM operations. Program/Erase timing pulses are one cycle of this internal Flash and EEPROM clock which corresponds to a range of 5 $\mu$ s to 6.7 $\mu$ s. The automated programming logic uses an integer number of these pulses to complete an erase or program operation. See Equation 4-1 and Equation 4-2. |

if PRDIV8 = 0 —  $f_{FCLK} = f_{Bus} \div (DIV + 1)$ Eqn. 4-1

Table 4-7 shows the appropriate values for PRDIV8 and DIV for selected bus frequencies.

| f <sub>Bus</sub> | PRDIV8<br>(Binary) | DIV<br>(Decimal) | f <sub>FCLK</sub> | Program/Erase Timing Pulse<br>(5 μs Min, 6.7 μs Max) |
|------------------|--------------------|------------------|-------------------|------------------------------------------------------|
| 20 MHz           | 1                  | 12               | 192.3 kHz         | 5.2 μs                                               |
| 10 MHz           | 0                  | 49               | 200 kHz           | 5 μs                                                 |
| 8 MHz            | 0                  | 39               | 200 kHz           | 5 μs                                                 |
| 4 MHz            | 0                  | 19               | 200 kHz           | 5 μs                                                 |
| 2 MHz            | 0                  | 9                | 200 kHz           | 5 μs                                                 |
| 1 MHz            | 0                  | 4                | 200 kHz           | 5 μs                                                 |
| 200 kHz          | 0                  | 0                | 200 kHz           | 5 μs                                                 |
| 150 kHz          | 0                  | 0                | 150 kHz           | 6.7 μs                                               |

#### 4.5.11.2 Flash and EEPROM Options Register (FOPT and NVOPT)

During reset, the contents of the nonvolatile location NVOPT are copied from Flash into FOPT. To change the value in this register, erase and reprogram the NVOPT location in Flash memory as usual and then issue a new MCU reset.



### 4.5.11.3 Flash and EEPROM Configuration Register (FCNFG)



### Figure 4-7. Flash Configuration Register (FCNFG)

<sup>1</sup> User must write a 1 to this bit. Failing to do so may result in unexpected behavior.

### Table 4-10. FCNFG Register Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6<br>EPGSEL | <ul> <li>EEPROM Page Select — This bit selects which EEPROM page is accessed in the memory map.</li> <li>0 Page 0 is in foreground of memory map. Page 1 is in background and can not be accessed.</li> <li>1 Page 1 is in foreground of memory map. Page 0 is in background and can not be accessed.</li> </ul>                                                                                                  |
| 5<br>KEYACC | <ul> <li>Enable Writing of Access Key — This bit enables writing of the backdoor comparison key. For more detailed information about the backdoor key mechanism, refer to Section 4.5.9, "Security."</li> <li>0 Writes to 0xFFB0–0xFFB7 are interpreted as the start of a Flash programming or erase command.</li> <li>1 Writes to NVBACKKEY (0xFFB0–0xFFB7) are interpreted as comparison key writes.</li> </ul> |

### 4.5.11.4 Flash and EEPROM Protection Register (FPROT and NVPROT)

The FPROT register defines which Flash and EEPROM sectors are protected against program and erase operations.

During the reset sequence, the FPROT register is loaded from the nonvolatile location NVPROT. To change the protection that will be loaded during the reset sequence, the sector containing NVPROT must be unprotected and erased, then NVPROT can be reprogrammed.

FPROT bits are readable at any time and writable as long as the size of the protected region is being increased. Any write to FPROT that attempts to decrease the size of the protected memory will be ignored.

Trying to alter data in any protected area will result in a protection violation error and the FPVIOL flag will be set in the FSTAT register. Mass erase is not possible if any one of the sectors is protected.



<sup>1</sup> Background commands can be used to change the contents of these bits in FPROT.

### Figure 4-8. Flash and EEPROM Protection Register (FPROT)

MC9S08DN60 Series Data Sheet, Rev 3



An output pin can be selected to have high output drive strength by setting the corresponding bit in the drive strength select register (PTxDSn). When high drive is selected, a pin is capable of sourcing and sinking greater current. Even though every I/O pin can be selected as high drive, the user must ensure that the total current source and sink limits for the MCU are not exceeded. Drive strength selection is intended to affect the DC behavior of I/O pins. However, the AC behavior is also affected. High drive allows a pin to drive a greater load with the same switching speed as a low drive enabled pin into a smaller load. Because of this, the EMC emissions may be affected by enabling pins as high drive.

# 6.3 Pin Interrupts

Port A, port B, and port D pins can be configured as external interrupt inputs and as an external means of waking the MCU from stop or wait low-power modes.



The block diagram for each port interrupt logic is shown Figure 6-2.

Figure 6-2. Port Interrupt Block Diagram

Writing to the PTxPSn bits in the port interrupt pin select register (PTxPS) independently enables or disables each port pin. Each port can be configured as edge sensitive or edge and level sensitive based on the PTxMOD bit in the port interrupt status and control register (PTxSC). Edge sensitivity can be software programmed to be either falling or rising; the level can be either low or high. The polarity of the edge or edge and level sensitivity is selected using the PTxESn bits in the port interrupt edge select register (PTxSC).

Synchronous logic is used to detect edges. Prior to detecting an edge, enabled port inputs must be at the deasserted logic level. A falling edge is detected when an enabled port input signal is seen as a logic 1 (the deasserted level) during one bus cycle and then a logic 0 (the asserted level) during the next cycle. A rising edge is detected when the input signal is seen as a logic 0 during one bus cycle and then a logic 1 during the next cycle.

# 6.3.1 Edge Only Sensitivity

A valid edge on an enabled port pin will set PTxIF in PTxSC. If PTxIE in PTxSC is set, an interrupt request will be presented to the CPU. Clearing of PTxIF is accomplished by writing a 1 to PTxACK in PTxSC.



# 6.5.5.5 Port E Drive Strength Selection Register (PTEDS)

| _      | 7      | 6      | 5      | 4      | 3      | 2      | 1                   | 0      |
|--------|--------|--------|--------|--------|--------|--------|---------------------|--------|
| R<br>W | PTEDS7 | PTEDS6 | PTEDS5 | PTEDS4 | PTEDS3 | PTEDS2 | PTEDS1 <sup>1</sup> | PTEDS0 |
| Reset: | 0      | 0      | 0      | 0      | 0      | 0      | 0                   | 0      |

Figure 6-36. Drive Strength Selection for Port E Register (PTEDS)

<sup>1</sup> PTEDS1 has no effect on the input-only PTE1 pin.

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTEDS[7:0] | <ul> <li>Output Drive Strength Selection for Port E Bits — Each of these control bits selects between low and high output drive for the associated PTE pin. For port E pins that are configured as inputs, these bits have no effect.</li> <li>0 Low output drive strength selected for port E bit n.</li> <li>1 High output drive strength selected for port E bit n.</li> </ul> |



Chapter 8 Multi-Purpose Clock Generator (S08MCGV1)

- c) MCGC1 = 0x98 (%10011000)
  - RDIV (bits 5-3) set to %011, or divide-by-8 because 8 MHz / 8= 1 MHz which is in the 1 MHz to 2 MHz range required by the PLL. In BLPE mode, the configuration of the RDIV does not matter because both the FLL and PLL are disabled. Changing them only sets up the the dividers for PLL usage in PBE mode
- d) MCGC3 = 0x44 (%01000100)
  - PLLS (bit 6) set to 1, selects the PLL. In BLPE mode, changing this bit only prepares the MCG for PLL usage in PBE mode
  - VDIV (bits 3-0) set to %0100, or multiply-by-16 because 1 MHz reference \* 16 = 16 MHz. In BLPE mode, the configuration of the VDIV bits does not matter because the PLL is disabled. Changing them only sets up the multiply value for PLL usage in PBE mode
- e) Loop until PLLST (bit 5) in MCGSC is set, indicating that the current source for the PLLS clock is the PLL
- 3. Then, BLPE mode transitions into PBE mode:
  - a) Clear LP (bit 3) in MCGC2 to 0 here to switch to PBE mode
  - b) Then loop until LOCK (bit 6) in MCGSC is set, indicating that the PLL has acquired lock
- 4. Last, PBE mode transitions into PEE mode:
  - a) MCGC1 = 0x18 (%00011000)
    - CLKS (bits7 and 6) in MCGSC1 set to %00 in order to select the output of the PLL as the system clock source
  - b) Loop until CLKST (bits 3 and 2) in MCGSC are %11, indicating that the PLL output is selected to feed MCGOUT in the current clock mode
    - Now, With an RDIV of divide-by-8, a BDIV of divide-by-1, and a VDIV of multiply-by-16, MCGOUT = [(8 MHz / 8) \* 16] / 1 = 16 MHz, and the bus frequency is MCGOUT / 2, or 8 MHz



Chapter 9 Analog Comparator (S08ACMPV3)

### 9.1.4 Block Diagram

The block diagram for the analog comparator module is shown Figure 9-2.



Figure 9-2. Analog Comparator (ACMP) Block Diagram

# 9.2 External Signal Description

The ACMP has two analog input pins, ACMPx+ and ACMPx– and one digital output pin ACMPxO. Each of these pins can accept an input voltage that varies across the full operating voltage range of the MCU. As shown in Figure 9-2, the ACMPx- pin is connected to the inverting input of the comparator, and the ACMPx+ pin is connected to the comparator non-inverting input if ACBGS is a 0. As shown in Figure 9-2, the ACMPxO pin can be enabled to drive an external pin.

The signal properties of ACMP are shown in Table 9-1.

| Signal | Function                                                    | I/O |
|--------|-------------------------------------------------------------|-----|
| ACMPx- | Inverting analog input to the ACMP.<br>(Minus input)        | I   |
| ACMPx+ | Non-inverting analog input to the ACMP.<br>(Positive input) | I   |
| ACMPxO | Digital output of the ACMP.                                 | 0   |

**Table 9-1. Signal Properties** 



# 9.3 Memory Map/Register Definition

The ACMP includes one register:

• An 8-bit status and control register

Refer to the direct-page register summary in the memory section of this document for the absolute address assignments for the ACMP register. This section refers to register and control bits only by their names and relative address offsets.

Some MCUs may have more than one ACMP, so register names include placeholder characters (x) to identify which ACMP is being referenced.

| Table | 9-2. | ACMP | Register | Summary |
|-------|------|------|----------|---------|
|-------|------|------|----------|---------|

| Name |   | 7 | 6     | 5   | 4 | 3   | 2     | 1 | 0 |
|------|---|---|-------|-----|---|-----|-------|---|---|
|      | R |   | ACBGS | ACE |   | ACO | ACOPE |   |   |
|      | W |   | 70000 |     |   |     |       |   |   |

# 9.3.1 ACMPx Status and Control Register (ACMPxSC)

ACMPxSC contains the status flag and control bits used to enable and configure the ACMP.



#### Figure 9-3. ACMPx Status and Control Register (ACMPxSC)

#### Table 9-3. ACMPxSC Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                                                                                                    |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ACME  | Analog Comparator Module Enable. Enables the ACMP module.<br>0 ACMP not enabled<br>1 ACMP is enabled                                                                                                                                                                                                                                           |
| 6<br>ACBGS | <ul> <li>Analog Comparator Bandgap Select. Selects between the bandgap reference voltage or the ACMPx+ pin as the input to the non-inverting input of the analog comparator.</li> <li>0 External pin ACMPx+ selected as non-inverting input to comparator</li> <li>1 Internal reference select as non-inverting input to comparator</li> </ul> |
| 5<br>ACF   | <ul> <li>Analog Comparator Flag. ACF is set when a compare event occurs. Compare events are defined by ACMOD.</li> <li>ACF is cleared by writing a one to it.</li> <li>0 Compare event has not occurred</li> <li>1 Compare event has occurred</li> </ul>                                                                                       |
| 4<br>ACIE  | Analog Comparator Interrupt Enable. Enables the interrupt from the ACMP. When ACIE is set, an interrupt is asserted when ACF is set.<br>0 Interrupt disabled<br>1 Interrupt enabled                                                                                                                                                            |



| ICR<br>(hex) | SCL<br>Divider | SDA Hold<br>Value | SCL Hold<br>(Start)<br>Value | SDA Hold<br>(Stop)<br>Value |
|--------------|----------------|-------------------|------------------------------|-----------------------------|
| 00           | 20             | 7                 | 6                            | 11                          |
| 01           | 22             | 7                 | 7                            | 12                          |
| 02           | 24             | 8                 | 8                            | 13                          |
| 03           | 26             | 8                 | 9                            | 14                          |
| 04           | 28             | 9                 | 10                           | 15                          |
| 05           | 30             | 9                 | 11                           | 16                          |
| 06           | 34             | 10                | 13                           | 18                          |
| 07           | 40             | 10                | 16                           | 21                          |
| 08           | 28             | 7                 | 10                           | 15                          |
| 09           | 32             | 7                 | 12                           | 17                          |
| 0A           | 36             | 9                 | 14                           | 19                          |
| 0B           | 40             | 9                 | 16                           | 21                          |
| 0C           | 44             | 11                | 18                           | 23                          |
| 0D           | 48             | 11                | 20                           | 25                          |
| 0E           | 56             | 13                | 24                           | 29                          |
| 0F           | 68             | 13                | 30                           | 35                          |
| 10           | 48             | 9                 | 18                           | 25                          |
| 11           | 56             | 9                 | 22                           | 29                          |
| 12           | 64             | 13                | 26                           | 33                          |
| 13           | 72             | 13                | 30                           | 37                          |
| 14           | 80             | 17                | 34                           | 41                          |
| 15           | 88             | 17                | 38                           | 45                          |
| 16           | 104            | 21                | 46                           | 53                          |
| 17           | 128            | 21                | 58                           | 65                          |
| 18           | 80             | 9                 | 38                           | 41                          |
| 19           | 96             | 9                 | 46                           | 49                          |
| 1A           | 112            | 17                | 54                           | 57                          |
| 1B           | 128            | 17                | 62                           | 65                          |
| 1C           | 144            | 25                | 70                           | 73                          |
| 1D           | 160            | 25                | 78                           | 81                          |
| 1E           | 192            | 33                | 94                           | 97                          |
| 1F           | 240            | 33                | 118                          | 121                         |

| Table 11-4. IIC Divider and Hold Value |
|----------------------------------------|
|----------------------------------------|

| ICR<br>(hex) | SCL<br>Divider | SDA Hold<br>Value | SCL Hold<br>(Start)<br>Value | SCL Hold<br>(Stop)<br>Value |
|--------------|----------------|-------------------|------------------------------|-----------------------------|
| 20           | 160            | 17                | 78                           | 81                          |
| 21           | 192            | 17                | 94                           | 97                          |
| 22           | 224            | 33                | 110                          | 113                         |
| 23           | 256            | 33                | 126                          | 129                         |
| 24           | 288            | 49                | 142                          | 145                         |
| 25           | 320            | 49                | 158                          | 161                         |
| 26           | 384            | 65                | 190                          | 193                         |
| 27           | 480            | 65                | 238                          | 241                         |
| 28           | 320            | 33                | 158                          | 161                         |
| 29           | 384            | 33                | 190                          | 193                         |
| 2A           | 448            | 65                | 222                          | 225                         |
| 2B           | 512            | 65                | 254                          | 257                         |
| 2C           | 576            | 97                | 286                          | 289                         |
| 2D           | 640            | 97                | 318                          | 321                         |
| 2E           | 768            | 129               | 382                          | 385                         |
| 2F           | 960            | 129               | 478                          | 481                         |
| 30           | 640            | 65                | 318                          | 321                         |
| 31           | 768            | 65                | 382                          | 385                         |
| 32           | 896            | 129               | 446                          | 449                         |
| 33           | 1024           | 129               | 510                          | 513                         |
| 34           | 1152           | 193               | 574                          | 577                         |
| 35           | 1280           | 193               | 638                          | 641                         |
| 36           | 1536           | 257               | 766                          | 769                         |
| 37           | 1920           | 257               | 958                          | 961                         |
| 38           | 1280           | 129               | 638                          | 641                         |
| 39           | 1536           | 129               | 766                          | 769                         |
| 3A           | 1792           | 257               | 894                          | 897                         |
| 3B           | 2048           | 257               | 1022                         | 1025                        |
| 3C           | 2304           | 385               | 1150                         | 1153                        |
| 3D           | 2560           | 385               | 1278                         | 1281                        |
| 3E           | 3072           | 513               | 1534                         | 1537                        |
| 3F           | 3840           | 513               | 1918                         | 1921                        |



# 11.3.3 IIC Control Register (IICC1)



Figure 11-5. IIC Control Register (IICC1)

| Table | 11-5. | IICC1 | Field | Descriptions |
|-------|-------|-------|-------|--------------|
|-------|-------|-------|-------|--------------|

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>IICEN | <ul><li>IIC Enable. The IICEN bit determines whether the IIC module is enabled.</li><li>0 IIC is not enabled</li><li>1 IIC is enabled</li></ul>                                                                                                                                                                                                                                                                     |
| 6<br>IICIE | <ul> <li>IIC Interrupt Enable. The IICIE bit determines whether an IIC interrupt is requested.</li> <li>IIC interrupt request not enabled</li> <li>IIC interrupt request enabled</li> </ul>                                                                                                                                                                                                                         |
| 5<br>MST   | <ul> <li>Master Mode Select. The MST bit changes from a 0 to a 1 when a start signal is generated on the bus and master mode is selected. When this bit changes from a 1 to a 0 a stop signal is generated and the mode of operation changes from master to slave.</li> <li>0 Slave mode</li> <li>1 Master mode</li> </ul>                                                                                          |
| 4<br>TX    | <ul> <li>Transmit Mode Select. The TX bit selects the direction of master and slave transfers. In master mode, this bit should be set according to the type of transfer required. Therefore, for address cycles, this bit is always high.</li> <li>When addressed as a slave, this bit should be set by software according to the SRW bit in the status register.</li> <li>0 Receive</li> <li>1 Transmit</li> </ul> |
| 3<br>ТХАК  | <ul> <li>Transmit Acknowledge Enable. This bit specifies the value driven onto the SDA during data acknowledge cycles for master and slave receivers.</li> <li>0 An acknowledge signal is sent out to the bus after receiving one data byte</li> <li>1 No acknowledge signal response is sent</li> </ul>                                                                                                            |
| 2<br>RSTA  | <b>Repeat start.</b> Writing a 1 to this bit generates a repeated start condition provided it is the current master. This bit is always read as cleared. Attempting a repeat at the wrong time results in loss of arbitration.                                                                                                                                                                                      |





#### NOTES:

1. If general call is enabled, a check must be done to determine whether the received address was a general call address (0x00). If the received address was a general call address, then the general call must be handled by user software.

2. When 10-bit addressing is used to address a slave, the slave sees an interrupt following the first byte of the extended address. User software must ensure that for this interrupt, the contents of IICD are ignored and not treated as a valid data transfer

#### Figure 11-12. Typical IIC Interrupt Routine

MC9S08DN60 Series Data Sheet, Rev 3



pin from a master and the MISO waveform applies to the MISO output from a slave. The  $\overline{SS}$  OUT waveform applies to the slave select output from a master (provided MODFEN and SSOE = 1). The master  $\overline{SS}$  output goes to active low one-half SPSCK cycle before the start of the transfer and goes back high at the end of the eighth bit time of the transfer. The  $\overline{SS}$  IN waveform applies to the slave select input of a slave.



Figure 12-10. SPI Clock Formats (CPHA = 1)

When CPHA = 1, the slave begins to drive its MISO output when  $\overline{SS}$  goes to active low, but the data is not defined until the first SPSCK edge. The first SPSCK edge shifts the first bit of data from the shifter onto the MOSI output of the master and the MISO output of the slave. The next SPSCK edge causes both the master and the slave to sample the data bit values on their MISO and MOSI inputs, respectively. At the third SPSCK edge, the SPI shifter shifts one bit position which shifts in the bit value that was just sampled, and shifts the second data bit value out the other end of the shifter to the MOSI and MISO outputs of the master and slave, respectively. When CHPA = 1, the slave's  $\overline{SS}$  input is not required to go to its inactive high level between transfers.

Figure 12-11 shows the clock formats when CPHA = 0. At the top of the figure, the eight bit times are shown for reference with bit 1 starting as the slave is selected ( $\overline{SS}$  IN goes low), and bit 8 ends at the last SPSCK edge. The MSB first and LSB first lines show the order of SPI data bits depending on the setting



Chapter 12 Serial Peripheral Interface (S08SPIV3)



| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>LBKDE | <ul> <li>LIN Break Detection Enable— LBKDE is used to select a longer break character detection length. While LBKDE is set, framing error (FE) and receive data register full (RDRF) flags are prevented from setting.</li> <li>0 Break character is detected at length of 10 bit times (11 if M = 1).</li> <li>1 Break character is detected at length of 11 bit times (12 if M = 1).</li> </ul>                                           |
| 0<br>RAF   | <ul> <li>Receiver Active Flag — RAF is set when the SCI receiver detects the beginning of a valid start bit, and RAF is cleared automatically when the receiver detects an idle line. This status flag can be used to check whether an SCI character is being received before instructing the MCU to go to stop mode.</li> <li>0 SCI receiver idle waiting for a start bit.</li> <li>1 SCI receiver active (RxD input not idle).</li> </ul> |

#### Table 13-6. SCI1S2 Field Descriptions (continued)

<sup>1</sup> Setting RXINV inverts the RxD input for all cases: data bits, start and stop bits, break, and idle.

When using an internal oscillator in a LIN system, it is necessary to raise the break detection threshold by one bit time. Under the worst case timing conditions allowed in LIN, it is possible that a 0x00 data character can appear to be 10.26 bit times long at a slave which is running 14% faster than the master. This would trigger normal break detection circuitry which is designed to detect a 10 bit break symbol. When the LBKDE bit is set, framing errors are inhibited and the break detection threshold changes from 10 bits to 11 bits, preventing false detection of a 0x00 data character as a LIN break symbol.

# 13.2.6 SCI Control Register 3 (SCI1C3)



### Figure 13-10. SCI Control Register 3 (SCI1C3)

 Table 13-7. SCI1C3 Field Descriptions

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>R8    | <b>Ninth Data Bit for Receiver</b> — When the SCI is configured for 9-bit data (M = 1), R8 can be thought of as a ninth receive data bit to the left of the MSB of the buffered data in the SCI1D register. When reading 9-bit data, read R8 before reading SCI1D because reading SCI1D completes automatic flag clearing sequences which could allow R8 and SCI1D to be overwritten with new data.                                                                                                                                                                                   |
| 6<br>T8    | <b>Ninth Data Bit for Transmitter</b> — When the SCI is configured for 9-bit data (M = 1), T8 may be thought of as a ninth transmit data bit to the left of the MSB of the data in the SCI1D register. When writing 9-bit data, the entire 9-bit value is transferred to the SCI shift register after SCI1D is written so T8 should be written (if it needs to change from its previous value) before SCI1D is written. If T8 does not need to change in the new value (such as when it is used to generate mark or space parity), it need not be written each time SCI1D is written. |
| 5<br>TXDIR | <ul> <li>TxD Pin Direction in Single-Wire Mode — When the SCI is configured for single-wire half-duplex operation (LOOPS = RSRC = 1), this bit determines the direction of data at the TxD pin.</li> <li>0 TxD pin is an input in single-wire mode.</li> <li>1 TxD pin is an output in single-wire mode.</li> </ul>                                                                                                                                                                                                                                                                   |



message characters. At the end of a message, or at the beginning of the next message, all receivers automatically force RWU to 0 so all receivers wake up in time to look at the first character(s) of the next message.

### 13.3.3.2.1 Idle-Line Wakeup

When WAKE = 0, the receiver is configured for idle-line wakeup. In this mode, RWU is cleared automatically when the receiver detects a full character time of the idle-line level. The M control bit selects 8-bit or 9-bit data mode that determines how many bit times of idle are needed to constitute a full character time (10 or 11 bit times because of the start and stop bits).

When RWU is one and RWUID is zero, the idle condition that wakes up the receiver does not set the IDLE flag. The receiver wakes up and waits for the first data character of the next message which will set the RDRF flag and generate an interrupt if enabled. When RWUID is one, any idle condition sets the IDLE flag and generates an interrupt if enabled, regardless of whether RWU is zero or one.

The idle-line type (ILT) control bit selects one of two ways to detect an idle line. When ILT = 0, the idle bit counter starts after the start bit so the stop bit and any logic 1s at the end of a character count toward the full character time of idle. When ILT = 1, the idle bit counter does not start until after a stop bit time, so the idle detection is not affected by the data in the last character of the previous message.

### 13.3.3.2.2 Address-Mark Wakeup

When WAKE = 1, the receiver is configured for address-mark wakeup. In this mode, RWU is cleared automatically when the receiver detects a logic 1 in the most significant bit of a received character (eighth bit in M = 0 mode and ninth bit in M = 1 mode).

Address-mark wakeup allows messages to contain idle characters but requires that the MSB be reserved for use in address frames. The logic 1 MSB of an address frame clears the RWU bit before the stop bit is received and sets the RDRF flag. In this case the character with the MSB set is received even though the receiver was sleeping during most of this character time.

### 13.3.4 Interrupts and Status Flags

The SCI system has three separate interrupt vectors to reduce the amount of software needed to isolate the cause of the interrupt. One interrupt vector is associated with the transmitter for TDRE and TC events. Another interrupt vector is associated with the receiver for RDRF, IDLE, RXEDGIF and LBKDIF events, and a third vector is used for OR, NF, FE, and PF error conditions. Each of these ten interrupt sources can be separately masked by local interrupt enable masks. The flags can still be polled by software when the local masks are cleared to disable generation of hardware interrupt requests.

The SCI transmitter has two status flags that optionally can generate hardware interrupt requests. Transmit data register empty (TDRE) indicates when there is room in the transmit data buffer to write another transmit character to SCI1D. If the transmit interrupt enable (TIE) bit is set, a hardware interrupt will be requested whenever TDRE = 1. Transmit complete (TC) indicates that the transmitter is finished transmitting all data, preamble, and break characters and is idle with TxD at the inactive level. This flag is often used in systems with modems to determine when it is safe to turn off the modem. If the transmit complete interrupt enable (TCIE) bit is set, a hardware TC = 1.



# 15.4.1.3 Counting Modes

The main timer counter has two counting modes. When center-aligned PWM is selected (CPWMS=1), the counter operates in up/down counting mode. Otherwise, the counter operates as a simple up counter. As an up counter, the timer counter counts from 0x0000 through its terminal count and then continues with 0x0000. The terminal count is 0xFFFF or a modulus value in TPMxMODH:TPMxMODL.

When center-aligned PWM operation is specified, the counter counts up from 0x0000 through its terminal count and then down to 0x0000 where it changes back to up counting. Both 0x0000 and the terminal count value are normal length counts (one timer clock period long). In this mode, the timer overflow flag (TOF) becomes set at the end of the terminal-count period (as the count changes to the next lower count value).

### 15.4.1.4 Manual Counter Reset

The main timer counter can be manually reset at any time by writing any value to either half of TPMxCNTH or TPMxCNTL. Resetting the counter in this manner also resets the coherency mechanism in case only half of the counter was read before resetting the count.

# 15.4.2 Channel Mode Selection

Provided CPWMS=0, the MSnB and MSnA control bits in the channel n status and control registers determine the basic mode of operation for the corresponding channel. Choices include input capture, output compare, and edge-aligned PWM.

### 15.4.2.1 Input Capture Mode

With the input-capture function, the TPM can capture the time at which an external event occurs. When an active edge occurs on the pin of an input-capture channel, the TPM latches the contents of the TPM counter into the channel-value registers (TPMxCnVH:TPMxCnVL). Rising edges, falling edges, or any edge may be chosen as the active edge that triggers an input capture.

In input capture mode, the TPMxCnVH and TPMxCnVL registers are read only.

When either half of the 16-bit capture register is read, the other half is latched into a buffer to support coherent 16-bit accesses in big-endian or little-endian order. The coherency sequence can be manually reset by writing to the channel status/control register (TPMxCnSC).

An input capture event sets a flag bit (CHnF) which may optionally generate a CPU interrupt request.

While in BDM, the input capture function works as configured by the user. When an external event occurs, the TPM latches the contents of the TPM counter (which is frozen because of the BDM mode) into the channel value registers and sets the flag bit.

# 15.4.2.2 Output Compare Mode

With the output-compare function, the TPM can generate timed pulses with programmable position, polarity, duration, and frequency. When the counter reaches the value in the channel-value registers of an output-compare channel, the TPM can set, clear, or toggle the channel pin.



| Command<br>Mnemonic | Active BDM/<br>Non-intrusive | Coding<br>Structure | Description                                                                              |
|---------------------|------------------------------|---------------------|------------------------------------------------------------------------------------------|
| SYNC                | Non-intrusive                | n/a <sup>1</sup>    | Request a timed reference pulse to determine target BDC communication speed              |
| ACK_ENABLE          | Non-intrusive                | D5/d                | Enable acknowledge protocol. Refer to<br>Freescale document order no. HCS08RMv1/D.       |
| ACK_DISABLE         | Non-intrusive                | D6/d                | Disable acknowledge protocol. Refer to<br>Freescale document order no. HCS08RMv1/D.      |
| BACKGROUND          | Non-intrusive                | 90/d                | Enter active background mode if enabled (ignore if ENBDM bit equals 0)                   |
| READ_STATUS         | Non-intrusive                | E4/SS               | Read BDC status from BDCSCR                                                              |
| WRITE_CONTROL       | Non-intrusive                | C4/CC               | Write BDC controls in BDCSCR                                                             |
| READ_BYTE           | Non-intrusive                | E0/AAAA/d/RD        | Read a byte from target memory                                                           |
| READ_BYTE_WS        | Non-intrusive                | E1/AAAA/d/SS/RD     | Read a byte and report status                                                            |
| READ_LAST           | Non-intrusive                | E8/SS/RD            | Re-read byte from address just read and report status                                    |
| WRITE_BYTE          | Non-intrusive                | C0/AAAA/WD/d        | Write a byte to target memory                                                            |
| WRITE_BYTE_WS       | Non-intrusive                | C1/AAAA/WD/d/SS     | Write a byte and report status                                                           |
| READ_BKPT           | Non-intrusive                | E2/RBKP             | Read BDCBKPT breakpoint register                                                         |
| WRITE_BKPT          | Non-intrusive                | C2/WBKP             | Write BDCBKPT breakpoint register                                                        |
| GO                  | Active BDM                   | 08/d                | Go to execute the user application program starting at the address currently in the PC   |
| TRACE1              | Active BDM                   | 10/d                | Trace 1 user instruction at the address in the PC, then return to active background mode |
| TAGGO               | Active BDM                   | 18/d                | Same as GO but enable external tagging<br>(HCS08 devices have no external tagging pin)   |
| READ_A              | Active BDM                   | 68/d/RD             | Read accumulator (A)                                                                     |
| READ_CCR            | Active BDM                   | 69/d/RD             | Read condition code register (CCR)                                                       |
| READ_PC             | Active BDM                   | 6B/d/RD16           | Read program counter (PC)                                                                |
| READ_HX             | Active BDM                   | 6C/d/RD16           | Read H and X register pair (H:X)                                                         |
| READ_SP             | Active BDM                   | 6F/d/RD16           | Read stack pointer (SP)                                                                  |
| READ_NEXT           | Active BDM                   | 70/d/RD             | Increment H:X by one then read memory byte located at H:X                                |
| READ_NEXT_WS        | Active BDM                   | 71/d/SS/RD          | Increment H:X by one then read memory byte located at H:X. Report status and data.       |
| WRITE_A             | Active BDM                   | 48/WD/d             | Write accumulator (A)                                                                    |
| WRITE_CCR           | Active BDM                   | 49/WD/d             | Write condition code register (CCR)                                                      |
| WRITE_PC            | Active BDM                   | 4B/WD16/d           | Write program counter (PC)                                                               |
| WRITE_HX            | Active BDM                   | 4C/WD16/d           | Write H and X register pair (H:X)                                                        |
| WRITE_SP            | Active BDM                   | 4F/WD16/d           | Write stack pointer (SP)                                                                 |
| WRITE_NEXT          | Active BDM                   | 50/WD/d             | Increment H:X by one, then write memory byte located at H:X                              |
| WRITE_NEXT_WS       | Active BDM                   | 51/WD/d/SS          | Increment H:X by one, then write memory byte located at H:X. Also report status.         |

| Table 16 | -1. BDC | Command | Summary |
|----------|---------|---------|---------|
|----------|---------|---------|---------|

<sup>1</sup> The SYNC command is a special operation that does not have a command code.







| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED.                         | MECHANICAL OUTLINE |                          | PRINT VERSION NOT TO SCALE |             |
|---------------------------------------------------------------------------------|--------------------|--------------------------|----------------------------|-------------|
| TITLE:<br>LOW PROFILE QUAD FLAT PACK (LQFP)<br>32 LEAD, 0.8 PITCH (7 X 7 X 1.4) |                    | DOCUMENT NO: 98ASH70029A |                            | RE∨: D      |
|                                                                                 |                    | CASE NUMBER: 873A-03     |                            | 19 MAY 2005 |
|                                                                                 |                    | STANDARD: JE             | DEC MS-026 BBA             |             |







SECTION F-F Rotated 90°CW 32 places



| © FREESCALE SEMICONDUCTOR, INC.<br>All rights reserved.                         | MECHANICAL OUTLINE |                      | PRINT VERSION NOT TO SCALE |             |
|---------------------------------------------------------------------------------|--------------------|----------------------|----------------------------|-------------|
| TITLE:<br>LOW PROFILE QUAD FLAT PACK (LQFP)<br>32 LEAD, 0.8 PITCH (7 X 7 X 1.4) |                    | DOCUMENT NE          | ]: 98ASH70029A             | RE∨: D      |
|                                                                                 |                    | CASE NUMBER: 873A-03 |                            | 19 MAY 2005 |
|                                                                                 |                    | STANDARD: JE         | IDEC MS-026 BBA            |             |

DETAIL G