Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Active | | Core Processor | S08 | | Core Size | 8-Bit | | Speed | 40MHz | | Connectivity | I <sup>2</sup> C, LINbus, SCI, SPI | | Peripherals | LVD, POR, PWM, WDT | | Number of I/O | 53 | | Program Memory Size | 60KB (60K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 2K x 8 | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 16x12b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc9s08dn60aclh | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | | | lumber Title | Page | |-----|---------|----------------------------------------------|--------| | | 6.3.2 | $\mathcal{E}$ | | | | 6.3.3 | Pull-up/Pull-down Resistors | | | | 6.3.4 | Pin Interrupt Initialization | | | 6.4 | | havior in Stop Modes | | | 6.5 | | l I/O and Pin Control Registers | | | | 6.5.1 | Port A Registers | | | | 6.5.2 | Port B Registers | | | | 6.5.3 | Port C Registers | | | | 6.5.4 | Port D Registers | | | | 6.5.5 | Port E Registers | | | | 6.5.6 | Port F Registers | | | | 6.5.7 | Port G Registers | 105 | | | | Chapter 7 Central Processor Unit (S08CPU | IV3) | | 7.1 | Introdu | iction | | | | 7.1.1 | Features | 109 | | 7.2 | Prograi | mmer's Model and CPU Registers | 110 | | | 7.2.1 | Accumulator (A) | | | | 7.2.2 | Index Register (H:X) | 110 | | | 7.2.3 | Stack Pointer (SP) | | | | 7.2.4 | Program Counter (PC) | | | | 7.2.5 | Condition Code Register (CCR) | | | 7.3 | | sing Modes | | | | 7.3.1 | Inherent Addressing Mode (INH) | | | | 7.3.2 | Relative Addressing Mode (REL) | | | | 7.3.3 | Immediate Addressing Mode (IMM) | | | | 7.3.4 | Direct Addressing Mode (DIR) | | | | 7.3.5 | Extended Addressing Mode (EXT) | | | - 4 | | Indexed Addressing Mode | | | 7.4 | - | Operations | | | | 7.4.1 | Reset Sequence | | | | 7.4.2 | Interrupt Sequence | | | | 7.4.3 | Wait Mode Operation | | | | 7.4.4 | Stop Mode Operation | | | 7.5 | 7.4.5 | BGND Instruction | | | 7.5 | HCS08 | 3 Instruction Set Summary | 118 | | | | Chapter 8 Multi-Purpose Clock Generator (S08 | MCGV1) | | 8.1 | Introdu | iction | | | | 8.1.1 | Features | | #### **Chapter 4 Memory** | 0x0000<br>DIRECT PAGE REGISTERS<br>0x007F 128 BYTES<br>0x0080<br>RAM<br>2048 BYTES | 0x0000<br>DIRECT PAGE REGISTERS<br>0x007F 128 BYTES<br>0x0080<br>RAM<br>2048 BYTES | 0x0000<br>DIRECT PAGE REGISTERS<br>0x007F 128 BYTES<br>0x0080<br>RAM<br>1536 BYTES<br>0x067F | 0x0000<br>DIRECT PAGE REGISTERS<br>0x007F 128 BYTES<br>0x0080<br>RAM<br>0x047F<br>0x0480 | |------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------| | 0x0880 | 0x0880 | 0x0680 | | | FLASH<br>0x13FF 2944 BYTES<br>0x1400 EEPROM | UNIMPLEMENTED 3200 BYTES 0x14FF 0x1500 EEPROM 2 x 768 BYTES | UNIMPLEMENTED 3968 BYTES 0x15FF 0x1600 EEPROM | UNIMPLEMENTED<br>4736 BYTES | | 0x17FF 2 x 1024 BYTES | 0x17FF | 2 x 512 BYTES<br>0x17FF | 0x1700 EEPROM<br>0x17FF 2 x 256 BYTES | | 0x1800<br>HIGH PAGE REGISTERS<br>256 BYTES<br>0x18FF | 0x1800<br>HIGH PAGE REGISTERS<br>256 BYTES<br>0x18FF | ÖXT800<br>HIGH PAGE REGISTERS<br>256 BYTES<br>0x18FF | 0x1800<br>HIGH PAGE REGISTERS<br>256 BYTES<br>0x18FF | | 0x1900 | 0x1900 | 0x18FF<br>0x1900 | 0x1900 | | | UNIMPLEMENTED<br>9984 BYTES<br>0x3FFF<br>0x4000 | UNIMPLEMENTED<br>25344 BYTES | UNIMPLEMENTED<br>42240 BYTES | | FLASH<br>59136 BYTES | FLASH<br>49152 BYTES | 0x7BFF<br>0x7C00<br>FLASH<br>33792 BYTES | 0xBDFF<br>0xBE00<br>FLASH<br>16896 BYTES | | 9S08DN60 | 9S08DN48 | 9S08DN32 | 9S08DN16 | Figure 4-1. MC9S08DN60 Series Memory Map # 4.2 Reset and Interrupt Vector Assignments Table 4-1 shows address assignments for reset and interrupt vectors. The vector names shown in this table are the labels used in the MC9S08DN60 Series equate file provided by Freescale Semiconductor. **Table 4-1. Reset and Interrupt Vectors** | Address<br>(High/Low) | Vector | Vector Name | |-----------------------|----------------|-------------| | 0xFFC0:0xFFC1 | ACMP2 | Vacmp2 | | 0xFFC2:0xFFC3 | ACMP1 | Vacmp1 | | 0xFFC4:0xFFCB | Reserved | _ | | 0xFFCC:0xFFCD | RTC | Vrtc | | 0xFFCE:0xFFCF | IIC | Viic | | 0xFFD0:0xFFD1 | ADC Conversion | Vadc | MC9S08DN60 Series Data Sheet, Rev 3 **Chapter 4 Memory** **Table 4-4. Nonvolatile Register Summary** | Address | Register Name | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-------------------|-------------------------------|-----------------------|--------|--------|--------|--------|--------|--------|-------| | 0xFFAE | Reserved for storage of FTRIM | 0 | 0 | 0 | 0 | 0 | 0 | 0 | FTRIM | | 0xFFAF | Res. for storage of MCGTRM | of TRIM | | | | | | | | | 0xFFB0-<br>0xFFB7 | NVBACKKEY | 8-Byte Comparison Key | | | | | | | | | 0xFFB8-<br>0xFFBC | Reserved | _<br>_ _ | | 0xFFBD | NVPROT | EPS FPS | | | | | | | | | 0xFFBE | Reserved | - | 1 | _ | | 1 | - | 1 | _ | | 0xFFBF | NVOPT | KEYEN | FNORED | EPGMOD | 0 | 0 | 0 | SE | С | Provided the key enable (KEYEN) bit is 1, the 8-byte comparison key can be used to temporarily disengage memory security. This key mechanism can be accessed only through user code running in secure memory. (A security key cannot be entered directly through background debug commands.) This security key can be disabled completely by programming the KEYEN bit to 0. If the security key is disabled, the only way to disengage security is by mass erasing the Flash if needed (normally through the background debug interface) and verifying that Flash is blank. To avoid returning to secure mode after the next reset, program the security bits (SEC) to the unsecured state (1:0). **Chapter 6 Parallel Input/Output Control** ## 6.5.1 Port A Registers Port A is controlled by the registers listed below. # 6.5.1.1 Port A Data Register (PTAD) Figure 6-3. Port A Data Register (PTAD) Table 6-1. PTAD Register Field Descriptions | Field | Description | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>PTAD[7:0] | Port A Data Register Bits — For port A pins that are inputs, reads return the logic level on the pin. For port A pins that are configured as outputs, reads return the last value written to this register. Writes are latched into all bits of this register. For port A pins that are configured as outputs, the logic level is driven out the corresponding MCU pin. Reset forces PTAD to all 0s, but these 0s are not driven out the corresponding pins because reset also configures all port pins as high-impedance inputs with pull-ups/pull-downs disabled. | ## 6.5.1.2 Port A Data Direction Register (PTADD) Figure 6-4. Port A Data Direction Register (PTADD) **Table 6-2. PTADD Register Field Descriptions** | Field | Description | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>PTADD[7:0] | <b>Data Direction for Port A Bits</b> — These read/write bits control the direction of port A pins and what is read for PTAD reads. | | | <ul><li>0 Input (output driver disabled) and reads return the pin value.</li><li>1 Output driver enabled for port A bit n and PTAD reads return the contents of PTADn.</li></ul> | ## 6.5.7.5 Port G Drive Strength Selection Register (PTGDS) Figure 6-46. Drive Strength Selection for Port G Register (PTGDS) Table 6-44. PTGDS Register Field Descriptions | Field | Description | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PTGDS[5:0 | Output Drive Strength Selection for Port G Bits — Each of these control bits selects between low and high output drive for the associated PTG pin. For port G pins that are configured as inputs, these bits have no effect. 1 Low output drive strength selected for port G bit n. 2 High output drive strength selected for port G bit n. | ## 7.3 Addressing Modes Addressing modes define the way the CPU accesses operands and data. In the HCS08, all memory, status and control registers, and input/output (I/O) ports share a single 64-Kbyte linear address space so a 16-bit binary address can uniquely identify any memory location. This arrangement means that the same instructions that access variables in RAM can also be used to access I/O and control registers or nonvolatile program space. Some instructions use more than one addressing mode. For instance, move instructions use one addressing mode to specify the source operand and a second addressing mode to specify the destination address. Instructions such as BRCLR, BRSET, CBEQ, and DBNZ use one addressing mode to specify the location of an operand for a test and then use relative addressing mode to specify the branch destination address when the tested condition is true. For BRCLR, BRSET, CBEQ, and DBNZ, the addressing mode listed in the instruction set tables is the addressing mode needed to access the operand to be tested, and relative addressing mode is implied for the branch destination. ## 7.3.1 Inherent Addressing Mode (INH) In this addressing mode, operands needed to complete the instruction (if any) are located within CPU registers so the CPU does not need to access memory to get any operands. # 7.3.2 Relative Addressing Mode (REL) Relative addressing mode is used to specify the destination location for branch instructions. A signed 8-bit offset value is located in the memory location immediately following the opcode. During execution, if the branch condition is true, the signed offset is sign-extended to a 16-bit value and is added to the current contents of the program counter, which causes program execution to continue at the branch destination address. # 7.3.3 Immediate Addressing Mode (IMM) In immediate addressing mode, the operand needed to complete the instruction is included in the object code immediately following the instruction opcode in memory. In the case of a 16-bit immediate operand, the high-order byte is located in the next memory location after the opcode, and the low-order byte is located in the next memory location after that. ## 7.3.4 Direct Addressing Mode (DIR) In direct addressing mode, the instruction includes the low-order eight bits of an address in the direct page (0x0000-0x00FF). During execution a 16-bit address is formed by concatenating an implied 0x00 for the high-order half of the address and the direct address from the instruction to get the 16-bit address where the desired operand is located. This is faster and more memory efficient than specifying a complete 16-bit address for the operand. # 7.5 HCS08 Instruction Set Summary Table 7-2 provides a summary of the HCS08 instruction set in all possible addressing modes. The table shows operand construction, execution time in internal bus clock cycles, and cycle-by-cycle details for each addressing mode variation of each instruction. Table 7-2. Instruction Set Summary (Sheet 1 of 9) | Source<br>Form | Operation | Address<br>Mode<br>Opject ( | Object Code | Cycles | Cyc-by-Cyc<br>Details | Affect on CCR | | |-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------|--------------------------------------|--------------------------------------|-----------------------|---------| | 1 01111 | | ¥ĕ | · | ં | Details | <b>V</b> 1 1 <b>H</b> | INZC | | ADC #opr8i<br>ADC opr8a<br>ADC opr16a<br>ADC oprx16,X<br>ADC oprx8,X<br>ADC ,X<br>ADC oprx16,SP<br>ADC oprx8,SP | Add with Carry $A \leftarrow (A) + (M) + (C)$ | IMM DIR EXT IX2 IX1 IX SP2 SP1 | A9 ii B9 dd C9 hh ll D9 ee ff E9 ff F9 9E D9 ee ff 9E E9 ff | 2<br>3<br>4<br>4<br>3<br>3<br>5<br>4 | pp rpp prpp prpp rfp pprpp prpp prpp | <b>↓11</b> | - 🗘 🗘 | | ADD #opr8i<br>ADD opr8a<br>ADD opr16a<br>ADD oprx16,X<br>ADD oprx8,X<br>ADD ,X<br>ADD oprx16,SP<br>ADD oprx8,SP | Add without Carry $A \leftarrow (A) + (M)$ | IMM DIR EXT IX2 IX1 IX SP2 SP1 | AB ii BB dd CB hh ll DB ee ff EB ff FB 9E DB ee ff 9E EB ff | 2<br>3<br>4<br>4<br>3<br>3<br>5<br>4 | pp rpp prpp prpp rfp pprpp prpp | \$ 1 1 \$ | - 🗘 🗘 | | AIS #opr8i | Add Immediate Value (Signed) to Stack Pointer $SP \leftarrow (SP) + (M)$ | IMM | A7 ii | 2 | pp | - 1 1 - | | | AIX #opr8i | Add Immediate Value (Signed) to Index Register (H:X) H:X ← (H:X) + (M) | IMM | AF ii | 2 | pp | - 1 1 - | | | AND #opr8i<br>AND opr8a<br>AND opr16a<br>AND oprx16,X<br>AND oprx8,X<br>AND ,X<br>AND oprx16,SP<br>AND oprx8,SP | Logical AND<br>A ← (A) & (M) | IMM DIR EXT IX2 IX1 IX SP2 SP1 | A4 ii<br>B4 dd<br>C4 hh ll<br>D4 ee ff<br>E4 ff<br>F4<br>9E D4 ee ff<br>9E E4 ff | 2<br>3<br>4<br>4<br>3<br>3<br>5<br>4 | pp rpp prpp rpp rfp pprpp prpp | 011- | - ↑ ↑ - | | ASL opr8a<br>ASLA<br>ASLX<br>ASL oprx8,X<br>ASL ,X<br>ASL oprx8,SP | Arithmetic Shift Left C 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38 dd<br>48<br>58<br>68 ff<br>78<br>9E 68 ff | 5<br>1<br>5<br>4<br>6 | rfwpp p p rfwpp rfwp prfwpp | <b>↑11</b> − | - 🗅 🗅 | | ASR opr8a<br>ASRA<br>ASRX<br>ASR oprx8,X<br>ASR ,X<br>ASR oprx8,SP | Arithmetic Shift Right by bo bo | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 37 dd<br>47<br>57<br>67 ff<br>77<br>9E 67 ff | 5<br>1<br>1<br>5<br>4<br>6 | rfwpp p p rfwpp rfwp prfwpp | <b>↑11</b> – | - 🗅 🗅 | # **Chapter 8 Multi-Purpose Clock Generator (S08MCGV1)** ## 8.1 Introduction The multi-purpose clock generator (MCG) module provides several clock source choices for the MCU. The module contains a frequency-locked loop (FLL) and a phase-locked loop (PLL) that are controllable by either an internal or an external reference clock. The module can select either of the FLL or PLL clocks, or either of the internal or external reference clocks as a source for the MCU system clock. Whichever clock source is chosen, it is passed through a reduced bus divider which allows a lower output clock frequency to be derived. The MCG also controls an external oscillator (XOSC) for the use of a crystal or resonator as the external reference clock. All devices in the MC9S08DN60 Series feature the MCG module. #### **NOTE** Refer to Section 1.3, "System Clock Distribution," for detailed view of the distribution clock sources throughout the chip. #### 8.1.1 Features Key features of the MCG module are: - Frequency-locked loop (FLL) - 0.2% resolution using internal 32-kHz reference - 2% deviation over voltage and temperature using internal 32-kHz reference - Internal or external reference can be used to control the FLL - Phase-locked loop (PLL) - Voltage-controlled oscillator (VCO) - Modulo VCO frequency divider - Phase/Frequency detector - Integrated loop filter - Lock detector with interrupt capability - Internal reference clock - Nine trim bits for accuracy - Can be selected as the clock source for the MCU - External reference clock - Control for external oscillator - Clock monitor with reset capability - Can be selected as the clock source for the MCU - Reference divider is provided - Clock source selected can be divided down by 1, 2, 4, or 8 - BDC clock (MCGLCLK) is provided as a constant divide by 2 of the DCO output whether in an FLL or PLL mode. #### Chapter 10 Analog-to-Digital Converter (S08ADC12V1) Figure 10-1. MC9S08DN60 Block Diagram Emphasizing the ADC Module and Pins MC9S08DN60 Series Data Sheet, Rev 3 #### Chapter 10 Analog-to-Digital Converter (S08ADC12V1) When a conversion is aborted, the contents of the data registers, ADCRH and ADCRL, are not altered. However, they continue to be the values transferred after the completion of the last successful conversion. If the conversion was aborted by a reset, ADCRH and ADCRL return to their reset states. #### 10.4.4.4 Power Control The ADC module remains in its idle state until a conversion is initiated. If ADACK is selected as the conversion clock source, the ADACK clock generator is also enabled. Power consumption when active can be reduced by setting ADLPC. This results in a lower maximum value for $f_{ADCK}$ (see the electrical specifications). ### 10.4.4.5 Sample Time and Total Conversion Time The total conversion time depends on the sample time (as determined by ADLSMP), the MCU bus frequency, the conversion mode (8-bit, 10-bit or 12-bit), and the frequency of the conversion clock ( $f_{ADCK}$ ). After the module becomes active, sampling of the input begins. ADLSMP selects between short (3.5 ADCK cycles) and long (23.5 ADCK cycles) sample times. When sampling is complete, the converter is isolated from the input channel and a successive approximation algorithm is performed to determine the digital value of the analog signal. The result of the conversion is transferred to ADCRH and ADCRL upon completion of the conversion algorithm. If the bus frequency is less than the $f_{ADCK}$ frequency, precise sample time for continuous conversions cannot be guaranteed when short sample is enabled (ADLSMP=0). If the bus frequency is less than 1/11th of the $f_{ADCK}$ frequency, precise sample time for continuous conversions cannot be guaranteed when long sample is enabled (ADLSMP=1). The maximum total conversion time for different conditions is summarized in Table 10-13. | Conversion Type | ADICLK | ADLSMP | Max Total Conversion Time | |----------------------------------------------------------------|--------|--------|-------------------------------------| | Single or first continuous 8-bit | 0x, 10 | 0 | 20 ADCK cycles + 5 bus clock cycles | | Single or first continuous 10-bit or 12-bit | 0x, 10 | 0 | 23 ADCK cycles + 5 bus clock cycles | | Single or first continuous 8-bit | 0x, 10 | 1 | 40 ADCK cycles + 5 bus clock cycles | | Single or first continuous 10-bit or 12-bit | 0x, 10 | 1 | 43 ADCK cycles + 5 bus clock cycles | | Single or first continuous 8-bit | 11 | 0 | 5 μs + 20 ADCK + 5 bus clock cycles | | Single or first continuous 10-bit or 12-bit | 11 | 0 | 5 μs + 23 ADCK + 5 bus clock cycles | | Single or first continuous 8-bit | 11 | 1 | 5 μs + 40 ADCK + 5 bus clock cycles | | Single or first continuous 10-bit or 12-bit | 11 | 1 | 5 μs + 43 ADCK + 5 bus clock cycles | | Subsequent continuous 8-bit;<br>$f_{BUS} \ge f_{ADCK}$ | XX | 0 | 17 ADCK cycles | | Subsequent continuous 10-bit or 12-bit; $f_{BUS} \ge f_{ADCK}$ | XX | 0 | 20 ADCK cycles | | Subsequent continuous 8-bit;<br>$f_{BUS} \ge f_{ADCK}/11$ | XX | 1 | 37 ADCK cycles | Table 10-13. Total Conversion Time vs. Control Conditions MC9S08DN60 Series Data Sheet, Rev 3 Refer to the direct-page register summary in the memory chapter of this document for the absolute address assignments for all IIC registers. This section refers to registers and control bits only by their names. A Freescale-provided equate or header file is used to translate these names into the appropriate absolute addresses. ## 11.3.1 IIC Address Register (IICA) Figure 11-3. IIC Address Register (IICA) **Table 11-1. IICA Field Descriptions** | Field | Description | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–1<br>AD[7:1] | <b>Slave Address.</b> The AD[7:1] field contains the slave address to be used by the IIC module. This field is used on the 7-bit address scheme and the lower seven bits of the 10-bit address scheme. | # 11.3.2 IIC Frequency Divider Register (IICF) Figure 11-4. IIC Frequency Divider Register (IICF) Table 11-4. IIC Divider and Hold Values | ICR<br>(hex) | SCL<br>Divider | SDA Hold<br>Value | SCL Hold<br>(Start)<br>Value | SDA Hold<br>(Stop)<br>Value | |--------------|----------------|-------------------|------------------------------|-----------------------------| | 00 | 20 | 7 | 6 | 11 | | 01 | 22 | 7 | 7 | 12 | | 02 | 24 | 8 | 8 | 13 | | 03 | 26 | 8 | 9 | 14 | | 04 | 28 | 9 | 10 | 15 | | 05 | 30 | 9 | 11 | 16 | | 06 | 34 | 10 | 13 | 18 | | 07 | 40 | 10 | 16 | 21 | | 08 | 28 | 7 | 10 | 15 | | 09 | 32 | 7 | 12 | 17 | | 0A | 36 | 9 | 14 | 19 | | 0B | 40 | 9 | 16 | 21 | | 0C | 44 | 11 | 18 | 23 | | 0D | 48 | 11 | 20 | 25 | | 0E | 56 | 13 | 24 | 29 | | 0F | 68 | 13 | 30 | 35 | | 10 | 48 | 9 | 18 | 25 | | 11 | 56 | 9 | 22 | 29 | | 12 | 64 | 13 | 26 | 33 | | 13 | 72 | 13 | 30 | 37 | | 14 | 80 | 17 | 34 | 41 | | 15 | 88 | 17 | 38 | 45 | | 16 | 104 | 21 | 46 | 53 | | 17 | 128 | 21 | 58 | 65 | | 18 | 80 | 9 | 38 | 41 | | 19 | 96 | 9 | 46 | 49 | | 1A | 112 | 17 | 54 | 57 | | 1B | 128 | 17 | 62 | 65 | | 1C | 144 | 25 | 70 | 73 | | 1D | 160 | 25 | 78 | 81 | | 1E | 192 | 33 | 94 | 97 | | 1F | 240 | 33 | 118 | 121 | | ICR<br>(hex) | SCL<br>Divider | SDA Hold<br>Value | SCL Hold<br>(Start)<br>Value | SCL Hold<br>(Stop)<br>Value | | |--------------|----------------|-------------------|------------------------------|-----------------------------|--| | 20 | 160 | 17 | 78 | 81 | | | 21 | 192 | 17 | 94 | 97 | | | 22 | 224 | 33 | 110 | 113 | | | 23 | 256 | 33 | 126 | 129 | | | 24 | 288 | 49 | 142 | 145 | | | 25 | 320 | 49 | 158 | 161 | | | 26 | 384 | 65 | 190 | 193 | | | 27 | 480 | 65 | 238 | 241 | | | 28 | 320 | 33 | 158 | 161 | | | 29 | 384 | 33 | 190 | 193 | | | 2A | 448 | 65 | 222 | 225 | | | 2B | 512 | 65 | 254 | 257 | | | 2C | 576 | 97 | 286 | 289 | | | 2D | 640 | 97 | 318 | 321 | | | 2E | 768 | 129 | 382 | 385 | | | 2F | 960 | 129 | 478 | 481 | | | 30 | 640 | 65 | 318 | 321 | | | 31 | 768 | 65 | 382 | 385 | | | 32 | 896 | 129 | 446 | 449 | | | 33 | 1024 | 129 | 510 | 513 | | | 34 | 1152 | 193 | 574 | 577 | | | 35 | 1280 | 193 | 638 | 641 | | | 36 | 1536 | 257 | 766 | 769 | | | 37 | 1920 | 257 | 958 | 961 | | | 38 | 1280 | 129 | 638 | 641 | | | 39 | 1536 | 129 | 766 | 769 | | | 3A | 1792 | 257 | 894 | 897 | | | 3B | 2048 | 257 | 1022 1025 | | | | 3C | 2304 | 385 | 1150 1153 | | | | 3D | 2560 | 385 | 1278 | 78 1281 | | | 3E | 3072 | 513 | 1534 1537 | | | | 3F | 3840 | 513 | 1918 | 1921 | | Figure 12-3. SPI Module Block Diagram #### 12.1.3 SPI Baud Rate Generation As shown in Figure 12-4, the clock source for the SPI baud rate generator is the bus clock. The three prescale bits (SPPR2:SPPR1:SPPR0) choose a prescale divisor of 1, 2, 3, 4, 5, 6, 7, or 8. The three rate select bits (SPR2:SPR1:SPR0) divide the output of the prescaler stage by 2, 4, 8, 16, 32, 64, 128, or 256 to get the internal SPI master mode bit-rate clock. # **Chapter 13 Serial Communications Interface (S08SCIV4)** # 13.1 Introduction All MCUs in the MC9S08DN60 Series include SCI1. #### **NOTE** - MC9S08DN60 Series devices operate at a higher voltage range (2.7 V to 5.5 V) and do not include stop1 mode. Please ignore references to stop1. - The RxD1 pin does not contain a clamp diode to $V_{DD}$ and should not be driven above $V_{DD}$ . The voltage measured on the internally pulled up RxD1 pin may be as low as $V_{DD}-0.7$ V. The internal gates connected to this pin are pulled all the way to $V_{DD}$ . #### Chapter 13 Serial Communications Interface (S08SCIV4) Instead of hardware interrupts, software polling may be used to monitor the TDRE and TC status flags if the corresponding TIE or TCIE local interrupt masks are 0s. When a program detects that the receive data register is full (RDRF = 1), it gets the data from the receive data register by reading SCI1D. The RDRF flag is cleared by reading SCI1S1 while RDRF = 1 and then reading SCI1D. When polling is used, this sequence is naturally satisfied in the normal course of the user program. If hardware interrupts are used, SCI1S1 must be read in the interrupt service routine (ISR). Normally, this is done in the ISR anyway to check for receive errors, so the sequence is automatically satisfied. The IDLE status flag includes logic that prevents it from getting set repeatedly when the RxD line remains idle for an extended period of time. IDLE is cleared by reading SCI1S1 while IDLE = 1 and then reading SCI1D. After IDLE has been cleared, it cannot become set again until the receiver has received at least one new character and has set RDRE. If the associated error was detected in the received character that caused RDRF to be set, the error flags — noise flag (NF), framing error (FE), and parity error flag (PF) — get set at the same time as RDRF. These flags are not set in overrun cases. If RDRF was already set when a new character is ready to be transferred from the receive shifter to the receive data buffer, the overrun (OR) flag gets set instead the data along with any associated NF, FE, or PF condition is lost. At any time, an active edge on the RxD serial data input pin causes the RXEDGIF flag to set. The RXEDGIF flag is cleared by writing a "1" to it. This function does depend on the receiver being enabled (RE = 1). #### 13.3.5 Additional SCI Functions The following sections describe additional SCI functions. #### 13.3.5.1 8- and 9-Bit Data Modes The SCI system (transmitter and receiver) can be configured to operate in 9-bit data mode by setting the M control bit in SCI1C1. In 9-bit mode, there is a ninth data bit to the left of the MSB of the SCI data register. For the transmit data buffer, this bit is stored in T8 in SCI1C3. For the receiver, the ninth bit is held in R8 in SCI1C3. For coherent writes to the transmit data buffer, write to the T8 bit before writing to SCI1D. If the bit value to be transmitted as the ninth bit of a new character is the same as for the previous character, it is not necessary to write to T8 again. When data is transferred from the transmit data buffer to the transmit shifter, the value in T8 is copied at the same time data is transferred from SCI1D to the shifter. 9-bit data mode typically is used in conjunction with parity to allow eight bits of data plus the parity in the ninth bit. Or it is used with address-mark wakeup so the ninth data bit can serve as the wakeup bit. In custom protocols, the ninth bit can also serve as a software-controlled marker. RTCPS and the RTCLKS[0] bit select the desired divide-by value. If a different value is written to RTCPS, the prescaler and RTCCNT counters are reset to 0x00. Table 14-6 shows different prescaler period values. 1-MHz External Clock 32-kHz Internal Clock 1-kHz Internal Clock 32-kHz Internal Clock **RTCPS** (RTCLKS = 00)(RTCLKS = 01)(RTCLKS = 10)(RTCLKS = 11)0000 Off Off Off Off 0001 8 ms 1.024 ms 250 μs 32 ms 0010 32 ms 2.048 ms 1 ms 64 ms 0011 64 ms 4.096 ms 128 ms 2 ms 0100 128 ms 8.192 ms 4 ms 256 ms 0101 256 ms 16.4 ms 8 ms 512 ms 0110 512 ms 32.8 ms 16 ms 1.024 s 0111 1.024 s65.5 ms 32 ms 2.048 s1000 1 ms 1 ms 31.25 µs 31.25 ms 1001 2 ms 2 ms 62.5 µs 62.5 ms 1010 4 ms 156.25 ms 5 ms 125 µs 1011 10 ms 10 ms $312.5 \, \mu s$ 312.5 ms 1100 0.625 s 16 ms 20 ms 0.5 ms 1101 $0.1 \, s$ 50 ms 3.125 ms 1.5625 s 1110 0.5 s $0.1 \, s$ 15.625 ms 3.125 s 1111 1 s $0.2 \, s$ 31.25 ms 6.25 s Table 14-6. Prescaler Period The RTC modulo register (RTCMOD) allows the compare value to be set to any value from 0x00 to 0xFF. When the counter is active, the counter increments at the selected rate until the count matches the modulo value. When these values match, the counter resets to 0x00 and continues counting. The real-time interrupt flag (RTIF) is set when a match occurs. The flag sets on the transition from the modulo value to 0x00. Writing to RTCMOD resets the prescaler and the RTCCNT counters to 0x00. The RTC allows for an interrupt to be generated when RTIF is set. To enable the real-time interrupt, set the real-time interrupt enable bit (RTIE) in RTCSC. RTIF is cleared by writing a 1 to RTIF. # 14.4.1 RTC Operation Example This section shows an example of the RTC operation as the counter reaches a matching value from the modulo register. #### 15.2.1.1 EXTCLK — External Clock Source Control bits in the timer status and control register allow the user to select nothing (timer disable), the bus-rate clock (the normal default source), a crystal-related clock, or an external clock as the clock which drives the TPM prescaler and subsequently the 16-bit TPM counter. The external clock source is synchronized in the TPM. The bus clock clocks the synchronizer; the frequency of the external source must be no more than one-fourth the frequency of the bus-rate clock, to meet Nyquist criteria and allowing for jitter. The external clock signal shares the same pin as a channel I/O pin, so the channel pin will not be usable for channel I/O function when selected as the external clock source. It is the user's responsibility to avoid such settings. If this pin is used as an external clock source (CLKSB:CLKSA = 1:1), the channel can still be used in output compare mode as a software timer (ELSnB:ELSnA = 0:0). ## 15.2.1.2 TPMxCHn — TPM Channel n I/O Pin(s) Each TPM channel is associated with an I/O pin on the MCU. The function of this pin depends on the channel configuration. The TPM pins share with general purpose I/O pins, where each pin has a port data register bit, and a data direction control bit, and the port has optional passive pullups which may be enabled whenever a port pin is acting as an input. The TPM channel does not control the I/O pin when (ELSnB:ELSnA = 0:0) or when (CLKSB:CLKSA = 0:0) so it normally reverts to general purpose I/O control. When CPWMS = 1 (and ELSnB:ELSnA not = 0:0), all channels within the TPM are configured for center-aligned PWM and the TPMxCHn pins are all controlled by the TPM system. When CPWMS=0, the MSnB:MSnA control bits determine whether the channel is configured for input capture, output compare, or edge-aligned PWM. When a channel is configured for input capture (CPWMS=0, MSnB:MSnA = 0:0 and ELSnB:ELSnA not = 0:0), the TPMxCHn pin is forced to act as an edge-sensitive input to the TPM. ELSnB:ELSnA control bits determine what polarity edge or edges will trigger input-capture events. A synchronizer based on the bus clock is used to synchronize input edges to the bus clock. This implies the minimum pulse width—that can be reliably detected—on an input capture pin is four bus clock periods (with ideal clock pulses as near as two bus clocks can be detected). TPM uses this pin as an input capture input to override the port data and data direction controls for the same pin. When a channel is configured for output compare (CPWMS=0, MSnB:MSnA = 0:1 and ELSnB:ELSnA not = 0:0), the associated data direction control is overridden, the TPMxCHn pin is considered an output controlled by the TPM, and the ELSnB:ELSnA control bits determine how the pin is controlled. The remaining three combinations of ELSnB:ELSnA determine whether the TPMxCHn pin is toggled, cleared, or set each time the 16-bit channel value register matches the timer counter. When the output compare toggle mode is initially selected, the previous value on the pin is driven out until the next output compare event—then the pin is toggled. #### 15.6.2.1.2 Center-Aligned PWM Case When CPWMS=1, TOF gets set when the timer counter changes direction from up-counting to down-counting at the end of the terminal count (the value in the modulo register). In this case the TOF corresponds to the end of a PWM period. ### 15.6.2.2 Channel Event Interrupt Description The meaning of channel interrupts depends on the channel's current mode (input-capture, output-compare, edge-aligned PWM, or center-aligned PWM). ## 15.6.2.2.1 Input Capture Events When a channel is configured as an input capture channel, the ELSnB:ELSnA control bits select no edge (off), rising edges, falling edges or any edge as the edge which triggers an input capture event. When the selected edge is detected, the interrupt flag is set. The flag is cleared by the two-step sequence described in Section 15.6.2, "Description of Interrupt Operation." #### 15.6.2.2.2 Output Compare Events When a channel is configured as an output compare channel, the interrupt flag is set each time the main timer counter matches the 16-bit value in the channel value register. The flag is cleared by the two-step sequence described Section 15.6.2, "Description of Interrupt Operation." ### 15.6.2.2.3 PWM End-of-Duty-Cycle Events For channels configured for PWM operation there are two possibilities. When the channel is configured for edge-aligned PWM, the channel flag gets set when the timer counter matches the channel value register which marks the end of the active duty cycle period. When the channel is configured for center-aligned PWM, the timer count matches the channel value register twice during each PWM cycle. In this CPWM case, the channel flag is set at the start and at the end of the active duty cycle period which are the times when the timer counter matches the channel value register. The flag is cleared by the two-step sequence described Section 15.6.2, "Description of Interrupt Operation." ## 15.7 The Differences from TPM v2 to TPM v3 - 1. Write to TPMxCNTH:L registers (Section 15.3.2, "TPM-Counter Registers (TPMxCNTH:TPMxCNTL)) [SE110-TPM case 7] - Any write to TPMxCNTH or TPMxCNTL registers in TPM v3 clears the TPM counter (TPMxCNTH:L) and the prescaler counter. Instead, in the TPM v2 only the TPM counter is cleared in this case. - 2. Read of TPMxCNTH:L registers (Section 15.3.2, "TPM-Counter Registers (TPMxCNTH:TPMxCNTL)) - In TPM v3, any read of TPMxCNTH:L registers during BDM mode returns the value of the TPM counter that is frozen. In TPM v2, if only one byte of the TPMxCNTH:L registers was read before the BDM mode became active, then any read of TPMxCNTH:L registers during MC9S08DN60 Series Data Sheet, Rev 3 Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. # A.7 Supply Current Characteristics **Table A-7. Supply Current Characteristics** | Num | С | | Parameter | Symbol | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit | |----------------|----------------|---------------------------------------------------------------------------------------------|---------------------------|-------------------|---------------------|----------------------|------------------|------| | 1 | С | Run supply current <sup>3</sup> measured at (CPU clock = 2 MHz, f <sub>Bus</sub> = 1 MHz) | | RI <sub>DD</sub> | 5 | 3 | 7.5 | mA | | | С | | | | 3 | 2.8 | 7.4 | | | • | Р | Run supply current <sup>3</sup> measured at (CPU clock = 16 MHz, f <sub>Bus</sub> = 8 MHz) | | <b>D</b> I | 5 | 7.7 | 11.4 | mA | | 2 C | С | | | RI <sub>DD</sub> | 3 | 7.4 | 11.2 | | | Р | Р | Run supply current <sup>3</sup> measured at (CPU clock = 40 MHz, f <sub>Bus</sub> = 20 MHz) | | RI <sub>DD</sub> | 5 | 15 | 24 | mA | | 3 | 3 C | | | | 3 | 14 | 23 | | | P <sup>4</sup> | ь4 | Stop3 mode supply | | | | | | | | | | current | -40 °C (C, V, & M suffix) | | | 0.9 | _ | | | | | 25 °C (All parts) | | 5 | 1.0 | _ | | | | | Р | | 105 °C (V suffix only) | S3I <sub>DD</sub> | | 26 | 39 | μΑ | | 4 P C C C C C | Р | | 125 °C (M suffix only) | | | 62 | 90 | | | | С | | -40 °C (C, V, & M suffix) | | | 0.8 | _ | | | | С | 25 °C (All parts) | | l | 3 | 0.9 | _ | | | | С | | 105 °C (V suffix only) | | | 21 | 32 | | | | С | | 125 °C (M suffix only) | | | 52 | 80 | | | P <sup>4</sup> | P <sup>4</sup> | Stop2 mode supply current | -40 °C (C, V, & M suffix) | | 5 | 0.8 | _ | - | | | P <sup>4</sup> | | 25 °C (All parts) | | | 0.9 | _ | | | | P | | 105 °C (V suffix only) | | | 25 | 37 | | | 5 | Р | | 125 °C (M suffix only) | S2I <sub>DD</sub> | | 46 | 70 | μΑ | | - | С | | -40 °C (C, V, & M suffix) | | | 0.7 | _ | | | | С | | 25 °C (All parts) | | 3 | 0.8 | _ | | | | С | | 105 °C (V suffix only) | | | 20 | 30 | | | | С | | 125 °C (M suffix only) | | | 40 | 60 | | $<sup>^{\</sup>rm 8}~$ PTE1 does not have a clamp diode to $\rm V_{DD}.$ Do not drive PTE1 above $\rm V_{DD}.$