Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------| | | | | Product Status | Active | | Core Processor | S08 | | Core Size | 8-Bit | | Speed | 40MHz | | Connectivity | I <sup>2</sup> C, LINbus, SCI, SPI | | Peripherals | LVD, POR, PWM, WDT | | Number of I/O | 53 | | Program Memory Size | 60KB (60K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 2K x 8 | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 16x12b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc9s08dn60amlh | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Sec | ction Number Title | Page | |------------|------------------------------------------------|------------| | | 8.1.2 Modes of Operation | 133 | | 8.2 | External Signal Description | | | 8.3 | Register Definition | | | | 8.3.1 MCG Control Register 1 (MCGC1) | | | | 8.3.2 MCG Control Register 2 (MCGC2) | | | | | 136 | | | | SSC)137 | | | | 138 | | 8.4 | Functional Description | | | | * | 140 | | | | 144 | | | | 145 | | | <u> </u> | 145 | | | | 145 | | | | 145 | | | * * | 146 | | 8.5 | Initialization / Application Information | | | | - | | | | | | | | 8.5.3 Calibrating the Internal Reference Clock | (IRC)158 | | | Chapte<br>Analog Comparator | | | 9.1 | Introduction | · | | <b>7.1</b> | | | | | | | | | | 163 | | | 1 | | | 9.2 | External Signal Description | | | 9.3 | Memory Map/Register Definition | | | | | CMPxSC)165 | | 9.4 | Functional Description | | | | Chapter | · 10 | | 10.1 | Analog-to-Digital Conve | | | 10.1 | | | | | | s167 | | | | | | | | | | | | | | | * | | | | 10.1.6 Features | 171 | MC9S08DN60 Series Data Sheet, Rev 3 35 To maintain I/O states for pins that were configured as general-purpose I/O before entering stop2, the user must restore the contents of the I/O port registers, which have been saved in RAM, to the port registers before writing to the PPDACK bit. If the port registers are not restored from RAM before writing to PPDACK, then the pins will switch to their reset states when PPDACK is written. For pins that were configured as peripheral I/O, the user must reconfigure the peripheral module that interfaces to the pin before writing to the PPDACK bit. If the peripheral module is not enabled before writing to PPDACK, the pins will be controlled by their associated port control registers when the I/O latches are opened. ## 3.6.3 On-Chip Peripheral Modules in Stop Modes When the MCU enters any stop mode, system clocks to the internal peripheral modules are stopped. Even in the exception case (ENBDM = 1), where clocks to the background debug logic continue to operate, clocks to the peripheral systems are halted to reduce power consumption. Refer to Section 3.6.2, "Stop2 Mode" and Section 3.6.1, "Stop3 Mode" for specific information on system behavior in stop modes. | Davimbaral | Mode | | | | |-------------------------|----------------------------|----------------------------|--|--| | Peripheral | Stop2 | Stop3 | | | | CPU | Off | Standby | | | | RAM | Standby | Standby | | | | Flash/EEPROM | Off | Standby | | | | Parallel Port Registers | Off | Standby | | | | ACMP | Off | Off | | | | ADC | Off | Optionally On <sup>1</sup> | | | | IIC | Off | Standby | | | | MCG | Off | Optionally On <sup>2</sup> | | | | RTC | Optionally On <sup>3</sup> | Optionally On <sup>3</sup> | | | | SCI | Off | Standby | | | | SPI | Off | Standby | | | | TPM | Off | Standby | | | | Voltage Regulator | Off | Optionally On <sup>4</sup> | | | | XOSC | Off | Optionally On <sup>5</sup> | | | | I/O Pins | States Held | States Held | | | | BDM | Off <sup>6</sup> | Optionally On | | | | LVD/LVW | Off <sup>7</sup> | Optionally On | | | Table 3-2. Stop Mode Behavior Freescale Semiconductor MC9S08DN60 Series Data Sheet, Rev 3 <sup>&</sup>lt;sup>1</sup> Requires the asynchronous ADC clock and LVD to be enabled, else in standby. <sup>&</sup>lt;sup>2</sup> IRCLKEN and IREFSTEN set in MCGC1, else in standby. <sup>&</sup>lt;sup>3</sup> Requires the RTC to be enabled, else in standby. <sup>&</sup>lt;sup>4</sup> Requires the LVD or BDC to be enabled. **Chapter 4 Memory** Table 4-3. High-Page Register Summary (Sheet 2 of 3) | Address | Register Name | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-------------------|---------------|--------|--------|--------|-----------------------|--------|--------|--------|--------| | 0x1806 | SDIDH | _ | _ | _ | _ | ID11 | ID10 | ID9 | ID8 | | 0x1807 | SDIDL | ID7 | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | | 0x1808 | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | 0x1809 | SPMSC1 | LVWF | LVWACK | LVWIE | LVDRE | LVDSE | LVDE | 0 | BGBE | | 0x180A | SPMSC2 | 0 | 0 | LVDV | LVWV | PPDF | PPDACK | 0 | PPDC | | 0x180B-<br>0x180F | Reserved | | _<br>_ | _<br>_ | _<br>_ | _<br>_ | _<br>_ | | _<br>_ | | 0x1810 | DBGCAH | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x1811 | DBGCAL | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x1812 | DBGCBH | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x1813 | DBGCBL | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x1814 | DBGFH | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | 0x1815 | DBGFL | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | 0x1816 | DBGC | DBGEN | ARM | TAG | BRKEN | RWA | RWAEN | RWB | RWBEN | | 0x1817 | DBGT | TRGSEL | BEGIN | 0 | 0 | TRG3 | TRG2 | TRG1 | TRG0 | | 0x1818 | DBGS | AF | BF | ARMF | 0 | CNT3 | CNT2 | CNT1 | CNT0 | | 0x1819-<br>0x181F | Reserved | _ | _ | _ | _ | _ | _<br>_ | _ | _ | | 0x1820 | FCDIV | DIVLD | PRDIV8 | | | D | IV | | | | 0x1821 | FOPT | KEYEN | FNORED | EPGMOD | 0 | 0 | 0 | SE | EC | | 0x1822 | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | 0x1823 | FCNFG | 0 | EPGSEL | KEYACC | Reserved <sup>1</sup> | 0 | 0 | 0 | 1 | | 0x1824 | FPROT | EF | PS | | | FF | PS | | | | 0x1825 | FSTAT | FCBEF | FCCF | FPVIOL | FACCERR | 0 | FBLANK | 0 | 0 | | 0x1826 | FCMD | | | | FC | MD | | | | | 0x1827-<br>0x183F | Reserved | - | _ | _ | _ | | _<br>_ | - | | | 0x1840 | PTAPE | PTAPE7 | PTAPE6 | PTAPE5 | PTAPE4 | PTAPE3 | PTAPE2 | PTAPE1 | PTAPE0 | | 0x1841 | PTASE | PTASE7 | PTASE6 | PTASE5 | PTASE4 | PTASE3 | PTASE2 | PTASE1 | PTASE0 | | 0x1842 | PTADS | PTADS7 | PTADS6 | PTADS5 | PTADS4 | PTADS3 | PTADS2 | PTADS1 | PTADS0 | | 0x1843 | Reserved | _ | _ | _ | _ | _ | _ | _ | _ | | 0x1844 | PTASC | 0 | 0 | 0 | 0 | PTAIF | PTAACK | PTAIE | PTAMOD | | 0x1845 | PTAPS | PTAPS7 | PTAPS6 | PTAPS5 | PTAPS4 | PTAPS3 | PTAPS2 | PTAPS1 | PTAPS0 | | 0x1846 | PTAES | PTAES7 | PTAES6 | PTAES5 | PTAES4 | PTAES3 | PTAES2 | PTAES1 | PTAES0 | | 0x1847 | Reserved | 1 | - | _ | _ | 1 | _ | 1 | _ | | 0x1848 | PTBPE | PTBPE7 | PTBPE6 | PTBPE5 | PTBPE4 | PTBPE3 | PTBPE2 | PTBPE1 | PTBPE0 | | 0x1849 | PTBSE | PTBSE7 | PTBSE6 | PTBSE5 | PTBSE4 | PTBSE3 | PTBSE2 | PTBSE1 | PTBSE0 | | 0x184A | PTBDS | PTBDS7 | PTBDS6 | PTBDS5 | PTBDS4 | PTBDS3 | PTBDS2 | PTBDS1 | PTBDS0 | | 0x184B | Reserved | _ | _ | _ | | _ | _ | _ | _ | | 0x184C | PTBSC | 0 | 0 | 0 | 0 | PTBIF | PTBACK | PTBIE | PTBMOD | MC9S08DN60 Series Data Sheet, Rev 3 #### 4.5.11.3 Flash and EEPROM Configuration Register (FCNFG) Figure 4-7. Flash Configuration Register (FCNFG) Table 4-10. FCNFG Register Field Descriptions | Field | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6<br>EPGSEL | EEPROM Page Select — This bit selects which EEPROM page is accessed in the memory map. 0 Page 0 is in foreground of memory map. Page 1 is in background and can not be accessed. 1 Page 1 is in foreground of memory map. Page 0 is in background and can not be accessed. | | 5<br>KEYACC | Enable Writing of Access Key — This bit enables writing of the backdoor comparison key. For more detailed information about the backdoor key mechanism, refer to Section 4.5.9, "Security." 0 Writes to 0xFFB0–0xFFB7 are interpreted as the start of a Flash programming or erase command. 1 Writes to NVBACKKEY (0xFFB0–0xFFB7) are interpreted as comparison key writes. | #### 4.5.11.4 Flash and EEPROM Protection Register (FPROT and NVPROT) The FPROT register defines which Flash and EEPROM sectors are protected against program and erase operations. During the reset sequence, the FPROT register is loaded from the nonvolatile location NVPROT. To change the protection that will be loaded during the reset sequence, the sector containing NVPROT must be unprotected and erased, then NVPROT can be reprogrammed. FPROT bits are readable at any time and writable as long as the size of the protected region is being increased. Any write to FPROT that attempts to decrease the size of the protected memory will be ignored. Trying to alter data in any protected area will result in a protection violation error and the FPVIOL flag will be set in the FSTAT register. Mass erase is not possible if any one of the sectors is protected. Figure 4-8. Flash and EEPROM Protection Register (FPROT) <sup>&</sup>lt;sup>1</sup> User must write a 1 to this bit. Failing to do so may result in unexpected behavior. Background commands can be used to change the contents of these bits in FPROT. **Chapter 6 Parallel Input/Output Control** ## 6.3.2 Edge and Level Sensitivity A valid edge or level on an enabled port pin will set PTxIF in PTxSC. If PTxIE in PTxSC is set, an interrupt request will be presented to the CPU. Clearing of PTxIF is accomplished by writing a 1 to PTxACK in PTxSC provided all enabled port inputs are at their deasserted levels. PTxIF will remain set if any enabled port pin is asserted while attempting to clear by writing a 1 to PTxACK. ## 6.3.3 Pull-up/Pull-down Resistors The port interrupt pins can be configured to use an internal pull-up/pull-down resistor using the associated I/O port pull-up enable register. If an internal resistor is enabled, the PTxES register is used to select whether the resistor is a pull-up (PTxESn = 0) or a pull-down (PTxESn = 1). ## 6.3.4 Pin Interrupt Initialization When an interrupt pin is first enabled, it is possible to get a false interrupt flag. To prevent a false interrupt request during pin interrupt initialization, the user should do the following: - 1. Mask interrupts by clearing PTxIE in PTxSC. - 2. Select the pin polarity by setting the appropriate PTxESn bits in PTxES. - 3. If using internal pull-up/pull-down device, configure the associated pull enable bits in PTxPE. - 4. Enable the interrupt pins by setting the appropriate PTxPSn bits in PTxPS. - 5. Write to PTxACK in PTxSC to clear any false interrupts. - 6. Set PTxIE in PTxSC to enable interrupts. # 6.4 Pin Behavior in Stop Modes Pin behavior following execution of a STOP instruction depends on the stop mode that is entered. An explanation of pin behavior for the various stop modes follows: - Stop2 mode is a partial power-down mode, whereby I/O latches are maintained in their state as before the STOP instruction was executed. CPU register status and the state of I/O registers should be saved in RAM before the STOP instruction is executed to place the MCU in stop2 mode. Upon recovery from stop2 mode, before accessing any I/O, the user should examine the state of the PPDF bit in the SPMSC2 register. If the PPDF bit is 0, I/O must be initialized as if a power on reset had occurred. If the PPDF bit is 1, peripherals may require initialization to be restored to their pre-stop condition. This can be done using data previously stored in RAM if it was saved before the STOP instruction was executed. The user must then write a 1 to the PPDACK bit in the SPMSC2 register. Access to I/O is now permitted again in the user application program. - In stop3 mode, all I/O is maintained because internal logic circuity stays powered up. Upon recovery, normal I/O function is available to the user. **Chapter 6 Parallel Input/Output Control** ## 6.5.1.5 Port A Drive Strength Selection Register (PTADS) Figure 6-7. Drive Strength Selection for Port A Register (PTADS) **Table 6-5. PTADS Register Field Descriptions** | Field | Description | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>PTADS[7:0] | Output Drive Strength Selection for Port A Bits — Each of these control bits selects between low and high output drive for the associated PTA pin. For port A pins that are configured as inputs, these bits have no effect. 1 Use the output drive strength selected for port A bit n. 2 District Drive Strength Selected for port A bit n. | #### 6.5.1.6 Port A Interrupt Status and Control Register (PTASC) Figure 6-8. Port A Interrupt Status and Control Register (PTASC) #### **Table 6-6. PTASC Register Field Descriptions** | Field | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3<br>PTAIF | Port A Interrupt Flag — PTAIF indicates when a port A interrupt is detected. Writes have no effect on PTAIF. 0 No port A interrupt detected. 1 Port A interrupt detected. | | 2<br>PTAACK | Port A Interrupt Acknowledge — Writing a 1 to PTAACK is part of the flag clearing mechanism. PTAACK always reads as 0. | | 1<br>PTAIE | Port A Interrupt Enable — PTAIE determines whether a port A interrupt is requested. 0 Port A interrupt request not enabled. 1 Port A interrupt request enabled. | | 0<br>PTAMOD | Port A Detection Mode — PTAMOD (along with the PTAES bits) controls the detection mode of the port A interrupt pins. 0 Port A pins detect edges only. 1 Port A pins detect both edges and levels. | **Chapter 6 Parallel Input/Output Control** # 6.5.4.7 Port D Interrupt Pin Select Register (PTDPS) Figure 6-30. Port D Interrupt Pin Select Register (PTDPS) Table 6-28. PTDPS Register Field Descriptions | Field | Description | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Port D Interrupt Pin Selects — Each of the PTDPSn bits enable the corresponding port D interrupt pin. 0 Pin not enabled as interrupt. 1 Pin enabled as interrupt. | #### 6.5.4.8 Port D Interrupt Edge Select Register (PTDES) Figure 6-31. Port D Edge Select Register (PTDES) Table 6-29. PTDES Register Field Descriptions | Field | Description | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0<br>PTDES[7:0] | Port D Edge Selects — Each of the PTDESn bits serves a dual purpose by selecting the polarity of the active interrupt edge as well as selecting a pull-up or pull-down device if enabled. O A pull-up device is connected to the associated pin and detects falling edge/low level for interrupt generation. A pull-down device is connected to the associated pin and detects rising edge/high level for interrupt generation. | MC9S08DN60 Series Data Sheet, Rev 3 98 Freescale Semiconductor #### 8.1.1 Features Key features of the MCG module are: - Frequency-locked loop (FLL) - 0.2% resolution using internal 32-kHz reference - 2% deviation over voltage and temperature using internal 32-kHz reference - Internal or external reference can be used to control the FLL - Phase-locked loop (PLL) - Voltage-controlled oscillator (VCO) - Modulo VCO frequency divider - Phase/Frequency detector - Integrated loop filter - Lock detector with interrupt capability - Internal reference clock - Nine trim bits for accuracy - Can be selected as the clock source for the MCU - External reference clock - Control for external oscillator - Clock monitor with reset capability - Can be selected as the clock source for the MCU - Reference divider is provided - Clock source selected can be divided down by 1, 2, 4, or 8 - BDC clock (MCGLCLK) is provided as a constant divide by 2 of the DCO output whether in an FLL or PLL mode. # 8.1.2 Modes of Operation There are nine modes of operation for the MCG: - FLL Engaged Internal (FEI) - FLL Engaged External (FEE) - FLL Bypassed Internal (FBI) - FLL Bypassed External (FBE) - PLL Engaged External (PEE) - PLL Bypassed External (PBE) - Bypassed Low Power Internal (BLPI) - Bypassed Low Power External (BLPE) - Stop For details see Section 8.4.1, "Operational Modes. # 8.2 External Signal Description There are no MCG signals that connect off chip. multiplication factor, as selected by the VDIV bits, times the reference frequency, as selected by the RDIV bits. If BDM is enabled then the MCGLCLK is derived from the DCO (open-loop mode) divided by two. If BDM is not enabled then the FLL is disabled in a low power state. #### 8.4.1.6 PLL Bypassed External (PBE) In PLL bypassed external (PBE) mode, the MCGOUT clock is derived from the external reference clock and the PLL is operational but its output clock is not used. This mode is useful to allow the PLL to acquire its target frequency while the MCGOUT clock is driven from the external reference clock. The PLL bypassed external mode is entered when all the following conditions occur: - CLKS bits are written to 10 - IREFS bit is written to 0 - PLLS bit is written to 1 - RDIV bits are written to divide reference clock to be within the range of 1 MHz to 2 MHz - LP bit is written to 0 In PLL bypassed external mode, the MCGOUT clock is derived from the external reference clock. The external reference clock which is enabled can be an external crystal/resonator or it can be another external clock source. The PLL clock frequency locks to a multiplication factor, as selected by the VDIV bits, times the reference frequency, as selected by the RDIV bits. If BDM is enabled then the MCGLCLK is derived from the DCO (open-loop mode) divided by two. If BDM is not enabled then the FLL is disabled in a low power state. ## 8.4.1.7 Bypassed Low Power Internal (BLPI) The bypassed low power internal (BLPI) mode is entered when all the following conditions occur: - CLKS bits are written to 01 - IREFS bit is written to 1 - PLLS bit is written to 0. - LP bit is written to 1 - BDM mode is not active In bypassed low power internal mode, the MCGOUT clock is derived from the internal reference clock. The PLL and the FLL are disabled at all times in BLPI mode and the MCGLCLK will not be available for BDC communications If the BDM becomes active the mode will switch to FLL bypassed internal (FBI) mode. # 8.4.1.8 Bypassed Low Power External (BLPE) The bypassed low power external (BLPE) mode is entered when all the following conditions occur: - CLKS bits are written to 10 - IREFS bit is written to 0 - PLLS bit is written to 0 or 1 MC9S08DN60 Series Data Sheet, Rev 3 ## 10.1.5 Temperature Sensor To use the on-chip temperature sensor, the user must perform the following: - Configure ADC for long sample with a maximum of 1 MHz clock - Convert the bandgap voltage reference channel (AD27) - By converting the digital value of the bandgap voltage reference channel using the value of V<sub>BG</sub> the user can determine V<sub>DD</sub>. For value of bandgap voltage, see Section A.6, "DC Characteristics". - Convert the temperature sensor channel (AD26) - By using the calculated value of $V_{DD}$ , convert the digital value of AD26 into a voltage, $V_{TEMP}$ Equation 10-1 provides an approximate transfer function of the temperature sensor. Temp = 25 - $$((V_{TEMP} - V_{TEMP25}) \div m)$$ Eqn. 10-1 where: - V<sub>TEMP</sub> is the voltage of the temperature sensor channel at the ambient temperature. - V<sub>TEMP25</sub> is the voltage of the temperature sensor channel at 25°C. - m is the hot or cold voltage versus temperature slope in V/°C. For temperature calculations, use the V<sub>TEMP25</sub> and m values from the ADC Electricals table. In application code, the user reads the temperature sensor channel, calculates $V_{TEMP}$ and compares to $V_{TEMP25}$ . If $V_{TEMP}$ is greater than $V_{TEMP25}$ the cold slope value is applied in Equation 10-1. If $V_{TEMP}$ is less than $V_{TEMP25}$ the hot slope value is applied in Equation 10-1. To improve accuracy the user should calibrate the bandgap voltage reference and temperature sensor. Calibrating at 25°C will improve accuracy to $\pm 4.5$ °C. Calibration at three points, -40°C, 25°C, and 125°C will improve accuracy to $\pm 2.5$ °C. Once calibration has been completed, the user will need to calculate the slope for both hot and cold. In application code, the user would then calculate the temperature using Equation 10-1 as detailed above and then determine if the temperature is above or below 25°C. Once determined if the temperature is above or below 25°C, the user can recalculate the temperature using the hot or cold slope value obtained during calibration. #### Table 10-12. APCTL3 Register Field Descriptions | Field | Description | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>ADPC23 | ADC Pin Control 23. ADPC23 controls the pin associated with channel AD23. 0 AD23 pin I/O control enabled 1 AD23 pin I/O control disabled | | 6<br>ADPC22 | ADC Pin Control 22. ADPC22 controls the pin associated with channel AD22. 0 AD22 pin I/O control enabled 1 AD22 pin I/O control disabled | | 5<br>ADPC21 | ADC Pin Control 21. ADPC21 controls the pin associated with channel AD21. 0 AD21 pin I/O control enabled 1 AD21 pin I/O control disabled | | 4<br>ADPC20 | ADC Pin Control 20. ADPC20 controls the pin associated with channel AD20. 0 AD20 pin I/O control enabled 1 AD20 pin I/O control disabled | | 3<br>ADPC19 | ADC Pin Control 19. ADPC19 controls the pin associated with channel AD19. 0 AD19 pin I/O control enabled 1 AD19 pin I/O control disabled | | 2<br>ADPC18 | ADC Pin Control 18. ADPC18 controls the pin associated with channel AD18. 0 AD18 pin I/O control enabled 1 AD18 pin I/O control disabled | | 1<br>ADPC17 | ADC Pin Control 17. ADPC17 controls the pin associated with channel AD17. 0 AD17 pin I/O control enabled 1 AD17 pin I/O control disabled | | 0<br>ADPC16 | ADC Pin Control 16. ADPC16 controls the pin associated with channel AD16. 0 AD16 pin I/O control enabled 1 AD16 pin I/O control disabled | # 10.4 Functional Description The ADC module is disabled during reset or when the ADCH bits are all high. The module is idle when a conversion has completed and another conversion has not been initiated. When idle, the module is in its lowest power state. The ADC can perform an analog-to-digital conversion on any of the software selectable channels. In 12-bit and 10-bit mode, the selected channel voltage is converted by a successive approximation algorithm into a 12-bit digital result. In 8-bit mode, the selected channel voltage is converted by a successive approximation algorithm into a 9-bit digital result. When the conversion is completed, the result is placed in the data registers (ADCRH and ADCRL). In 10-bit mode, the result is rounded to 10 bits and placed in the data registers (ADCRH and ADCRL). In 8-bit mode, the result is rounded to 8 bits and placed in ADCRL. The conversion complete flag (COCO) is then set and an interrupt is generated if the conversion complete interrupt has been enabled (AIEN = 1). The ADC module has the capability of automatically comparing the result of a conversion with the contents of its compare registers. The compare function is enabled by setting the ACFE bit and operates with any of the conversion modes and configurations. # 11.3.4 IIC Status Register (IICS) Figure 11-6. IIC Status Register (IICS) **Table 11-6. IICS Field Descriptions** | Field | Description | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>TCF | Transfer Complete Flag. This bit is set on the completion of a byte transfer. This bit is only valid during or immediately following a transfer to the IIC module or from the IIC module. The TCF bit is cleared by reading the IICD register in receive mode or writing to the IICD in transmit mode. 0 Transfer in progress 1 Transfer complete | | 6<br>IAAS | Addressed as a Slave. The IAAS bit is set when the calling address matches the programmed slave address or when the GCAEN bit is set and a general call is received. Writing the IICC register clears this bit. 0 Not addressed 1 Addressed as a slave | | 5<br>BUSY | Bus Busy. The BUSY bit indicates the status of the bus regardless of slave or master mode. The BUSY bit is set when a start signal is detected and cleared when a stop signal is detected. O Bus is idle 1 Bus is busy | | 4<br>ARBL | Arbitration Lost. This bit is set by hardware when the arbitration procedure is lost. The ARBL bit must be cleared by software by writing a 1 to it. O Standard bus operation 1 Loss of arbitration | | 2<br>SRW | Slave Read/Write. When addressed as a slave, the SRW bit indicates the value of the R/W command bit of the calling address sent to the master. O Slave receive, master writing to slave 1 Slave transmit, master reading from slave | | 1<br>IICIF | <ul> <li>IIC Interrupt Flag. The IICIF bit is set when an interrupt is pending. This bit must be cleared by software, by writing a 1 to it in the interrupt routine. One of the following events can set the IICIF bit: <ul> <li>One byte transfer completes</li> <li>Match of slave address to calling address</li> <li>Arbitration lost</li> </ul> </li> <li>No interrupt pending</li> <li>Interrupt pending</li> </ul> | | 0<br>RXAK | Receive Acknowledge. When the RXAK bit is low, it indicates an acknowledge signal has been received after the completion of one byte of data transmission on the bus. If the RXAK bit is high it means that no acknowledge signal is detected. O Acknowledge received No acknowledge received | #### NOTES: - 1. If general call is enabled, a check must be done to determine whether the received address was a general call address (0x00). If the received address was a general call address, then the general call must be handled by user software. - 2. When 10-bit addressing is used to address a slave, the slave sees an interrupt following the first byte of the extended address. User software must ensure that for this interrupt, the contents of IICD are ignored and not treated as a valid data transfer Figure 11-12. Typical IIC Interrupt Routine MC9S08DN60 Series Data Sheet, Rev 3 | Field | Description | | | | | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7<br>SPRF | SPI Read Buffer Full Flag — SPRF is set at the completion of an SPI transfer to indicate that received data may be read from the SPI data register (SPID). SPRF is cleared by reading SPRF while it is set, then reading the SPI data register. 0 No data available in the receive data buffer 1 Data available in the receive data buffer | | | | | | 5<br>SPTEF | SPI Transmit Buffer Empty Flag — This bit is set when there is room in the transmit data buffer. It is cleared by reading SPIS with SPTEF set, followed by writing a data value to the transmit buffer at SPID. SPIS must be read with SPTEF = 1 before writing data to SPID or the SPID write will be ignored. SPTEF generates an SPTEF CPU interrupt request if the SPTIE bit in the SPIC1 is also set. SPTEF is automatically set when a data byte transfers from the transmit buffer into the transmit shift register. For an idle SPI (no data in the transmit buffer or the shift register and no transfer in progress), data written to SPID is transferred to the shifter almost immediately so SPTEF is set within two bus cycles allowing a second 8-bit data value to be queued into the transmit buffer. After completion of the transfer of the value in the shift register, the queued value from the transmit buffer will automatically move to the shifter and SPTEF will be set to indicate there is room for new data in the transmit buffer. If no new data is waiting in the transmit buffer, SPTEF simply remains set and no data moves from the buffer to the shifter. O SPI transmit buffer not empty SPI transmit buffer empty | | | | | | 4<br>MODF | Master Mode Fault Flag — MODF is set if the SPI is configured as a master and the slave select input goes low, indicating some other SPI device is also configured as a master. The SS pin acts as a mode fault error input only when MSTR = 1, MODFEN = 1, and SSOE = 0; otherwise, MODF will never be set. MODF is cleared by reading MODF while it is 1, then writing to SPI control register 1 (SPIC1). 0 No mode fault error 1 Mode fault error detected | | | | | # 12.4.5 SPI Data Register (SPID) Figure 12-9. SPI Data Register (SPID) Reads of this register return the data read from the receive data buffer. Writes to this register write data to the transmit data buffer. When the SPI is configured as a master, writing data to the transmit data buffer initiates an SPI transfer. Data should not be written to the transmit data buffer unless the SPI transmit buffer empty flag (SPTEF) is set, indicating there is room in the transmit buffer to queue a new transmit byte. Data may be read from SPID any time after SPRF is set and before another transfer is finished. Failure to read the data out of the receive data buffer before a new transfer ends causes a receive overrun condition and the data from the new transfer is lost. pin from a master and the MISO waveform applies to the MISO output from a slave. The $\overline{SS}$ OUT waveform applies to the slave select output from a master (provided MODFEN and SSOE = 1). The master $\overline{SS}$ output goes to active low one-half SPSCK cycle before the start of the transfer and goes back high at the end of the eighth bit time of the transfer. The $\overline{SS}$ IN waveform applies to the slave select input of a slave. Figure 12-10. SPI Clock Formats (CPHA = 1) When CPHA = 1, the slave begins to drive its MISO output when $\overline{SS}$ goes to active low, but the data is not defined until the first SPSCK edge. The first SPSCK edge shifts the first bit of data from the shifter onto the MOSI output of the master and the MISO output of the slave. The next SPSCK edge causes both the master and the slave to sample the data bit values on their MISO and MOSI inputs, respectively. At the third SPSCK edge, the SPI shifter shifts one bit position which shifts in the bit value that was just sampled, and shifts the second data bit value out the other end of the shifter to the MOSI and MISO outputs of the master and slave, respectively. When CHPA = 1, the slave's $\overline{SS}$ input is not required to go to its inactive high level between transfers. Figure 12-11 shows the clock formats when CPHA = 0. At the top of the figure, the eight bit times are shown for reference with bit 1 starting as the slave is selected ( $\overline{SS}$ IN goes low), and bit 8 ends at the last SPSCK edge. The MSB first and LSB first lines show the order of SPI data bits depending on the setting Writing 0 to TE does not immediately release the pin to be a general-purpose I/O pin. Any transmit activity that is in progress must first be completed. This includes data characters in progress, queued idle characters, and queued break characters. #### 13.3.2.1 Send Break and Queued Idle The SBK control bit in SCI1C2 is used to send break characters which were originally used to gain the attention of old teletype receivers. Break characters are a full character time of logic 0 (10 bit times including the start and stop bits). A longer break of 13 bit times can be enabled by setting BRK13 = 1. Normally, a program would wait for TDRE to become set to indicate the last character of a message has moved to the transmit shifter, then write 1 and then write 0 to the SBK bit. This action queues a break character to be sent as soon as the shifter is available. If SBK is still 1 when the queued break moves into the shifter (synchronized to the baud rate clock), an additional break character is queued. If the receiving device is another Freescale Semiconductor SCI, the break characters will be received as 0s in all eight data bits and a framing error (FE = 1) occurs. When idle-line wakeup is used, a full character time of idle (logic 1) is needed between messages to wake up any sleeping receivers. Normally, a program would wait for TDRE to become set to indicate the last character of a message has moved to the transmit shifter, then write 0 and then write 1 to the TE bit. This action queues an idle character to be sent as soon as the shifter is available. As long as the character in the shifter does not finish while TE = 0, the SCI transmitter never actually releases control of the TxD pin. If there is a possibility of the shifter finishing while TE = 0, set the general-purpose I/O controls so the pin that is shared with TxD is an output driving a logic 1. This ensures that the TxD line will look like a normal idle line even if the SCI loses control of the port pin between writing 0 and then 1 to TE. The length of the break character is affected by the BRK13 and M bits as shown below. | BRK13 | М | Break Character Length | |-------|---|------------------------| | 0 | 0 | 10 bit times | | 0 | 1 | 11 bit times | | 1 | 0 | 13 bit times | | 1 | 1 | 14 bit times | Table 13-8. Break Character Length # 13.3.3 Receiver Functional Description In this section, the receiver block diagram (Figure 13-3) is used as a guide for the overall receiver functional description. Next, the data sampling technique used to reconstruct receiver data is described in more detail. Finally, two variations of the receiver wakeup function are explained. The receiver input is inverted by setting RXINV = 1. The receiver is enabled by setting the RE bit in SCI1C2. Character frames consist of a start bit of logic 0, eight (or nine) data bits (LSB first), and a stop bit of logic 1. For information about 9-bit data mode, refer to Section 13.3.5.1, "8- and 9-Bit Data Modes." For the remainder of this discussion, we assume the SCI is configured for normal 8-bit data mode. After receiving the stop bit into the receive shifter, and provided the receive data register is not already full, the data character is transferred to the receive data register and the receive data register full (RDRF) status When the TPM is configured for center-aligned PWM (and ELSnB:ELSnA not = 0:0), the data direction for all channels in this TPM are overridden, the TPMxCHn pins are forced to be outputs controlled by the TPM, and the ELSnA bits control the polarity of each TPMxCHn output. If ELSnB:ELSnA=1:0, the corresponding TPMxCHn pin is cleared when the timer counter is counting up, and the channel value register matches the timer counter; the TPMxCHn pin is set when the timer counter is counting down, and the channel value register matches the timer counter. If ELSnA=1, the corresponding TPMxCHn pin is set when the timer counter is counting up and the channel value register matches the timer counter; the TPMxCHn pin is cleared when the timer counter is counting down and the channel value register matches the timer counter. TPMxMODH:TPMxMODL = 0x0008 TPMxCnVH:TPMxCnVL = 0x0005 Figure 15-5. High-True Pulse of a Center-Aligned PWM TPMxMODH:TPMxMODL = 0x0008 TPMxCnVH:TPMxCnVL = 0x0005 Figure 15-6. Low-True Pulse of a Center-Aligned PWM #### 16.4.3.5 Debug FIFO High Register (DBGFH) This register provides read-only access to the high-order eight bits of the FIFO. Writes to this register have no meaning or effect. In the event-only trigger modes, the FIFO only stores data into the low-order byte of each FIFO word, so this register is not used and will read 0x00. Reading DBGFH does not cause the FIFO to shift to the next word. When reading 16-bit words out of the FIFO, read DBGFH before reading DBGFL because reading DBGFL causes the FIFO to advance to the next word of information. #### 16.4.3.6 Debug FIFO Low Register (DBGFL) This register provides read-only access to the low-order eight bits of the FIFO. Writes to this register have no meaning or effect. Reading DBGFL causes the FIFO to shift to the next available word of information. When the debug module is operating in event-only modes, only 8-bit data is stored into the FIFO (high-order half of each FIFO word is unused). When reading 8-bit words out of the FIFO, simply read DBGFL repeatedly to get successive bytes of data from the FIFO. It isn't necessary to read DBGFH in this case. Do not attempt to read data from the FIFO while it is still armed (after arming but before the FIFO is filled or ARMF is cleared) because the FIFO is prevented from advancing during reads of DBGFL. This can interfere with normal sequencing of reads from the FIFO. Reading DBGFL while the debugger is not armed causes the address of the most-recently fetched opcode to be stored to the last location in the FIFO. By reading DBGFH then DBGFL periodically, external host software can develop a profile of program execution. After eight reads from the FIFO, the ninth read will return the information that was stored as a result of the first read. To use the profiling feature, read the FIFO eight times without using the data to prime the sequence and then begin using the data to get a delayed picture of what addresses were being executed. The information stored into the FIFO on reads of DBGFL (while the FIFO is not armed) is the address of the most-recently fetched opcode. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | | PRINT VERSION NOT TO SCALE | | |------------------------------------------------------|----------------------|----------------|----------------------------|--| | TITLE: | DOCUMENT NO | : 98ASH70029A | REV: D | | | LOW PROFILE QUAD FLAT PA | CASE NUMBER: 873A-03 | | 19 MAY 2005 | | | 32 LEAD, 0.8 PITCH (7 X | STANDARD: JE | DEC MS-026 BBA | | |