Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | S08 | | Core Size | 8-Bit | | Speed | 40MHz | | Connectivity | I <sup>2</sup> C, LINbus, SCI, SPI | | Peripherals | LVD, POR, PWM, WDT | | Number of I/O | 53 | | Program Memory Size | 60KB (60K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 2K x 8 | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 16x12b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc9s08dn60mlh | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # MC9S08DN60 Series Features ## 8-Bit HCS08 Central Processor Unit (CPU) - 40-MHz HCS08 CPU (20-MHz bus) - HC08 instruction set with added BGND instruction - Support for up to 32 interrupt/reset sources ## **On-Chip Memory** - Flash read/program/erase over full operating voltage and temperature - -- MC9S08DN60 = 60K - MC9S08DN48 = 48K - MC9S08DN32 = 32K - MC9S08DN16 = 16K - Up to 2K EEPROM in-circuit programmable memory; 8-byte single-page or 4-byte dual-page erase sector; Program and Erase while executing Flash; Erase abort - Up to 2K random-access memory (RAM) ## **Power-Saving Modes** - Two very low power stop modes - Reduced power wait mode - Very low power real time interrupt for use in run, wait, and stop ## **Clock Source Options** - Oscillator (XOSC) Loop-control Pierce oscillator; Crystal or ceramic resonator range of 31.25 kHz to 38.4 kHz or 1 MHz to 16 MHz - Multi-purpose Clock Generator (MCG) PLL and FLL modes (FLL capable of 1.5% deviation using internal temperature compensation); Internal reference clock with trim adjustment (trimmed at factory, with trim value stored in flash); External reference with oscillator/resonator options #### **System Protection** - Watchdog computer operating properly (COP) reset with option to run from backup dedicated 1-kHz internal clock source or bus clock - Low-voltage detection with reset or interrupt; selectable trip points - Illegal opcode detection with reset - · Illegal address detection with reset - · Flash block protect - · Loss-of-lock protection ## **Development Support** - · Single-wire background debug interface - On-chip, in-circuit emulation (ICE) with real-time bus capture ## **Peripherals** - ADC 16-channel, 12-bit resolution, 2.5 μs conversion time, automatic compare function, temperature sensor, internal bandgap reference channel - ACMPx Two analog comparators with selectable interrupt on rising, falling, or either edge of comparator output; compare option to fixed internal bandgap reference voltage - SCI1 One SCI supporting LIN 2.0 Protocol and SAE J2602 protocols; Full duplex non-return to zero (NRZ); Master extended break generation; Slave extended break detection; Wakeup on active edge - SPI Full-duplex or single-wire bidirectional; Double-buffered transmit and receive; Master or Slave mode; MSB-first or LSB-first shifting - IIC Up to 100 kbps with maximum bus loading; Multi-master operation; Programmable slave address; General Call Address; Interrupt driven byte-by-byte data transfer - **TPMx** One 6-channel (TPM1) and one 2-channel (TPM2); Selectable input capture, output compare, or buffered edge-aligned PWM on each channel - RTC (Real-time counter) 8-bit modulus counter with binary or decimal based prescaler; Real-time clock capabilities using external crystal and RTC for precise time base, time-of-day, calendar or task scheduling functions; Free running on-chip low power oscillator (1 kHz) for cyclic wake-up without external components ## Input/Output - 53 general-purpose input/output (I/O) pins and 1 input-only pin - 24 interrupt pins with selectable polarity on each pin - Hysteresis and configurable pull device on all input pins. - Configurable slew rate and drive strength on all output pins. #### **Package Options** - 64-pin low-profile quad flat-pack (LQFP) 10x10 mm - 48-pin low-profile quad flat-pack (LQFP) 7x7 mm - 32-pin low-profile quad flat-pack (LQFP) 7x7 mm #### **NOTE** The FCBEF flag will not set after launching the sector erase abort command. If an attempt is made to start a new command write sequence with a sector erase abort operation active, the FACCERR flag in the FSTAT register will be set. A new command write sequence may be started after clearing the ACCERR flag, if set. #### **NOTE** The sector erase abort command should be used sparingly since a sector erase operation that is aborted counts as a complete program/erase cycle. ## 4.5.6 Access Errors An access error occurs whenever the command execution protocol is violated. Any of the following specific actions will cause the access error flag (FACCERR) in FSTAT to be set. FACCERR must be cleared by writing a 1 to FACCERR in FSTAT before any command can be processed. - Writing to a Flash address before the internal Flash and EEPROM clock frequency has been set by writing to the FCDIV register. - Writing to a Flash address while FCBEF is not set. (A new command cannot be started until the command buffer is empty.) - Writing a second time to a Flash address before launching the previous command. (There is only one write to Flash for every command.) - Writing a second time to FCMD before launching the previous command. (There is only one write to FCMD for every command.) - Writing to any Flash control register other than FCMD after writing to a Flash address. - Writing any command code other than the six allowed codes (0x05, 0x20, 0x25, 0x40, 0x41, or 0x47) to FCMD. - Writing any Flash control register other than to write to FSTAT (to clear FCBEF and launch the command) after writing the command to FCMD. - The MCU enters stop mode while a program or erase command is in progress. (The command is aborted.) - Writing the byte program, burst program, sector erase or sector erase abort command code (0x20, 0x25, 0x40, or 0x47) with a background debug command while the MCU is secured. (The background debug controller can do blank check and mass erase commands only when the MCU is secure.) - Writing 0 to FCBEF to cancel a partial command. **Chapter 6 Parallel Input/Output Control** # 6.5.3.5 Port C Drive Strength Selection Register (PTCDS) Figure 6-23. Drive Strength Selection for Port C Register (PTCDS) **Table 6-21. PTCDS Register Field Descriptions** | Field | Description | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Output Drive Strength Selection for Port C Bits — Each of these control bits selects between low and high output drive for the associated PTC pin. For port C pins that are configured as inputs, these bits have no effect. 1 Use the control bits selects between low and high output drive strength selected for port C bit n. 2 Use the control bits selects between low and high output drive strength selected for port C bit n. | # **Chapter 8 Multi-Purpose Clock Generator (S08MCGV1)** ## 8.1 Introduction The multi-purpose clock generator (MCG) module provides several clock source choices for the MCU. The module contains a frequency-locked loop (FLL) and a phase-locked loop (PLL) that are controllable by either an internal or an external reference clock. The module can select either of the FLL or PLL clocks, or either of the internal or external reference clocks as a source for the MCU system clock. Whichever clock source is chosen, it is passed through a reduced bus divider which allows a lower output clock frequency to be derived. The MCG also controls an external oscillator (XOSC) for the use of a crystal or resonator as the external reference clock. All devices in the MC9S08DN60 Series feature the MCG module. ## **NOTE** Refer to Section 1.3, "System Clock Distribution," for detailed view of the distribution clock sources throughout the chip. # 8.3.4 MCG Status and Control Register (MCGSC) Figure 8-6. MCG Status and Control Register (MCGSC) **Table 8-4. MCG Status and Control Register Field Descriptions** | Field | Description | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>LOLS | Loss of Lock Status — This bit is a sticky indication of lock status for the FLL or PLL. LOLS is set when lock detection is enabled and after acquiring lock, the FLL or PLL output frequency has fallen outside the lock exit frequency tolerance, D <sub>unl</sub> . LOLIE determines whether an interrupt request is made when set. LOLS is cleared by reset or by writing a logic 1 to LOLS when LOLS is set. Writing a logic 0 to LOLS has no effect. 0 FLL or PLL has not lost lock since LOLS was last cleared. 1 FLL or PLL has lost lock since LOLS was last cleared. | | 6<br>LOCK | Lock Status — Indicates whether the FLL or PLL has acquired lock. Lock detection is disabled when both the FLL and PLL are disabled. If the lock status bit is set then changing the value of any of the following bits IREFS, PLLS, RDIV[2:0], TRIM[7:0] (if in FEI or FBI modes), or VDIV[3:0] (if in PBE or PEE modes), will cause the lock status bit to clear and stay cleared until the FLL or PLL has reacquired lock. Stop mode entry will also cause the lock status bit to clear and stay cleared until the FLL or PLL has reacquired lock. Entry into BLPI or BLPE mode will also cause the lock status bit to clear and stay cleared until the MCG has exited these modes and the FLL or PLL has reacquired lock. O FLL or PLL is currently unlocked. 1 FLL or PLL is currently locked. | | 5<br>PLLST | PLL Select Status — The PLLST bit indicates the current source for the PLLS clock. The PLLST bit does not update immediately after a write to the PLLS bit due to internal synchronization between clock domains. 0 Source of PLLS clock is FLL clock. 1 Source of PLLS clock is PLL clock. | | 4<br>IREFST | Internal Reference Status — The IREFST bit indicates the current source for the reference clock. The IREFST bit does not update immediately after a write to the IREFS bit due to internal synchronization between clock domains. O Source of reference clock is external reference clock (oscillator or external clock source as determined by the EREFS bit in the MCGC2 register). Source of reference clock is internal reference clock. | | 3:2<br>CLKST | Clock Mode Status — The CLKST bits indicate the current clock mode. The CLKST bits do not update immediately after a write to the CLKS bits due to internal synchronization between clock domains. 00 Encoding 0 — Output of FLL is selected. 01 Encoding 1 — Internal reference clock is selected. 10 Encoding 2 — External reference clock is selected. 11 Encoding 3 — Output of PLL is selected. | Chapter 8 Multi-Purpose Clock Generator (S08MCGV1) # 8.4 Functional Description # 8.4.1 Operational Modes Figure 8-8. Clock Switching Modes ## Chapter 8 Multi-Purpose Clock Generator (S08MCGV1) Figure 8-9. Flowchart of FEI to PEE Mode Transition using a 4 MHz crystal #### Chapter 10 Analog-to-Digital Converter (S08ADC12V1) ALTCLK for this MCU. Consult the module introduction for information on ALTCLK specific to this MCU. A conversion complete event sets the COCO and generates an ADC interrupt to wake the MCU from wait mode if the ADC interrupt is enabled (AIEN = 1). ## 10.4.7 MCU Stop3 Mode Operation Stop mode is a low power-consumption standby mode during which most or all clock sources on the MCU are disabled. ## 10.4.7.1 Stop3 Mode With ADACK Disabled If the asynchronous clock, ADACK, is not selected as the conversion clock, executing a stop instruction aborts the current conversion and places the ADC in its idle state. The contents of ADCRH and ADCRL are unaffected by stop3 mode. After exiting from stop3 mode, a software or hardware trigger is required to resume conversions. ## 10.4.7.2 Stop3 Mode With ADACK Enabled If ADACK is selected as the conversion clock, the ADC continues operation during stop3 mode. For guaranteed ADC operation, the MCU's voltage regulator must remain active during stop3 mode. Consult the module introduction for configuration information for this MCU. If a conversion is in progress when the MCU enters stop3 mode, it continues until completion. Conversions can be initiated while the MCU is in stop3 mode by means of the hardware trigger or if continuous conversions are enabled. A conversion complete event sets the COCO and generates an ADC interrupt to wake the MCU from stop3 mode if the ADC interrupt is enabled (AIEN = 1). #### **NOTE** The ADC module can wake the system from low-power stop and cause the MCU to begin consuming run-level currents without generating a system level interrupt. To prevent this scenario, software should ensure the data transfer blocking mechanism (discussed in Section 10.4.4.2, "Completing Conversions) is cleared when entering stop3 and continuing ADC conversions. # 10.4.8 MCU Stop2 Mode Operation The ADC module is automatically disabled when the MCU enters stop2 mode. All module registers contain their reset values following exit from stop2. Therefore, the module must be re-enabled and re-configured following exit from stop2. ## 10.5 Initialization Information This section gives an example that provides some basic direction on how to initialize and configure the ADC module. You can configure the module for 8-, 10-, or 12-bit resolution, single or continuous conversion, and a polled or interrupt approach, among many other options. Refer to Table 10-7, Table 10-8, and Table 10-9 for information used in this example. #### NOTE Hexadecimal values designated by a preceding 0x, binary values designated by a preceding %, and decimal values have no preceding character. ## 10.5.1 ADC Module Initialization Example ## 10.5.1.1 Initialization Sequence Before the ADC module can be used to complete conversions, an initialization procedure must be performed. A typical sequence is as follows: - 1. Update the configuration register (ADCCFG) to select the input clock source and the divide ratio used to generate the internal clock, ADCK. This register is also used for selecting sample time and low-power configuration. - 2. Update status and control register 2 (ADCSC2) to select the conversion trigger (hardware or software) and compare function options, if enabled. - 3. Update status and control register 1 (ADCSC1) to select whether conversions will be continuous or completed only once, and to enable or disable conversion complete interrupts. The input channel on which conversions will be performed is also selected here. # 10.5.1.2 Pseudo-Code Example In this example, the ADC module is set up with interrupts enabled to perform a single 10-bit conversion at low power with a long sample time on input channel 1, where the internal ADCK clock is derived from the bus clock divided by 1. ## ADCCFG = 0x98 (%10011000) | Bit 7 | ADLPC | 1 | Configures for low power (lowers maximum clock speed) | |---------|--------|----|-------------------------------------------------------| | Bit 6:5 | ADIV | 00 | Sets the ADCK to the input clock ÷ 1 | | Bit 4 | ADLSMP | 1 | Configures for long sample time | | Bit 3:2 | MODE | 10 | Sets mode at 10-bit conversions | | Bit 1:0 | ADICLK | 00 | Selects bus clock as input clock source | #### ADCSC2 = 0x00 (%00000000) | Bit 7 ADACT | 0 | Flag indicates if a conversion is in progress | |-------------|----|----------------------------------------------------------| | Bit 6 ADTRG | 0 | Software trigger selected | | Bit 5 ACFE | 0 | Compare function disabled | | Bit 4 ACFGT | 0 | Not used in this example | | Bit 3:2 | 00 | Reserved, always reads zero | | Bit 1:0 | 00 | Reserved for Freescale's internal use; always write zero | MC9S08DN60 Series Data Sheet, Rev 3 #### Chapter 11 Inter-Integrated Circuit (S08IICV2) Figure 11-9. IIC Bus Transmission Signals ## 11.4.1.1 Start Signal When the bus is free, no master device is engaging the bus (SCL and SDA lines are at logical high), a master may initiate communication by sending a start signal. As shown in Figure 11-9, a start signal is defined as a high-to-low transition of SDA while SCL is high. This signal denotes the beginning of a new data transfer (each data transfer may contain several bytes of data) and brings all slaves out of their idle states. ## 11.4.1.2 Slave Address Transmission The first byte of data transferred immediately after the start signal is the slave address transmitted by the master. This is a seven-bit calling address followed by a $R/\overline{W}$ bit. The $R/\overline{W}$ bit tells the slave the desired direction of data transfer. - 1 = Read transfer, the slave transmits data to the master. - 0 =Write transfer, the master transmits data to the slave. Only the slave with a calling address that matches the one transmitted by the master responds by sending back an acknowledge bit. This is done by pulling the SDA low at the ninth clock (see Figure 11-9). No two slaves in the system may have the same address. If the IIC module is the master, it must not transmit an address equal to its own slave address. The IIC cannot be master and slave at the same time. However, if arbitration is lost during an address cycle, the IIC reverts to slave mode and operates correctly even if it is being addressed by another master. #### Chapter 15 Timer/PWM Module (S08TPMV3) The TPM channels are programmable independently as input capture, output compare, or edge-aligned PWM channels. Alternately, the TPM can be configured to produce CPWM outputs on all channels. When the TPM is configured for CPWMs, the counter operates as an up/down counter; input capture, output compare, and EPWM functions are not practical. If a channel is configured as input capture, an internal pullup device may be enabled for that channel. The details of how a module interacts with pin controls depends upon the chip implementation because the I/O pins and associated general purpose I/O controls are not part of the module. Refer to the discussion of the I/O port logic in a full-chip specification. Because center-aligned PWMs are usually used to drive 3-phase AC-induction motors and brushless DC motors, they are typically used in sets of three or six channels. # 15.2 Signal Description Table 15-1 shows the user-accessible signals for the TPM. The number of channels may be varied from one to eight. When an external clock is included, it can be shared with the same pin as any TPM channel; however, it could be connected to a separate input pin. Refer to the I/O pin descriptions in full-chip specification for the specific chip implementation. | Name | Function | |----------------------|-----------------------------------------------------------------------| | EXTCLK <sup>1</sup> | External clock source which may be selected to drive the TPM counter. | | TPMxCHn <sup>2</sup> | I/O pin associated with TPM channel n | **Table 15-1. Signal Properties** Refer to documentation for the full-chip for details about reset states, port connections, and whether there is any pullup device on these pins. TPM channel pins can be associated with general purpose I/O pins and have passive pullup devices which can be enabled with a control bit when the TPM or general purpose I/O controls have configured the associated pin as an input. When no TPM function is enabled to use a corresponding pin, the pin reverts to being controlled by general purpose I/O controls, including the port-data and data-direction registers. Immediately after reset, no TPM functions are enabled, so all associated pins revert to general purpose I/O control. # 15.2.1 Detailed Signal Descriptions This section describes each user-accessible pin signal in detail. Although Table 15-1 grouped all channel pins together, any TPM pin can be shared with the external clock source signal. Since I/O pin logic is not part of the TPM, refer to full-chip documentation for a specific derivative for more details about the interaction of TPM pin functions and general purpose I/O controls including port data, data direction, and pullup controls. When preset, this signal can share any channel pin; however depending upon full-chip implementation, this signal could be connected to a separate external pin. <sup>&</sup>lt;sup>2</sup> n=channel number (1 to 8) #### Chapter 15 Timer/PWM Module (S08TPMV3) All TPM interrupts are listed in Table 15-8 which shows the interrupt name, the name of any local enable that can block the interrupt request from leaving the TPM and getting recognized by the separate interrupt processing logic. | Interrupt | Local<br>Enable | Source | Description | |-----------|-----------------|------------------|------------------------------------------------------------------------------------------------------------------------| | TOF | TOIE | Counter overflow | Set each time the timer counter reaches its terminal count (at transition to next count value which is usually 0x0000) | | CHnF | CHnIE | Channel event | An input capture or output compare event took place on channel n | **Table 15-8. Interrupt Summary** The TPM module will provide a high-true interrupt signal. Vectors and priorities are determined at chip integration time in the interrupt module so refer to the user's guide for the interrupt module or to the chip's complete documentation for details. ## 15.6.2 Description of Interrupt Operation For each interrupt source in the TPM, a flag bit is set upon recognition of the interrupt condition such as timer overflow, channel-input capture, or output-compare events. This flag may be read (polled) by software to determine that the action has occurred, or an associated enable bit (TOIE or CHnIE) can be set to enable hardware interrupt generation. While the interrupt enable bit is set, a static interrupt will generate whenever the associated interrupt flag equals one. The user's software must perform a sequence of steps to clear the interrupt flag before returning from the interrupt-service routine. TPM interrupt flags are cleared by a two-step process including a read of the flag bit while it is set (1) followed by a write of zero (0) to the bit. If a new event is detected between these two steps, the sequence is reset and the interrupt flag remains set after the second step to avoid the possibility of missing the new event. # 15.6.2.1 Timer Overflow Interrupt (TOF) Description The meaning and details of operation for TOF interrupts varies slightly depending upon the mode of operation of the TPM system (general purpose timing functions versus center-aligned PWM operation). The flag is cleared by the two step sequence described above. #### 15.6.2.1.1 Normal Case Normally TOF is set when the timer counter changes from 0xFFFF to 0x0000. When the TPM is not configured for center-aligned PWM (CPWMS=0), TOF gets set when the timer counter changes from the terminal count (the value in the modulo register) to 0x0000. This case corresponds to the normal meaning of counter overflow. MC9S08DN60 Series Data Sheet, Rev 3 #### Chapter 15 Timer/PWM Module (S08TPMV3) EPWM mode TPMxMODH:TPMxMODL = 0x0007 TPMxCnVH:TPMxCnVL = 0x0005 Figure 0-1. Generation of high-true EPWM signal by TPM v2 and v3 after the reset Figure 0-2. Generation of low-true EPWM signal by TPM v2 and v3 after the reset The following procedure can be used in TPM v3 (when the channel pin is also a port pin) to emulate the high-true EPWM generated by TPM v2 after the reset. MC9S08DN60 Series Data Sheet, Rev 3 **Chapter 16 Development Support** ## 16.1.2 Features Features of the BDC module include: - Single pin for mode selection and background communications - BDC registers are not located in the memory map - SYNC command to determine target communications rate - Non-intrusive commands for memory access - Active background mode commands for CPU register access - GO and TRACE1 commands - BACKGROUND command can wake CPU from stop or wait modes - One hardware address breakpoint built into BDC - Oscillator runs in stop mode, if BDC enabled - COP watchdog disabled while in active background mode ## Features of the ICE system include: - Two trigger comparators: Two address + read/write (R/W) or one full address + data + R/W - Flexible 8-word by 16-bit FIFO (first-in, first-out) buffer for capture information: - Change-of-flow addresses or - Event-only data - Two types of breakpoints: - Tag breakpoints for instruction opcodes - Force breakpoints for any address access - Nine trigger modes: - Basic: A-only, A OR B - Sequence: A then B - Full: A AND B data, A AND NOT B data - Event (store data): Event-only B, A then event-only B - Range: Inside range (A $\leq$ address $\leq$ B), outside range (address < A or address > B) # 16.2 Background Debug Controller (BDC) All MCUs in the HCS08 Family contain a single-wire background debug interface that supports in-circuit programming of on-chip nonvolatile memory and sophisticated non-intrusive debug capabilities. Unlike debug interfaces on earlier 8-bit MCUs, this system does not interfere with normal application resources. It does not use any user memory or locations in the memory map and does not share any on-chip peripherals. ## BDC commands are divided into two groups: Active background mode commands require that the target MCU is in active background mode (the user program is not running). Active background mode commands allow the CPU registers to be read or written, and allow the user to trace one user instruction at a time, or GO to the user program from active background mode. ## 16.3.6 Hardware Breakpoints The BRKEN control bit in the DBGC register may be set to 1 to allow any of the trigger conditions described in Section 16.3.5, "Trigger Modes," to be used to generate a hardware breakpoint request to the CPU. TAG in DBGC controls whether the breakpoint request will be treated as a tag-type breakpoint or a force-type breakpoint. A tag breakpoint causes the current opcode to be marked as it enters the instruction queue. If a tagged opcode reaches the end of the pipe, the CPU executes a BGND instruction to go to active background mode rather than executing the tagged opcode. A force-type breakpoint causes the CPU to finish the current instruction and then go to active background mode. If the background mode has not been enabled (ENBDM = 1) by a serial WRITE\_CONTROL command through the BKGD pin, the CPU will execute an SWI instruction instead of going to active background mode. # 16.4 Register Definition This section contains the descriptions of the BDC and DBG registers and control bits. Refer to the high-page register summary in the device overview chapter of this data sheet for the absolute address assignments for all DBG registers. This section refers to registers and control bits only by their names. A Freescale-provided equate or header file is used to translate these names into the appropriate absolute addresses. ## 16.4.1 BDC Registers and Control Bits The BDC has two registers: - The BDC status and control register (BDCSCR) is an 8-bit register containing control and status bits for the background debug controller. - The BDC breakpoint match register (BDCBKPT) holds a 16-bit breakpoint match address. These registers are accessed with dedicated serial BDC commands and are not located in the memory space of the target MCU (so they do not have addresses and cannot be accessed by user programs). Some of the bits in the BDCSCR have write limitations; otherwise, these registers may be read or written at any time. For example, the ENBDM control bit may not be written while the MCU is in active background mode. (This prevents the ambiguous condition of the control bit forbidding active background mode while the MCU is already in active background mode.) Also, the four status bits (BDMACT, WS, WSF, and DVF) are read-only status indicators and can never be written by the WRITE\_CONTROL serial BDC command. The clock switch (CLKSW) control bit may be read or written at any time. **Chapter 16 Development Support** # 16.4.3.7 Debug Control Register (DBGC) This register can be read or written at any time. Figure 16-7. Debug Control Register (DBGC) **Table 16-4. DBGC Register Field Descriptions** | Field | Description | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>DBGEN | Debug Module Enable — Used to enable the debug module. DBGEN cannot be set to 1 if the MCU is secure. 0 DBG disabled 1 DBG enabled | | 6<br>ARM | Arm Control — Controls whether the debugger is comparing and storing information in the FIFO. A write is used to set this bit (and ARMF) and completion of a debug run automatically clears it. Any debug run can be manually stopped by writing 0 to ARM or to DBGEN. 0 Debugger not armed 1 Debugger armed | | 5<br>TAG | Tag/Force Select — Controls whether break requests to the CPU will be tag or force type requests. If BRKEN = 0, this bit has no meaning or effect. 0 CPU breaks requested as force type requests 1 CPU breaks requested as tag type requests | | 4<br>BRKEN | Break Enable — Controls whether a trigger event will generate a break request to the CPU. Trigger events can cause information to be stored in the FIFO without generating a break request to the CPU. For an end trace, CPU break requests are issued to the CPU when the comparator(s) and R/W meet the trigger requirements. For a begin trace, CPU break requests are issued when the FIFO becomes full. TRGSEL does not affect the timing of CPU break requests. O CPU break requests not enabled Triggers cause a break request to the CPU | | 3<br>RWA | R/W Comparison Value for Comparator A — When RWAEN = 1, this bit determines whether a read or a write access qualifies comparator A. When RWAEN = 0, RWA and the R/W signal do not affect comparator A. 0 Comparator A can only match on a write cycle 1 Comparator A can only match on a read cycle | | 2<br>RWAEN | Enable R/W for Comparator A — Controls whether the level of R/W is considered for a comparator A match. 0 R/W is not used in comparison A 1 R/W is used in comparison A | | 1<br>RWB | R/W Comparison Value for Comparator B — When RWBEN = 1, this bit determines whether a read or a write access qualifies comparator B. When RWBEN = 0, RWB and the R/W signal do not affect comparator B. 0 Comparator B can match only on a write cycle 1 Comparator B can match only on a read cycle | | 0<br>RWBEN | Enable R/W for Comparator B — Controls whether the level of R/W is considered for a comparator B match. 0 R/W is not used in comparison B 1 R/W is used in comparison B | MC9S08DN60 Series Data Sheet, Rev 3 Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. # A.7 Supply Current Characteristics **Table A-7. Supply Current Characteristics** | Num | С | | Parameter | Symbol | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit | |-----|----------------|---------------------------------------------|------------------------------------|-------------------|---------------------|----------------------|------------------|------| | | С | Run supply current <sup>3</sup> measured at | | | 5 | 3 | 7.5 | _ | | 1 | С | (CPU clock = : | 2 MHz, f <sub>Bus</sub> = 1 MHz) | RI <sub>DD</sub> | 3 | 2.8 | 7.4 | mA | | | Р | | irrent measured at | 5. | 5 | 7.7 | 11.4 | | | 2 | С | C (CPU clock = 1 | 16 MHz, f <sub>Bus</sub> = 8 MHz) | RI <sub>DD</sub> | 3 | 7.4 | 11.2 | mA | | 2 | Р | | irrent <sup>3</sup> measured at | DI | 5 | 15 | 24 | | | 3 | С | (CPU clock = | 40 MHz, f <sub>Bus</sub> = 20 MHz) | RI <sub>DD</sub> | 3 | 14 | 23 | mA | | | P <sup>4</sup> | Stop3 mode supply | | | | | | | | | | current | -40 °C (C, V, & M suffix) | | | 0.9 | _ | | | | P <sup>4</sup> | | 25 °C (All parts) | | 5 | 1.0 | _ | | | | Р | | 105 °C (V suffix only) | | | 26 | 39 | | | 4 | Р | | 125 °C (M suffix only) | S3I <sub>DD</sub> | | 62 | 90 | μΑ | | | С | | -40 °C (C, V, & M suffix) | | 3 | 0.8 | _ | | | | С | | 25 °C (All parts) | | | 0.9 | _ | | | | С | | 105 °C (V suffix only) | | | 21 | 32 | | | | С | | 125 °C (M suffix only) | | | 52 | 80 | | | | P <sup>4</sup> | Stop2 mode supply current | –40 °C (C, V, & M suffix) | | | 0.8 | _ | | | | P <sup>4</sup> | | 25 °C (All parts) | | 5 | 0.9 | _ | | | | P | | 105 °C (V suffix only) | | | 25 | 37 | | | 5 | Р | | 125 °C (M suffix only) | S2I <sub>DD</sub> | | 46 | 70 | μΑ | | | С | | -40 °C (C, V, & M suffix) | | | 0.7 | _ | | | | С | | 25 °C (All parts) | | 3 | 0.8 | _ | | | | С | | 105 °C (V suffix only) | | | 20 | 30 | | | | С | | 125 °C (M suffix only) | | | 40 | 60 | | $<sup>^{8}\,</sup>$ PTE1 does not have a clamp diode to $\mathrm{V}_{\mathrm{DD}}$ . Do not drive PTE1 above $\mathrm{V}_{\mathrm{DD}}$ #### **Appendix A Electrical Characteristics** - <sup>3</sup> Monotonicity and No-Missing-Codes guaranteed in 10 bit and 8 bit modes - <sup>4</sup> Based on input pad leakage current. Refer to pad electricals. # A.10 External Oscillator (XOSC) Characteristics Table A-11. Oscillator Electrical Specifications (Temperature Range = -40 to 125°C Ambient) | Num | С | Rating | Symbol | Min | Typ <sup>1</sup> | Max | Unit | | | | | | | |-----|-----|------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------|------------------------------|------------------------------|------|-------------------------------------------|----------------|-----|-----|---|----| | | | | | Oscillator crystal or resonator (EREFS = 1, ERCLKEN = 1 | | | | | | | | | | | | | Low range (RANGE = 0) | f <sub>lo</sub> | 32 | _ | 38.4 | kHz | | | | | | | | | 1 C | High range (RANGE = 1) FEE or FBE mode <sup>2</sup> | f <sub>hi-fil</sub> | 1 | _ | 5 | MHz | | | | | | | | 1 | | High range (RANGE = 1) PEE or PBE mode <sup>3</sup> | f <sub>hi-pll</sub> | 1 | _ | 16 | MHz | | | | | | | | | | High range (RANGE = 1, HGO = 1) BLPE mode | f <sub>hi-hgo</sub> | 1 | _ | 16 | MHz | | | | | | | | | | High range (RANGE = 1, HGO = 0) BLPE mode | f <sub>hi-lp</sub> | 1 | _ | 8 | MHz | | | | | | | | 2 | _ | Load capacitors | C <sub>1</sub><br>C <sub>2</sub> | See manufact | | r resonat | | | | | | | | | | | Feedback resistor | | | | | | | | | | | | | 3 | - | Low range (32 kHz to 100 kHz) | R <sub>F</sub> | _ | 10 | _ | ΜΩ | | | | | | | | | | | | | | High range (1 MHz to 16 MHz) | | _ | 1 | _ | ΜΩ | | | | | | Series resistor | | | | | | | | | | | | | | _ | Low range, low gain (RANGE = 0, HGO = 0) | | _ | 0 | _ | | | | | | | | | | | Low range, high gain (RANGE = 0, HGO = 1) | | _ | 100 | _ | | | | | | | | | 4 | | _ | — | — | _ | <u> </u> | _ | High range, low gain (RANGE = 1, HGO = 0) | R <sub>S</sub> | _ | 0 | _ | kΩ | | | | | High range, high gain (RANGE = 1, HGO = 1) ≥ 8 MHz | | _ | 0 | 0 | | | | | | | | | | 4 MHz | | _ | 0 | 10 | | | | | | | | | | | 1 MHz | | _ | 0 | 20 | | | | | | | | | | | Crystal start-up time <sup>4</sup> | | | | | | | | | | | | | | | Low range, low gain (RANGE = 0, HGO = 0) | t<br>CSTL-LP | _ | 200 | _ | | | | | | | | | 5 | Т | Т | Т | Т | Т | Т | Т | Low range, high gain (RANGE = 0, HGO = 1) | t<br>CSTL-HGO | _ | 400 | _ | | | | | High range, low gain (RANGE = 1, HGO = 0) <sup>5</sup> | t<br>CSTH-LP | _ | 5 | _ | ms | | | | | | | | | | High range, high gain (RANGE = 1, HGO = 1) <sup>4</sup> | t<br>CSTH-HGO | _ | 15 | | | | | | | | | | | | Square wave input clock frequency (EREFS = 0, ERCLKEN = 1) | | | | | | | | | | | | | 6 | Т | FEE or FBE mode <sup>2</sup> | | 0.03125 | _ | 5 | | | | | | | | | U | | | | | PEE or PBE mode <sup>3</sup> | f <sub>extal</sub> | 1 | $ - \overline{ }$ | 16 | MHz | | | | | | | BLPE mode | | 0 | _ | 40 | | | | | | | | <sup>&</sup>lt;sup>1</sup> Typical data was characterized at 3.0 V, 25°C or is recommended value. When MCG is configured for FEE or FBE mode, the input clock source must be divisible using RDIV to within the range of 31.25 kHz to 39.0625 kHz. When MCG is configured for PEE or PBE mode, input clock source must be divisible using RDIV to within the range of 1 MHz to 2 MHz. This parameter is characterized and not tested on each device. Proper PC board layout procedures must be followed to achieve specifications. This data will vary based upon the crystal manufacturer and board design. The crystal should be characterized by the crystal manufacturer. <sup>&</sup>lt;sup>5</sup> 4 MHz crystal. # A.11 MCG Specifications **Table A-12. MCG Frequency Specifications (Temperature Range = −40 to 125°C Ambient)** | Num | С | Rating | Symbol | Min | Typical | Max | Unit | |-----|---|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------|--------------------|---------|-------------------| | 1 | Р | Internal reference frequency - factory trimmed at $V_{DD}$ = 5 V and temperature = 25 °C | f <sub>int_ft</sub> | _ | 31.25 | _ | kHz | | 2 | Р | Average internal reference frequency - untrimmed <sup>1</sup> | f <sub>int_ut</sub> | 25 | 32.7 | 41.66 | kHz | | 3 | Р | Average internal reference frequency - user trimmed | f <sub>int_t</sub> | 31.25 | | 39.0625 | kHz | | 4 | D | Internal reference startup time | t <sub>irefst</sub> | _ | 60 | 100 | us | | 5 | _ | DCO output frequency range - untrimmed <sup>1</sup> value provided for reference: f <sub>dco_ut</sub> = 1024 X f <sub>int_ut</sub> | f <sub>dco_ut</sub> | 25.6 | 33.48 | 42.66 | MHz | | 6 | Р | DCO output frequency range - trimmed | f <sub>dco_t</sub> | 32 | _ | 40 | MHz | | 7 | С | Resolution of trimmed DCO output frequency at fixed voltage and temperature (using FTRIM) | $\Delta f_{dco\_res\_t}$ | _ | ± 0.1 | ± 0.2 | %f <sub>dco</sub> | | 8 | С | Resolution of trimmed DCO output frequency at fixed voltage and temperature (not using FTRIM) | $\Delta f_{dco\_res\_t}$ | _ | ± 0.2 | ± 0.4 | %f <sub>dco</sub> | | 9 | Р | Total deviation of trimmed DCO output frequency over voltage and temperature | $\Delta f_{dco\_t}$ | _ | + 0.5<br>-1.0 | ± 2 | %f <sub>dco</sub> | | 10 | С | Total deviation of trimmed DCO output frequency over fixed voltage and temperature range of 0 - 70 °C | $\Delta f_{ extsf{dco}_{ extsf{t}}}$ | _ | ± 0.5 | ± 1 | %f <sub>dco</sub> | | 11 | С | FLL acquisition time <sup>2</sup> | t <sub>fll_acquire</sub> | _ | _ | 1 | ms | | 12 | D | PLL acquisition time <sup>3</sup> | t <sub>pll_acquire</sub> | _ | _ | 1 | ms | | 13 | С | Long term Jitter of DCO output clock (averaged over 2ms interval) <sup>4</sup> | C <sub>Jitter</sub> | _ | 0.02 | 0.2 | %f <sub>dco</sub> | | 14 | D | VCO operating frequency | f <sub>vco</sub> | 7.0 | _ | 55.0 | MHz | | 15 | D | PLL reference frequency range | f <sub>pll_ref</sub> | 1.0 | _ | 2.0 | MHz | | 16 | Т | RMS frequency variation of a single clock cycle measured 2 ms after reference edge. <sup>5</sup> | f <sub>pll_cycjit_2ms</sub> | _ | 0.590 <sup>4</sup> | _ | %f <sub>pll</sub> | | 17 | Т | Maximum frequency variation averaged over 2 ms window. | f <sub>pll_maxjit_2ms</sub> | _ | 0.001 | _ | %f <sub>pll</sub> | Because the HCS08 is a family of 8-bit MCUs, the settings in the timer channel registers are buffered to ensure coherent 16-bit updates and to avoid unexpected PWM pulse widths. Writes to any of the registers, TPMxMODH, TPMxMODL, TPMxCnVH, and TPMxCnVL, actually write to buffer registers. Values are transferred to the corresponding timer channel registers only after both 8-bit bytes of a 16-bit register have been written and the timer counter overflows (reverses direction from up-counting to down-counting at the end of the terminal count in the modulus register). This TPMxCNT overflow requirement only applies to PWM channels, not output compares. Optionally, when TPMxCNTH:TPMxCNTL = TPMxMODH:TPMxMODL, the TPM can generate a TOF interrupt at the end of this count. The user can choose to reload any number of the PWM buffers, and they will all update simultaneously at the start of a new period. Writing to TPMxSC cancels any values written to TPMxMODH and/or TPMxMODL and resets the coherency mechanism for the modulo registers. Writing to TPMxCnSC cancels any values written to the channel value registers and resets the coherency mechanism for TPMxCnVH:TPMxCnVL. # **B.4** TPM Interrupts The TPM generates an optional interrupt for the main counter overflow and an interrupt for each channel. The meaning of channel interrupts depends on the mode of operation for each channel. If the channel is configured for input capture, the interrupt flag is set each time the selected input capture edge is recognized. If the channel is configured for output compare or PWM modes, the interrupt flag is set each time the main timer counter matches the value in the 16-bit channel value register. See the Resets, Interrupts, and System Configuration chapter for absolute interrupt vector addresses, priority, and local interrupt mask control bits. For each interrupt source in the TPM, a flag bit is set on recognition of the interrupt condition such as timer overflow, channel input capture, or output compare events. This flag may be read (polled) by software to verify that the action has occurred, or an associated enable bit (TOIE or CHnIE) can be set to enable hardware interrupt generation. While the interrupt enable bit is set, a static interrupt will be generated whenever the associated interrupt flag equals 1. It is the responsibility of user software to perform a sequence of steps to clear the interrupt flag before returning from the interrupt service routine. # **B.4.1** Clearing Timer Interrupt Flags TPM interrupt flags are cleared by a 2-step process that includes a read of the flag bit while it is set (1) followed by a write of 0 to the bit. If a new event is detected between these two steps, the sequence is reset and the interrupt flag remains set after the second step to avoid the possibility of missing the new event. # **B.4.2** Timer Overflow Interrupt Description The conditions that cause TOF to become set depend on the counting mode (up or up/down). In up-counting mode, the 16-bit timer counter counts from 0x0000 through 0xFFFF and overflows to 0x0000 on the next counting clock. TOF becomes set at the transition from 0xFFFF to 0x0000. When a modulus limit is set, TOF becomes set at the transition from the value set in the modulus register to 0x0000. When the counter is operating in up-/down-counting mode, the TOF flag gets set as the counter changes direction MC9S08DN60 Series Data Sheet, Rev 3