



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                               |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | S08                                                                    |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 40MHz                                                                  |
| Connectivity               | l²C, LINbus, SCI, SPI                                                  |
| Peripherals                | LVD, POR, PWM, WDT                                                     |
| Number of I/O              | 39                                                                     |
| Program Memory Size        | 48KB (48K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 1.5К х 8                                                               |
| RAM Size                   | 2K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                            |
| Data Converters            | A/D 16x12b                                                             |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 48-LQFP                                                                |
| Supplier Device Package    | 48-LQFP (7x7)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/s9s08dn48f1mlf |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Sec                                                        | tion Number                                             | Title Page |  |  |
|------------------------------------------------------------|---------------------------------------------------------|------------|--|--|
|                                                            | B.4.4 PWM End-of-Duty-Cycle Events                      |            |  |  |
| Appendix C<br>Ordering Information and Mechanical Drawings |                                                         |            |  |  |
| C.1                                                        | Ordering Information<br>C 1.1 MC9S08DN60 Series Devices |            |  |  |
| C.2                                                        | Mechanical Drawings                                     |            |  |  |



# 5.8.1 Interrupt Pin Request Status and Control Register (IRQSC)

This direct page register includes status and control bits which are used to configure the IRQ function, report status, and acknowledge IRQ events.



### Figure 5-2. Interrupt Request Status and Control Register (IRQSC)

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 6<br>IRQPDD | Interrupt Request (IRQ) Pull Device Disable— This read/write control bit is used to disable the internal pull-up/pull-down device when the IRQ pin is enabled (IRQPE = 1) allowing for an external device to be used.<br>0 IRQ pull device enabled if IRQPE = 1.<br>1 IRQ pull device disabled if IRQPE = 1.                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 5<br>IRQEDG | <ul> <li>Interrupt Request (IRQ) Edge Select — This read/write control bit is used to select the polarity of edges or levels on the IRQ pin that cause IRQF to be set. The IRQMOD control bit determines whether the IRQ pin is sensitive to both edges and levels or only edges. When the IRQ pin is enabled as the IRQ input and is configured to detect rising edges, it has a pull-down. When the IRQ pin is enabled as the IRQ input and is configured to detect falling edges, it has a pull-up.</li> <li>0 IRQ is falling edge or falling edge/low-level sensitive.</li> <li>1 IRQ is rising edge or rising edge/high-level sensitive.</li> </ul> |  |  |  |
| 4<br>IRQPE  | <ul> <li>IRQ Pin Enable — This read/write control bit enables the IRQ pin function. When this bit is set the IRQ pin can be used as an interrupt request.</li> <li>IRQ pin function is disabled.</li> <li>IRQ pin function is enabled.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 3<br>IRQF   | <ul> <li>IRQ Flag — This read-only status bit indicates when an interrupt request event has occurred.</li> <li>0 No IRQ request.</li> <li>1 IRQ event detected.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 2<br>IRQACK | <b>IRQ Acknowledge</b> — This write-only bit is used to acknowledge interrupt request events (write 1 to clear IRQF). Writing 0 has no meaning or effect. Reads always return 0. If edge-and-level detection is selected (IRQMOD = 1), IRQF cannot be cleared while the IRQ pin remains at its asserted level.                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 1<br>IRQIE  | <ul> <li>IRQ Interrupt Enable — This read/write control bit determines whether IRQ events generate an interrupt request.</li> <li>0 Interrupt request when IRQF set is disabled (use polling).</li> <li>1 Interrupt requested whenever IRQF = 1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 0<br>IRQMOD | <ul> <li>IRQ Detection Mode — This read/write control bit selects either edge-only detection or edge-and-level detection. The IRQEDG control bit determines the polarity of edges and levels that are detected as interrupt request events. See Section 5.5.2.2, "Edge and Level Sensitivity" for more details.</li> <li>IRQ event on falling edges or rising edges only.</li> <li>IRQ event on falling edges and low levels or on rising edges and high levels.</li> </ul>                                                                                                                                                                              |  |  |  |



Chapter 6 Parallel Input/Output Control

# 6.5.4.3 Port D Pull Enable Register (PTDPE)



Figure 6-26. Internal Pull Enable for Port D Register (PTDPE)

## Table 6-24. PTDPE Register Field Descriptions

| Field      | Description                                                                                                       |  |  |  |
|------------|-------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:0        | Internal Pull Enable for Port D Bits — Each of these control bits determines if the internal pull-up or pull-down |  |  |  |
| PTDPE[7:0] | device is enabled for the associated PTD pin. For port D pins that are configured as outputs, these bits have no  |  |  |  |
|            | effect and the internal pull devices are disabled.                                                                |  |  |  |
|            | 0 Internal pull-up/pull-down device disabled for port D bit n.                                                    |  |  |  |
|            | 1 Internal pull-up/pull-down device enabled for port D bit n.                                                     |  |  |  |

## NOTE

Pull-down devices only apply when using pin interrupt functions, when corresponding edge select and pin select functions are configured.

## 6.5.4.4 Port D Slew Rate Enable Register (PTDSE)



### Figure 6-27. Slew Rate Enable for Port D Register (PTDSE)

### Table 6-25. PTDSE Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTDSE[7:0] | <ul> <li>Output Slew Rate Enable for Port D Bits — Each of these control bits determines if the output slew rate control is enabled for the associated PTD pin. For port D pins that are configured as inputs, these bits have no effect.</li> <li>Output slew rate control disabled for port D bit n.</li> <li>Output slew rate control enabled for port D bit n.</li> </ul> |

**Note:** Slew rate reset default values may differ between engineering samples and final production parts. Always initialize slew rate control to the desired value to ensure correct operation.



## 6.5.4.5 Port D Drive Strength Selection Register (PTDDS)



Figure 6-28. Drive Strength Selection for Port D Register (PTDDS)

### Table 6-26. PTDDS Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>PTDDS[7:0] | <ul> <li>Output Drive Strength Selection for Port D Bits — Each of these control bits selects between low and high output drive for the associated PTD pin. For port D pins that are configured as inputs, these bits have no effect.</li> <li>0 Low output drive strength selected for port D bit n.</li> <li>1 High output drive strength selected for port D bit n.</li> </ul> |

## 6.5.4.6 Port D Interrupt Status and Control Register (PTDSC)

|        | 7                           | 6 | 5 | 4 | 3     | 2      | 1     | 0      |
|--------|-----------------------------|---|---|---|-------|--------|-------|--------|
| R      | 0                           | 0 | 0 | 0 | PTDIF | 0      |       |        |
| W      |                             |   |   |   |       | PTDACK | FIDIE | FIDMOD |
| Reset: | 0                           | 0 | 0 | 0 | 0     | 0      | 0     | 0      |
|        | = Unimplemented or Reserved |   |   |   |       |        |       |        |

## Figure 6-29. Port D Interrupt Status and Control Register (PTDSC)

### Table 6-27. PTDSC Register Field Descriptions

| Field       | Description                                                                                                                                                                                                                             |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3<br>PTDIF  | <ul> <li>Port D Interrupt Flag — PTDIF indicates when a port D interrupt is detected. Writes have no effect on PTDIF.</li> <li>0 No port D interrupt detected.</li> <li>1 Port D interrupt detected.</li> </ul>                         |
| 2<br>PTDACK | <b>Port D Interrupt Acknowledge</b> — Writing a 1 to PTDACK is part of the flag clearing mechanism. PTDACK always reads as 0.                                                                                                           |
| 1<br>PTDIE  | <ul> <li>Port D Interrupt Enable — PTDIE determines whether a port D interrupt is requested.</li> <li>0 Port D interrupt request not enabled.</li> <li>1 Port D interrupt request enabled.</li> </ul>                                   |
| 0<br>PTDMOD | <ul> <li>Port A Detection Mode — PTDMOD (along with the PTDES bits) controls the detection mode of the port D interrupt pins.</li> <li>0 Port D pins detect edges only.</li> <li>1 Port D pins detect both edges and levels.</li> </ul> |



Chapter 8 Multi-Purpose Clock Generator (S08MCGV1)

# 8.3.3 MCG Trim Register (MCGTRM)



Figure 8-5. MCG Trim Register (MCGTRM)

| Table 8-3. MCG Trim | Register Field | Descriptions |
|---------------------|----------------|--------------|
|---------------------|----------------|--------------|

| Field       | Description                                                                                                                                                                                                                                                                                                                        |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>TRIM | MCG <b>Trim Setting</b> — Controls the internal reference clock frequency by controlling the internal reference clock period. The TRIM bits are binary weighted (i.e., bit 1 will adjust twice as much as bit 0). Increasing the binary value in TRIM will increase the period, and decreasing the value will decrease the period. |
|             | An additional fine trim bit is available in MCGSC as the FTRIM bit.                                                                                                                                                                                                                                                                |
|             | If a TRIM[7:0] value stored in nonvolatile memory is to be used, it's the user's responsibility to copy that value from the nonvolatile memory location to this register.                                                                                                                                                          |



# 8.3.4 MCG Status and Control Register (MCGSC)



Figure 8-6. MCG Status and Control Register (MCGSC)

| Table 8-4. MCG Sta | us and Contro | l Register F | ield Descriptions |
|--------------------|---------------|--------------|-------------------|
|--------------------|---------------|--------------|-------------------|

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7<br>LOLS    | <ul> <li>Loss of Lock Status — This bit is a sticky indication of lock status for the FLL or PLL. LOLS is set when lock detection is enabled and after acquiring lock, the FLL or PLL output frequency has fallen outside the lock exit frequency tolerance, D<sub>unl</sub>. LOLIE determines whether an interrupt request is made when set. LOLS is cleared by reset or by writing a logic 1 to LOLS when LOLS is set. Writing a logic 0 to LOLS has no effect.</li> <li>0 FLL or PLL has not lost lock since LOLS was last cleared.</li> <li>1 FLL or PLL has lost lock since LOLS was last cleared.</li> </ul>                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 6<br>LOCK    | Lock Status — Indicates whether the FLL or PLL has acquired lock. Lock detection is disabled when both the FLL and PLL are disabled. If the lock status bit is set then changing the value of any of the following bits IREFS, PLLS, RDIV[2:0], TRIM[7:0] (if in FEI or FBI modes), or VDIV[3:0] (if in PBE or PEE modes), will cause the lock status bit to clear and stay cleared until the FLL or PLL has reacquired lock. Stop mode entry will also cause the lock status bit to clear and stay cleared until the FLL or PLL has reacquired lock. Entry into BLPI or BLPE mode will also cause the lock status bit to clear and stay cleared until the FLL or PLL has reacquired lock. Entry into BLPI or BLPE mode will also cause the lock status bit to clear and stay cleared until the MCG has exited these modes and the FLL or PLL has reacquired lock.<br>0 FLL or PLL is currently unlocked.<br>1 FLL or PLL is currently locked. |  |  |  |  |
| 5<br>PLLST   | <ul> <li>PLL Select Status — The PLLST bit indicates the current source for the PLLS clock. The PLLST bit does not update immediately after a write to the PLLS bit due to internal synchronization between clock domains.</li> <li>0 Source of PLLS clock is FLL clock.</li> <li>1 Source of PLLS clock is PLL clock.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 4<br>IREFST  | <ul> <li>Internal Reference Status — The IREFST bit indicates the current source for the reference clock. The IREFST bit does not update immediately after a write to the IREFS bit due to internal synchronization between clock domains.</li> <li>0 Source of reference clock is external reference clock (oscillator or external clock source as determined by the EREFS bit in the MCGC2 register).</li> <li>1 Source of reference clock is internal reference clock.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 3:2<br>CLKST | <ul> <li>Clock Mode Status — The CLKST bits indicate the current clock mode. The CLKST bits do not update immediately after a write to the CLKS bits due to internal synchronization between clock domains.</li> <li>00 Encoding 0 — Output of FLL is selected.</li> <li>01 Encoding 1 — Internal reference clock is selected.</li> <li>10 Encoding 2 — External reference clock is selected.</li> <li>11 Encoding 3 — Output of PLL is selected.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |



#### Chapter 8 Multi-Purpose Clock Generator (S08MCGV1)

The table below shows MCGOUT frequency calculations using RDIV, BDIV, and VDIV settings for each clock mode. The bus frequency is equal to MCGOUT divided by 2.

| Clock Mode                         | <sup>f</sup> мсgouт <sup>1</sup> | Note                                                                                       |
|------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------|
| FEI (FLL engaged internal)         | (f <sub>int</sub> * 1024) / B    | Typical f <sub>MCGOUT</sub> = 16 MHz<br>immediately after reset. RDIV<br>bits set to %000. |
| FEE (FLL engaged external)         | (f <sub>ext</sub> / R *1024) / B | f <sub>ext</sub> / R must be in the range of 31.25 kHz to 39.0625 kHz                      |
| FBE (FLL bypassed external)        | f <sub>ext</sub> / B             | f <sub>ext</sub> / R must be in the range of 31.25 kHz to 39.0625 kHz                      |
| FBI (FLL bypassed internal)        | f <sub>int</sub> / B             | Typical f <sub>int</sub> = 32 kHz                                                          |
| PEE (PLL engaged external)         | [(f <sub>ext</sub> / R) * M] / B | f <sub>ext</sub> / R must be in the range of 1<br>MHz to 2 MHz                             |
| PBE (PLL bypassed external)        | f <sub>ext</sub> / B             | f <sub>ext</sub> / R must be in the range of 1<br>MHz to 2 MHz                             |
| BLPI (Bypassed low power internal) | f <sub>int</sub> / B             |                                                                                            |
| BLPE (Bypassed low power external) | f <sub>ext</sub> / B             |                                                                                            |

<sup>1</sup> R is the reference divider selected by the RDIV bits, B is the bus frequency divider selected by the BDIV bits, and M is the multiplier selected by the VDIV bits.

This section will include 3 mode switching examples using a 4 MHz external crystal. If using an external clock source less than 1 MHz, the MCG should not be configured for any of the PLL modes (PEE and PBE).

## 8.5.2.1 Example # 1: Moving from FEI to PEE Mode: External Crystal = 4 MHz, Bus Frequency = 8 MHz

In this example, the MCG will move through the proper operational modes from FEI to PEE mode until the 4 MHz crystal reference frequency is set to achieve a bus frequency of 8 MHz. Because the MCG is in FEI mode out of reset, this example also shows how to initialize the MCG for PEE mode out of reset. First, the code sequence will be described. Then a flowchart will be included which illustrates the sequence.

- 1. First, FEI must transition to FBE mode:
  - a) MCGC2 = 0x36 (%00110110)
    - BDIV (bits 7 and 6) set to %00, or divide-by-1
    - RANGE (bit 5) set to 1 because the frequency of 4 MHz is within the high frequency range
    - HGO (bit 4) set to 1 to configure external oscillator for high gain operation
    - EREFS (bit 2) set to 1, because a crystal is being used
    - ERCLKEN (bit 1) set to 1 to ensure the external reference clock is active
  - b) Loop until OSCINIT (bit 1) in MCGSC is 1, indicating the crystal selected by the EREFS bit has been initialized.





o - V<sub>DD</sub> and V<sub>SS</sub> pins are each internally connected to two pads in 32-pin package

□ - Pin not connected in 32-pin package



MC9S08DN60 Series Data Sheet, Rev 3



In 10-bit mode, the ADCCVH register holds the upper two bits of the 10-bit compare value (ADCV[9:8]). These bits are compared to the upper two bits of the result following a conversion in 10-bit mode when the compare function is enabled.

In 8-bit mode, ADCCVH is not used during compare.

# 10.3.6 Compare Value Low Register (ADCCVL)

This register holds the lower 8 bits of the 12-bit or 10-bit compare value or all 8 bits of the 8-bit compare value. When the compare function is enabled, bits ADCV[7:0] are compared to the lower 8 bits of the result following a conversion in 12-bit, 10-bit or 8-bit mode.





## **10.3.7** Configuration Register (ADCCFG)

ADCCFG selects the mode of operation, clock source, clock divide, and configures for low power and long sample time.



Figure 10-9. Configuration Register (ADCCFG)

### Table 10-6. ADCCFG Register Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ADLPC  | <ul> <li>Low-Power Configuration. ADLPC controls the speed and power configuration of the successive approximation converter. This optimizes power consumption when higher sample rates are not required.</li> <li>0 High speed configuration</li> <li>1 Low power configuration: The power is reduced at the expense of maximum clock speed.</li> </ul>                                                                                        |
| 6:5<br>ADIV | Clock Divide Select. ADIV selects the divide ratio used by the ADC to generate the internal clock ADCK.<br>Table 10-7 shows the available clock configurations.                                                                                                                                                                                                                                                                                 |
| 4<br>ADLSMP | Long Sample Time Configuration. ADLSMP selects between long and short sample time. This adjusts the sample period to allow higher impedance inputs to be accurately sampled or to maximize conversion speed for lower impedance inputs. Longer sample times can also be used to lower overall power consumption when continuous conversions are enabled if high conversion rates are not required.<br>0 Short sample time<br>1 Long sample time |



| Field       | Description                                                                                                                                    |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ADPC15 | ADC Pin Control 15. ADPC15 controls the pin associated with channel AD15.<br>0 AD15 pin I/O control enabled<br>1 AD15 pin I/O control disabled |
| 6<br>ADPC14 | ADC Pin Control 14. ADPC14 controls the pin associated with channel AD14.<br>0 AD14 pin I/O control enabled<br>1 AD14 pin I/O control disabled |
| 5<br>ADPC13 | ADC Pin Control 13. ADPC13 controls the pin associated with channel AD13.<br>0 AD13 pin I/O control enabled<br>1 AD13 pin I/O control disabled |
| 4<br>ADPC12 | ADC Pin Control 12. ADPC12 controls the pin associated with channel AD12.<br>0 AD12 pin I/O control enabled<br>1 AD12 pin I/O control disabled |
| 3<br>ADPC11 | ADC Pin Control 11. ADPC11 controls the pin associated with channel AD11.<br>0 AD11 pin I/O control enabled<br>1 AD11 pin I/O control disabled |
| 2<br>ADPC10 | ADC Pin Control 10. ADPC10 controls the pin associated with channel AD10.<br>0 AD10 pin I/O control enabled<br>1 AD10 pin I/O control disabled |
| 1<br>ADPC9  | ADC Pin Control 9. ADPC9 controls the pin associated with channel AD9.<br>0 AD9 pin I/O control enabled<br>1 AD9 pin I/O control disabled      |
| 0<br>ADPC8  | ADC Pin Control 8. ADPC8 controls the pin associated with channel AD8.<br>0 AD8 pin I/O control enabled<br>1 AD8 pin I/O control disabled      |

## Table 10-11. APCTL2 Register Field Descriptions

# 10.3.10 Pin Control 3 Register (APCTL3)

APCTL3 controls channels 16–23 of the ADC module.



Figure 10-12. Pin Control 3 Register (APCTL3)



Chapter 10 Analog-to-Digital Converter (S08ADC12V1)

# 10.6.1.3 Analog Input Pins

The external analog inputs are typically shared with digital I/O pins on MCU devices. The pin I/O control is disabled by setting the appropriate control bit in one of the pin control registers. Conversions can be performed on inputs without the associated pin control register bit set. It is recommended that the pin control register bit always be set when using a pin as an analog input. This avoids problems with contention because the output buffer is in its high impedance state and the pullup is disabled. Also, the input buffer draws DC current when its input is not at  $V_{DD}$  or  $V_{SS}$ . Setting the pin control register bits for all pins used as analog inputs should be done to achieve lowest operating current.

Empirical data shows that capacitors on the analog inputs improve performance in the presence of noise or when the source impedance is high. Use of  $0.01 \,\mu\text{F}$  capacitors with good high-frequency characteristics is sufficient. These capacitors are not necessary in all cases, but when used they must be placed as near as possible to the package pins and be referenced to  $V_{SSA}$ .

For proper conversion, the input voltage must fall between  $V_{REFH}$  and  $V_{REFL}$ . If the input is equal to or exceeds  $V_{REFH}$ , the converter circuit converts the signal to 0xFFF (full scale 12-bit representation), 0x3FF (full scale 10-bit representation) or 0xFF (full scale 8-bit representation). If the input is equal to or less than  $V_{REFL}$ , the converter circuit converts it to 0x000. Input voltages between  $V_{REFH}$  and  $V_{REFL}$  are straight-line linear conversions. There is a brief current associated with  $V_{REFL}$  when the sampling capacitor is charging. The input is sampled for 3.5 cycles of the ADCK source when ADLSMP is low, or 23.5 cycles when ADLSMP is high.

For minimal loss of accuracy due to current injection, pins adjacent to the analog input pins should not be transitioning during conversions.

# 10.6.2 Sources of Error

Several sources of error exist for A/D conversions. These are discussed in the following sections.

## 10.6.2.1 Sampling Error

For proper conversions, the input must be sampled long enough to achieve the proper accuracy. Given the maximum input resistance of approximately  $7k\Omega$  and input capacitance of approximately 5.5 pF, sampling to within 1/4LSB (at 12-bit resolution) can be achieved within the minimum sample window (3.5 cycles @ 8 MHz maximum ADCK frequency) provided the resistance of the external analog source ( $R_{AS}$ ) is kept below 2 k $\Omega$ .

Higher source resistances or higher-accuracy sampling is possible by setting ADLSMP (to increase the sample window to 23.5 cycles) or decreasing ADCK frequency to increase sample time.

## 10.6.2.2 Pin Leakage Error

Leakage on the I/O pins can cause conversion error if the external analog source resistance ( $R_{AS}$ ) is high. If this error cannot be tolerated by the application, keep  $R_{AS}$  lower than  $V_{DDAD} / (2^{N*}I_{LEAK})$  for less than 1/4LSB leakage error (N = 8 in 8-bit, 10 in 10-bit or 12 in 12-bit mode).



Chapter 12 Serial Peripheral Interface (S08SPIV3)



# 12.2 External Signal Description

The SPI optionally shares four port pins. The function of these pins depends on the settings of SPI control bits. When the SPI is disabled (SPE = 0), these four pins revert to being general-purpose port I/O pins that are not controlled by the SPI.

# 12.2.1 SPSCK — SPI Serial Clock

When the SPI is enabled as a slave, this pin is the serial clock input. When the SPI is enabled as a master, this pin is the serial clock output.

# 12.2.2 MOSI — Master Data Out, Slave Data In

When the SPI is enabled as a master and SPI pin control zero (SPC0) is 0 (not bidirectional mode), this pin is the serial data output. When the SPI is enabled as a slave and SPC0 = 0, this pin is the serial data input. If SPC0 = 1 to select single-wire bidirectional mode, and master mode is selected, this pin becomes the bidirectional data I/O pin (MOMI). Also, the bidirectional mode output enable bit determines whether the pin acts as an input (BIDIROE = 0) or an output (BIDIROE = 1). If SPC0 = 1 and slave mode is selected, this pin is not used by the SPI and reverts to being a general-purpose port I/O pin.

# 12.2.3 MISO — Master Data In, Slave Data Out

When the SPI is enabled as a master and SPI pin control zero (SPC0) is 0 (not bidirectional mode), this pin is the serial data input. When the SPI is enabled as a slave and SPC0 = 0, this pin is the serial data output. If SPC0 = 1 to select single-wire bidirectional mode, and slave mode is selected, this pin becomes the bidirectional data I/O pin (SISO) and the bidirectional mode output enable bit determines whether the pin acts as an input (BIDIROE = 0) or an output (BIDIROE = 1). If SPC0 = 1 and master mode is selected, this pin is not used by the SPI and reverts to being a general-purpose port I/O pin.

# 12.2.4 SS — Slave Select

When the SPI is enabled as a slave, this pin is the low-true slave select input. When the SPI is enabled as a master and mode fault enable is off (MODFEN = 0), this pin is not used by the SPI and reverts to being a general-purpose port I/O pin. When the SPI is enabled as a master and MODFEN = 1, the slave select output enable bit determines whether this pin acts as the mode fault input (SSOE = 0) or as the slave select output (SSOE = 1).



| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4<br>MSTR  | Master/Slave Mode Select         0       SPI module configured as a slave SPI device         1       SPI module configured as a master SPI device                                                                                                                                                                                                                                                             |
| 3<br>CPOL  | <ul> <li>Clock Polarity — This bit effectively places an inverter in series with the clock signal from a master SPI or to a slave SPI device. Refer to Section 12.5.1, "SPI Clock Formats" for more details.</li> <li>0 Active-high SPI clock (idles low)</li> <li>1 Active-low SPI clock (idles high)</li> </ul>                                                                                             |
| 2<br>CPHA  | <ul> <li>Clock Phase — This bit selects one of two clock formats for different kinds of synchronous serial peripheral devices. Refer to Section 12.5.1, "SPI Clock Formats" for more details.</li> <li>0 First edge on SPSCK occurs at the middle of the first cycle of an 8-cycle data transfer</li> <li>1 First edge on SPSCK occurs at the start of the first cycle of an 8-cycle data transfer</li> </ul> |
| 1<br>SSOE  | <b>Slave Select Output Enable</b> — This bit is used in combination with the mode fault enable (MODFEN) bit in SPCR2 and the master/slave (MSTR) control bit to determine the function of the SS pin as shown in Table 12-2.                                                                                                                                                                                  |
| 0<br>LSBFE | <ul> <li>LSB First (Shifter Direction)</li> <li>0 SPI serial data transfers start with most significant bit</li> <li>1 SPI serial data transfers start with least significant bit</li> </ul>                                                                                                                                                                                                                  |

Table 12-2. SS Pin Function

| MODFEN | SSOE | Master Mode                   | Slave Mode         |  |  |
|--------|------|-------------------------------|--------------------|--|--|
| 0      | 0    | General-purpose I/O (not SPI) | Slave select input |  |  |
| 0 1    |      | General-purpose I/O (not SPI) | Slave select input |  |  |
| 1 0    |      | SS input for mode fault       | Slave select input |  |  |
| 1 1    |      | Automatic SS output           | Slave select input |  |  |

## NOTE

Ensure that the SPI should not be disabled (SPE=0) at the same time as a bit change to the CPHA bit. These changes should be performed as separate operations or unexpected behavior may occur.

## 12.4.2 SPI Control Register 2 (SPIC2)

This read/write register is used to control optional features of the SPI system. Bits 7, 6, 5, and 2 are not implemented and always read 0.





MC9S08DN60 Series Data Sheet, Rev 3



# Chapter 13 Serial Communications Interface (S08SCIV4)

# 13.1 Introduction

All MCUs in the MC9S08DN60 Series include SCI1.

## NOTE

- MC9S08DN60 Series devices operate at a higher voltage range (2.7 V to 5.5 V) and do not include stop1 mode. Please ignore references to stop1.
- The RxD1 pin does not contain a clamp diode to  $V_{DD}$  and should not be driven above  $V_{DD}$ . The voltage measured on the internally pulled up RxD1 pin may be as low as  $V_{DD} 0.7$  V. The internal gates connected to this pin are pulled all the way to  $V_{DD}$ .



Chapter 16 Development Support

# 16.4.3.7 Debug Control Register (DBGC)

This register can be read or written at any time.



Figure 16-7. Debug Control Register (DBGC)

| Table 16-4 | DBGC | Register | Field | Descriptions |
|------------|------|----------|-------|--------------|
|------------|------|----------|-------|--------------|

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>DBGEN | <ul> <li>Debug Module Enable — Used to enable the debug module. DBGEN cannot be set to 1 if the MCU is secure.</li> <li>0 DBG disabled</li> <li>1 DBG enabled</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6<br>ARM   | <ul> <li>Arm Control — Controls whether the debugger is comparing and storing information in the FIFO. A write is used to set this bit (and ARMF) and completion of a debug run automatically clears it. Any debug run can be manually stopped by writing 0 to ARM or to DBGEN.</li> <li>0 Debugger not armed</li> <li>1 Debugger armed</li> </ul>                                                                                                                                                                                                                                       |
| 5<br>TAG   | Tag/Force Select — Controls whether break requests to the CPU will be tag or force type requests. If         BRKEN = 0, this bit has no meaning or effect.         0 CPU breaks requested as force type requests         1 CPU breaks requested as tag type requests                                                                                                                                                                                                                                                                                                                     |
| 4<br>BRKEN | <ul> <li>Break Enable — Controls whether a trigger event will generate a break request to the CPU. Trigger events can cause information to be stored in the FIFO without generating a break request to the CPU. For an end trace, CPU break requests are issued to the CPU when the comparator(s) and R/W meet the trigger requirements. For a begin trace, CPU break requests are issued when the FIFO becomes full. TRGSEL does not affect the timing of CPU break requests.</li> <li>0 CPU break requests not enabled</li> <li>1 Triggers cause a break request to the CPU</li> </ul> |
| 3<br>RWA   | <b>R/W Comparison Value for Comparator A</b> — When RWAEN = 1, this bit determines whether a read or a write access qualifies comparator A. When RWAEN = 0, RWA and the R/W signal do not affect comparator A. 0 Comparator A can only match on a write cycle 1 Comparator A can only match on a read cycle                                                                                                                                                                                                                                                                              |
| 2<br>RWAEN | <ul> <li>Enable R/W for Comparator A — Controls whether the level of R/W is considered for a comparator A match.</li> <li>0 R/W is not used in comparison A</li> <li>1 R/W is used in comparison A</li> </ul>                                                                                                                                                                                                                                                                                                                                                                            |
| 1<br>RWB   | <ul> <li>R/W Comparison Value for Comparator B — When RWBEN = 1, this bit determines whether a read or a write access qualifies comparator B. When RWBEN = 0, RWB and the R/W signal do not affect comparator B.</li> <li>0 Comparator B can match only on a write cycle</li> <li>1 Comparator B can match only on a read cycle</li> </ul>                                                                                                                                                                                                                                               |
| 0<br>RWBEN | <ul> <li>Enable R/W for Comparator B — Controls whether the level of R/W is considered for a comparator B match.</li> <li>0 R/W is not used in comparison B</li> <li>1 R/W is used in comparison B</li> </ul>                                                                                                                                                                                                                                                                                                                                                                            |



## 16.4.3.8 Debug Trigger Register (DBGT)

This register can be read any time, but may be written only if ARM = 0, except bits 4 and 5 are hard-wired to 0s.



## Figure 16-8. Debug Trigger Register (DBGT)

### Table 16-5. DBGT Register Field Descriptions

| Field           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7<br>TRGSEL     | <ul> <li>Trigger Type — Controls whether the match outputs from comparators A and B are qualified with the opcode tracking logic in the debug module. If TRGSEL is set, a match signal from comparator A or B must propagate through the opcode tracking logic and a trigger event is only signalled to the FIFO logic if the opcode at the match address is actually executed.</li> <li>0 Trigger on access to compare address (force)</li> <li>1 Trigger if opcode at compare address is executed (tag)</li> </ul> |  |  |  |  |
| 6<br>BEGIN      | <ul> <li>Begin/End Trigger Select — Controls whether the FIFO starts filling at a trigger or fills in a circular manner until a trigger ends the capture of information. In event-only trigger modes, this bit is ignored and all debug runs are assumed to be begin traces.</li> <li>Data stored in FIFO until trigger (end trace)</li> <li>Trigger initiates data storage (begin trace)</li> </ul>                                                                                                                 |  |  |  |  |
| 3:0<br>TRG[3:0] | Select Trigger Mode — Selects one of nine triggering modes, as described below. $0000$ A-only $0001$ A OR B $0010$ A Then B $0011$ Event-only B (store data) $0100$ A then event-only B (store data) $0101$ A AND B data (full mode) $0110$ A AND NOT B data (full mode) $0111$ Inside range: A ≤ address ≤ B $1000$ Outside range: address < A or address > B $1001 - 1111$ (No trigger)                                                                                                                            |  |  |  |  |





# A.6 DC Characteristics

This section includes information about power supply requirements, I/O pin characteristics, and power supply current in various operating modes.

| Num | С | Characteristic                                                     | Symbol                               | Condition                            | Min                    | Typ <sup>1</sup> | Max                    | Unit |
|-----|---|--------------------------------------------------------------------|--------------------------------------|--------------------------------------|------------------------|------------------|------------------------|------|
| 1   | — | Operating Voltage                                                  | V <sub>DD</sub>                      |                                      | 2.7                    | _                | 5.5                    | V    |
|     | Р | All I/O pins, low-drive strength                                   |                                      | 5 V, I <sub>Load</sub> = –2 mA       | V <sub>DD</sub> – 1.5  | _                | —                      |      |
|     | С |                                                                    |                                      | 3 V, I <sub>Load</sub> = -0.6 mA     | V <sub>DD</sub> – 1.5  | _                | —                      |      |
| 2   | С | Output high                                                        |                                      | 5 V, I <sub>Load</sub> = -0.4 mA     | V <sub>DD</sub> – 0.8  | _                | —                      |      |
|     | С | voltage                                                            | V <sub>OH</sub>                      | 3 V, I <sub>Load</sub> = -0.24 mA    | V <sub>DD</sub> – 0.8  | —                | —                      | V    |
|     | Р | All I/O pins, high-drive strength                                  |                                      | 5 V, I <sub>Load</sub> = -10 mA      | V <sub>DD</sub> – 1.5  |                  | —                      |      |
|     | С |                                                                    |                                      | 3 V, I <sub>Load</sub> = -3 mA       | V <sub>DD</sub> – 1.5  | —                | —                      |      |
|     | С |                                                                    |                                      | 5 V, I <sub>Load</sub> = –2 mA       | V <sub>DD</sub> – 0.8  | —                | —                      |      |
|     | С |                                                                    |                                      | 3 V, I <sub>Load</sub> = -0.4 mA     | V <sub>DD</sub> – 0.8  | —                | —                      |      |
| 3   | С | Output Max total I <sub>OH</sub> for all ports                     | I <sub>OHT</sub>                     | 5 V                                  | 0                      | —                | -100                   | mA   |
|     |   | high current                                                       |                                      | 3 V                                  | 0                      | —                | -60                    |      |
|     | Ρ | All I/O pins, low-drive strength                                   |                                      | 5 V, I <sub>Load</sub> = 2 mA        | —                      |                  | 1.5                    |      |
|     | С |                                                                    |                                      | 3 V, I <sub>Load</sub> = 0.6 mA      | —                      | —                | 1.5                    |      |
|     | С | Output low                                                         |                                      | 5 V, I <sub>Load</sub> = 0.4 mA      | —                      | —                | 0.8                    |      |
| 4   | С | voltage                                                            | V <sub>OL</sub>                      | 3 V, I <sub>Load</sub> = 0.24 mA     | —                      |                  | 0.8                    | V    |
|     | Ρ | All I/O pins, high-drive strength                                  |                                      | 5 V, I <sub>Load</sub> = 10 mA       | —                      | _                | 1.5                    |      |
|     | С |                                                                    |                                      | 3 V, I <sub>Load</sub> = 3 mA        | —                      | —                | 1.5                    |      |
|     | С |                                                                    |                                      | 5 V, I <sub>Load</sub> = 2 mA        | —                      | —                | 0.8                    |      |
|     | С |                                                                    |                                      | 3 V, I <sub>Load</sub> = 0.4 mA      | —                      | —                | 0.8                    |      |
| 5   | С | Output Max total I <sub>OL</sub> for all ports                     | I <sub>OLT</sub>                     | 5 V                                  | 0                      | —                | 100                    | mA   |
|     |   | low current                                                        |                                      | 3 V                                  | 0                      | —                | 60                     |      |
| 6   | С | Input high voltage; all digital inputs                             | V <sub>IH</sub>                      | 5V                                   | 0.65 x V <sub>DD</sub> | —                | —                      |      |
| 7   | С | Input low voltage; all digital inputs                              | V <sub>IL</sub>                      | 5V                                   | —                      |                  | 0.35 x V <sub>DD</sub> | v    |
| 8   | С | Input hysteresis                                                   | V <sub>hys</sub>                     |                                      | 0.06 x V <sub>DD</sub> |                  |                        | mV   |
| 9   | Ρ | Input leakage<br>current (Per pin)<br>all input only pins          | I <sub>In</sub>                      | $V_{In} = V_{DD} \text{ or } V_{SS}$ | _                      | 0.1              | 1                      | μA   |
| 10  | Ρ | Hi-Z (off-state) leakage<br>current (per pin)<br>all input/output  | I <sub>OZ</sub>                      | $V_{In} = V_{DD} \text{ or } V_{SS}$ |                        | 0.1              | 1                      | μA   |
| 11  | Ρ | Pullup resistors (or Pulldown <sup>2</sup> resistors when enabled) | R <sub>PU</sub> ,<br>R <sub>PD</sub> | 5 V                                  | 20                     | 45               | 65                     | kΩ   |
|     | С |                                                                    |                                      | 3 V                                  | 20                     | 45               | 65                     |      |
| 12  | Т | Input Capacitance, all pins                                        | C <sub>In</sub>                      |                                      | ]                      | _                | 8                      | pF   |
| 13  | D | RAM retention voltage                                              | V <sub>RAM</sub>                     |                                      |                        | 0.6              | 1.0                    | V    |
| L   | I |                                                                    |                                      |                                      | I                      |                  |                        | 1    |

### **Table A-6. DC Characteristics**



| CPWMS | MSnB:MSnA                      | ELSnB:ELSnA                                | Mode                                                                                                | Configuration                                 |  |
|-------|--------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------|--|
| Х     | XX                             | 00                                         | Pin not used for TPM channel; use as an external clock for the TPM or revert to general-purpose I/O |                                               |  |
| 0     | 00                             | 01                                         | Input capture                                                                                       | Capture on rising edge only                   |  |
|       |                                | 10                                         |                                                                                                     | Capture on falling edge only                  |  |
|       |                                | 11                                         |                                                                                                     | Capture on rising or falling edge             |  |
|       | 01 00 Output<br>01 10 11       | Software compare only                      |                                                                                                     |                                               |  |
|       |                                | 01                                         | compare                                                                                             | Toggle output on compare                      |  |
|       |                                | 10                                         |                                                                                                     | Clear output on compare                       |  |
| -     |                                | 11                                         |                                                                                                     | Set output on compare                         |  |
|       | 1X 10 Edge-aligned<br>X1 PWM   | 10                                         | Edge-aligned                                                                                        | High-true pulses (clear output on compare)    |  |
|       |                                | Low-true pulses (set output on compare)    |                                                                                                     |                                               |  |
| 1     | XX 10 Center-aligned<br>X1 PWM | 10                                         | Center-aligned                                                                                      | High-true pulses (clear output on compare-up) |  |
|       |                                | Low-true pulses (set output on compare-up) |                                                                                                     |                                               |  |

| Table | B-5. | Mode. | Edge. | and Lev | el Selection |
|-------|------|-------|-------|---------|--------------|
| Tubic | D U. | mouc, | Lugo, |         | 00000000     |

If the associated port pin is not stable for at least two bus clock cycles before changing to input capture mode, it is possible to get an unexpected indication of an edge trigger. Typically, a program would clear status flags after changing channel configuration bits and before enabling channel interrupts or using the status flags to avoid any unexpected behavior.

## **B.2.5** Timer Channel Value Registers (TPMxCnVH:TPMxCnVL)

These read/write registers contain the captured TPM counter value of the input capture function or the output compare value for the output compare or PWM functions. The channel value registers are cleared by reset.



MC9S08DN60 Series Data Sheet, Rev 3





| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. | MECHANICAL OUTLINE         |  | PRINT VERSION NOT TO SCALE |  |
|---------------------------------------------------------|----------------------------|--|----------------------------|--|
| <sup>title:</sup> 64LD LQFP,                            | DOCUMENT NO: 98ASS23234W   |  | REV: E                     |  |
| 10 X 10 X 1.4 P                                         | CASE NUMBER: 840F-02       |  | 11 AUG 2006                |  |
| O.5 PITCH, CASE OU                                      | STANDARD: JEDEC MS-026 BCD |  |                            |  |



#### How to Reach Us:

Home Page: www.freescale.com

E-mail: support@freescale.com

#### **USA/Europe or Locations Not Listed:** Freescale Semiconductor

Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 1-303-675-2140 Fax: 1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

MC9S08DN60 Rev 3, 6/2008 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2007-2008. All rights reserved.

