



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                               |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                      |
| Core Size                  | 32-Bit Single-Core                                                   |
| Speed                      | 50MHz                                                                |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                    |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                     |
| Number of I/O              | 21                                                                   |
| Program Memory Size        | 32KB (32K x 8)                                                       |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | -                                                                    |
| RAM Size                   | 8K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 1.95V                                                        |
| Data Converters            | A/D 6x8b                                                             |
| Oscillator Type            | Internal                                                             |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 25-UFBGA, WLCSP                                                      |
| Supplier Device Package    | -                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1102lvukz |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 32-bit ARM Cortex-M0 microcontroller

| Type number        | Package | Package                                                                                                          |          |  |  |  |  |  |  |  |
|--------------------|---------|------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|--|--|
|                    | Name    | Description                                                                                                      | Version  |  |  |  |  |  |  |  |
| LPC1114LVFHN24/303 | HVQFN24 | plastic thermal enhanced very thin quad flat package; no leads; 24 terminals; body 4 x 4 x 0.85 mm               | SOT616-3 |  |  |  |  |  |  |  |
| LPC1112LVFHI33/103 | HVQFN33 | plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 5 $\times$ 5 $\times$ 0.85 mm | n/a      |  |  |  |  |  |  |  |
| LPC1114LVFHI33/303 | HVQFN33 | plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body $5 \times 5 \times 0.85$ mm   | n/a      |  |  |  |  |  |  |  |

 Table 1.
 Ordering information ...continued

## 4.1 Ordering options

### Table 2. Ordering options

| Type number        | Flash<br>in kB | Total<br>SRAM in<br>kB | SPI/<br>SSP | I2C | UART | ADC       | GPI<br>O<br>pins | Package |
|--------------------|----------------|------------------------|-------------|-----|------|-----------|------------------|---------|
| LPC1101LVUK        | 32             | 2                      | 1           | 1   | 1    | 6-channel | 21               | WLCSP25 |
| LPC1102LVUK        | 32             | 8                      | 1           | 1   | 1    | 6-channel | 21               | WLCSP25 |
| LPC1112LVFHN24/003 | 16             | 2                      | 1           | 1   | 1    | 6-channel | 20               | HVQFN24 |
| LPC1114LVFHN24/103 | 32             | 4                      | 1           | 1   | 1    | 6-channel | 20               | HVQFN24 |
| LPC1114LVFHN24/303 | 32             | 8                      | 1           | 1   | 1    | 6-channel | 20               | HVQFN24 |
| LPC1112LVFHI33/103 | 16             | 4                      | 1           | 1   | 1    | 8-channel | 27               | HVQFN33 |
| LPC1114LVFHI33/303 | 32             | 8                      | 1           | 1   | 1    | 8-channel | 27               | HVQFN33 |

32-bit ARM Cortex-M0 microcontroller

## 5. Block diagram



32-bit ARM Cortex-M0 microcontroller

## 6. Pinning information

## 6.1 Pinning



32-bit ARM Cortex-M0 microcontroller

## 6.2 Pin description

| Symbol                        | WLCSP25                     | HVQFN24 | HVQFN33 | -          | Start<br>logic<br>input                                                                                                                                                                                                                            | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                      |
|-------------------------------|-----------------------------|---------|---------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET/PIO0_0                  | D1 2 2 <sup>[2]</sup> yes I |         | 1       | I; PU      | <b>RESET</b> — External reset input with 20 ns glitch filter. A LOW-going pulse as short as 50 ns on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. |      |                       |                                                                                                                                                                                  |
|                               |                             |         |         |            |                                                                                                                                                                                                                                                    | I/O  | -                     | <b>PIO0_0</b> — General purpose digital input/output pin with 10 ns glitch filter.                                                                                               |
| PIO0_1/CLKOUT/<br>CT32B0_MAT2 | C3                          | 3       | 3       | [3]        | yes                                                                                                                                                                                                                                                | I/O  | I; PU                 | <b>PIO0_1</b> — General purpose digital input/output pin. A LOW level on this pin during reset starts the ISP command handler.                                                   |
|                               |                             |         |         |            |                                                                                                                                                                                                                                                    | 0    | -                     | CLKOUT — Clockout pin.                                                                                                                                                           |
|                               |                             |         |         |            |                                                                                                                                                                                                                                                    | 0    | -                     | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                                                                                                 |
| PIO0_2/SSEL0/                 | B2                          | 7       | 8       | [3]        | yes                                                                                                                                                                                                                                                | I/O  | I; PU                 | PIO0_2 — General purpose digital input/output pin.                                                                                                                               |
| CT16B0_CAP0                   |                             |         |         |            |                                                                                                                                                                                                                                                    | I/O  | -                     | SSEL0 — Slave Select for SPI0.                                                                                                                                                   |
|                               |                             |         |         |            |                                                                                                                                                                                                                                                    | I    | -                     | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                                                                                                                                |
| PIO0_3                        | -                           | -       | 9       | [3]        | yes                                                                                                                                                                                                                                                | I/O  | I;PU                  | PIO0_3 — General purpose digital input/output pin.                                                                                                                               |
| PIO0_4/SCL                    | A2                          | 8       | 10      | [4]        | yes I/O I; IA <b>PIO0_4</b> -<br>(open-dr;                                                                                                                                                                                                         |      | I; IA                 | <b>PIO0_4</b> — General purpose digital input/output pin (open-drain).                                                                                                           |
|                               |                             |         |         |            |                                                                                                                                                                                                                                                    | I/O  | -                     | <b>SCL</b> — I <sup>2</sup> C-bus, open-drain clock input/output.<br>High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected<br>in the I/O configuration register. |
| PIO0_5/SDA                    | A3                          | 9       | 11      | [4]        | yes                                                                                                                                                                                                                                                | I/O  | I; IA                 | <b>PIO0_5</b> — General purpose digital input/output pin (open-drain).                                                                                                           |
|                               |                             |         |         |            |                                                                                                                                                                                                                                                    | I/O  | -                     | <b>SDA</b> — I <sup>2</sup> C-bus, open-drain data input/output.<br>High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected<br>in the I/O configuration register.  |
| PIO0_6/SCK0                   | A4                          | 10      | 15      | [3]        | yes                                                                                                                                                                                                                                                | I/O  | I; PU                 | PIO0_6 — General purpose digital input/output pin.                                                                                                                               |
|                               |                             |         |         |            |                                                                                                                                                                                                                                                    | I/O  | -                     | SCK0 — Serial clock for SPI0.                                                                                                                                                    |
| PIO0_7/CTS                    | -                           | 11      | 16      | <u>[3]</u> | yes                                                                                                                                                                                                                                                | I/O  | I; PU                 | <b>PIO0_7</b> — General purpose digital input/output pin (high-current output driver).                                                                                           |
|                               |                             |         |         |            |                                                                                                                                                                                                                                                    | Ι    | -                     | <b>CTS</b> — Clear To Send input for UART.                                                                                                                                       |
| PIO0_8/MISO0/                 | A5                          | 12      | 17      | [3]        | yes                                                                                                                                                                                                                                                | I/O  | I; PU                 | PIO0_8 — General purpose digital input/output pin.                                                                                                                               |
| CT16B0_MAT0                   |                             |         |         |            |                                                                                                                                                                                                                                                    | I/O  | -                     | MISO0 — Master In Slave Out for SPI0.                                                                                                                                            |
|                               |                             |         |         |            |                                                                                                                                                                                                                                                    | 0    | -                     | CT16B0_MAT0 — Match output 0 for 16-bit timer 0.                                                                                                                                 |
| PIO0_9/MOSI0/                 | B5                          | 13      | 18      | [3]        | yes                                                                                                                                                                                                                                                | I/O  | I; PU                 | PIO0_9 — General purpose digital input/output pin.                                                                                                                               |
| CT16B0_MAT1                   |                             |         |         |            |                                                                                                                                                                                                                                                    | I/O  | -                     | MOSI0 — Master Out Slave In for SPI0.                                                                                                                                            |
|                               |                             |         |         |            |                                                                                                                                                                                                                                                    | 0    | -                     | CT16B0_MAT1 — Match output 1 for 16-bit timer 0.                                                                                                                                 |

| Table 3. | LPC110xLVUK/LPC111xLV | pin | descri | ption | table |
|----------|-----------------------|-----|--------|-------|-------|
|          |                       |     |        |       |       |

## **NXP Semiconductors**

# LPC111xLV/LPC11xxLVUK

### 32-bit ARM Cortex-M0 microcontroller

| Symbol                        | WLCSP25 | HVQFN24 | HVQFN33 | -                        | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                        |
|-------------------------------|---------|---------|---------|--------------------------|-------------------------|------|-----------------------|------------------------------------------------------------------------------------|
| SWCLK/PIO0_10/                | B4      | 14      | 19      | [3]                      | yes                     | Ι    | I; PU                 | SWCLK — Serial wire clock.                                                         |
| SCK0/<br>CT16B0_MAT2          |         |         |         |                          |                         | I/O  | -                     | PIO0_10 — General purpose digital input/output pin.                                |
|                               |         |         |         |                          |                         | I/O  | -                     | SCK0 — Serial clock for SPI0.                                                      |
|                               |         |         |         |                          |                         | 0    | -                     | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                   |
| R/PIO0_11/<br>AD0/CT32B0_MAT3 | C5      | 15      | 21      | [5]                      | yes                     | I    | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCON block.       |
|                               |         |         |         |                          |                         | I/O  | -                     | PIO0_11 — General purpose digital input/output pin.                                |
|                               |         |         |         |                          |                         | Ι    | -                     | AD0 — A/D converter, input 0.                                                      |
|                               |         |         |         |                          |                         | 0    | -                     | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                                   |
| R/PIO1_0/<br>AD1/CT32B1_CAP0  | C4      | 16      | 22      | [5]                      | yes                     | I    | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCON block.       |
|                               |         |         |         |                          |                         | I/O  | -                     | <b>PIO1_0</b> — General purpose digital input/output pin.                          |
|                               |         |         |         |                          |                         | Ι    | -                     | AD1 — A/D converter, input 1.                                                      |
|                               |         |         |         |                          |                         | Ι    | -                     | CT32B1_CAP0 — Capture input 0 for 32-bit timer 1.                                  |
| R/PIO1_1/<br>AD2/CT32B1_MAT0  | D5      | 17      | 23      | [5]                      | no                      | 0    | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCON block.       |
|                               |         |         |         |                          |                         | I/O  | -                     | PIO1_1 — General purpose digital input/output pin.                                 |
|                               |         |         |         |                          |                         | Ι    | -                     | AD2 — A/D converter, input 2.                                                      |
|                               |         |         |         |                          |                         | 0    | -                     | CT32B1_MAT0 — Match output 0 for 32-bit timer 1.                                   |
| R/PIO1_2/<br>AD3/CT32B1_MAT1  | D4      | 18      | 24      | <u>24 <sup>[5]</sup></u> | <u>]</u> no             | I    | I; PU                 | <b>R</b> — Reserved. Configure for an alternate function in the IOCON block.       |
|                               |         |         |         |                          |                         | I/O  | -                     | PIO1_2 — General purpose digital input/output pin.                                 |
|                               |         |         |         |                          |                         | Ι    | -                     | AD3 — A/D converter, input 3.                                                      |
|                               |         |         |         |                          |                         | 0    | -                     | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                                   |
| SWDIO/PIO1_3/                 | E5      | 19      | 25      | [5]                      | no                      | I/O  | I; PU                 | SWDIO — Serial wire debug input/output.                                            |
| AD4/CT32B1_MAT2               |         |         |         |                          |                         | I/O  | -                     | PIO1_3 — General purpose digital input/output pin.                                 |
|                               |         |         |         |                          |                         | I    | -                     | AD4 — A/D converter, input 4.                                                      |
|                               |         |         |         |                          |                         | 0    | -                     | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                                   |
| PIO1_4/AD5/<br>CT32B1_MAT3    | D3      | 20      | 26      | [5]                      | no                      | I/O  | I; PU                 | <b>PIO1_4</b> — General purpose digital input/output pin with 10 ns glitch filter. |
|                               |         |         |         |                          |                         | I    | -                     | AD5 — A/D converter, input 5.                                                      |
|                               |         |         |         |                          |                         | 0    | -                     | CT32B1_MAT3 — Match output 3 for 32-bit timer 1.                                   |
| PIO1_5/RTS/                   | E2      | 23      | 30      | [3]                      | no                      | I/O  | I; PU                 | PIO1_5 — General purpose digital input/output pin.                                 |
| CT32B0_CAP0                   |         |         |         |                          |                         | 0    | -                     | RTS — Request To Send output for UART.                                             |
|                               |         |         |         |                          |                         | I    | -                     | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                                  |
| PIO1_6/RXD/                   | D2      | 02 24   | 31      | [3]                      | no                      | I/O  | I; PU                 | PIO1_6 — General purpose digital input/output pin.                                 |
| CT32B0_MAT0                   |         |         |         |                          |                         | I    | -                     | <b>RXD</b> — Receiver input for UART.                                              |
|                               |         |         |         |                          |                         | 0    | -                     | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                                   |

#### Table 3. LPC110xLVUK/LPC111xLV pin description table

### **NXP Semiconductors**

# LPC111xLV/LPC11xxLVUK

#### 32-bit ARM Cortex-M0 microcontroller

| Symbol          | WLCSP25 | HVQFN24 | HVQFN33         |     | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                 |
|-----------------|---------|---------|-----------------|-----|-------------------------|------|-----------------------|-------------------------------------------------------------------------------------------------------------|
| PIO1_7/TXD/     | E1      | 1       | 32              | [3] | <sup>3]</sup> no        | I/O  | I; PU                 | PIO1_7 — General purpose digital input/output pin.                                                          |
| CT32B0_MAT1     |         |         |                 |     |                         | 0    | -                     | <b>TXD</b> — Transmitter output for UART.                                                                   |
|                 |         |         |                 |     |                         | 0    | -                     | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                                            |
| PIO1_8/         | B1      | 6       | 7               | [3] | no                      | I/O  | I; PU                 | PIO1_8 — General purpose digital input/output pin.                                                          |
| CT16B1_CAP0     |         |         |                 |     |                         | I    | -                     | CT16B1_CAP0 — Capture input 0 for 16-bit timer 1.                                                           |
| PIO1_9/         | B3      | -       | 12              | [3] | no                      | I/O  | I; PU                 | PIO1_9 — General purpose digital input/output pin.                                                          |
| CT16B1_MAT0     |         |         |                 |     |                         | 0    | -                     | CT16B1_MAT0 — Match output 0 for 16-bit timer 1.                                                            |
| PIO1_10/AD6/    | -       | -       | 20              | [5] | no                      | I/O  | I;PU                  | PIO1_10 — General purpose digital input/output pin.                                                         |
| CT16B1_MAT1     |         |         |                 |     |                         | I    | -                     | AD6 — A/D converter, input 6.                                                                               |
|                 |         |         |                 |     |                         | 0    | -                     | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                                                            |
| PIO1_11/AD7/    | -       | -       | 27              | [5] | no                      | I/O  | I;PU                  | PIO1_11 — General purpose digital input/output pin.                                                         |
| C132B0_MA13     |         |         |                 |     |                         | I    | -                     | AD7 — A/D converter, input 7.                                                                               |
|                 |         |         |                 |     |                         | 0    | -                     | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                                                            |
| PIO2_0/DTR      | -       | -       | 1               | [3] | no                      | I/O  | I;PU                  | PIO2_0 — General purpose digital input/output pin.                                                          |
|                 |         |         |                 |     |                         | 0    | -                     | <b>DTR</b> — Data Terminal Ready output for UART.                                                           |
| PIO2_1/DSR      | A1      | -       | -               | [3] | no                      | I/O  | I; PU                 | PIO2_1 — General purpose digital input/output pin.                                                          |
|                 |         |         |                 |     |                         | I    | -                     | <b>DSR</b> — Data Set Ready input for UART.                                                                 |
| PIO3_4/         | -       | -       | 13              | [3] | no                      | I/O  | I;PU                  | PIO3_4 — General purpose digital input/output pin.                                                          |
| CT16B0_CAP1/RXD |         |         |                 |     |                         | I    | -                     | CT16B0_CAP1 — Capture input 1 for 16-bit timer 0.                                                           |
|                 |         |         |                 |     |                         | I    | -                     | <b>RXD</b> — Receiver input for UART.                                                                       |
| PIO3_5/         | -       | -       | 14              | [3] | no                      | I/O  | I;PU                  | PIO3_5 — General purpose digital input/output pin.                                                          |
| CT16B1_CAP1/TXD |         |         |                 |     |                         | I    | -                     | CT16B1_CAP1 — Capture input 1 for 16-bit timer 1.                                                           |
|                 |         |         |                 |     |                         | 0    | -                     | <b>TXD</b> — Transmitter output for UART.                                                                   |
| V <sub>DD</sub> | E3      | 22      | 29;<br>6;<br>28 |     | -                       | -    | -                     | 1.8 V supply voltage to the core, the external rail, and the ADC. Also used as the ADC reference voltage.   |
| XTALIN          | C1      | 4       | 4               | [6] | -                       | Ι    | -                     | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V. |
| XTALOUT         | C2      | 5       | 5               | [6] | -                       | 0    | -                     | Output from the oscillator amplifier.                                                                       |
| V <sub>SS</sub> | E4      | 21      | 33              |     | -                       | -    | -                     | Ground.                                                                                                     |

#### Table 3. LPC110xLVUK/LPC111xLV pin description table

[1] Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled (pins pulled up to full V<sub>DD</sub> level 0; IA = inactive, no pull-up/down enabled.

[2] See <u>Figure 28</u> for the reset pad configuration.

[3] Pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 27).

[4] I<sup>2</sup>C-bus pads compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode and I<sup>2</sup>C Fast-mode Plus.

- [5] Pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as an ADC input, digital section of the pad is disabled (see Figure 27).
- [6] When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTALOUT should be left floating.

32-bit ARM Cortex-M0 microcontroller

## 7. Functional description

### 7.1 ARM Cortex-M0 processor

The ARM Cortex-M0 is a general purpose, 32-bit microprocessor, which offers high performance and very low power consumption.

## 7.2 On-chip flash program memory

The LPC111xLV/LPC11xxLVUK contains up to 32 kB of on-chip flash memory.

The flash memory is divided into 4 kB sectors with each sector consisting of 16 pages. Individual pages of 256 byte each can be erased using the IAP erase page command.

### 7.3 On-chip SRAM

The LPC111xLV/LPC11xxLVUK contains up to 8 kB on-chip static RAM memory.

### 7.4 Memory map

The LPC111xLV/LPC11xxLVUK incorporates several distinct memory regions, shown in the following figures. <u>Figure 5</u> shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping.

The AHB peripheral area is 2 megabyte in size, and is divided to allow for up to 128 peripherals. The APB peripheral area is 512 kB in size and is divided to allow for up to 32 peripherals. Each peripheral of either type is allocated 16 kilobytes of space. This allows simplifying the address decoding for each peripheral.

### 7.8 UART

The LPC111xLV/LPC11xxLVUK contains one UART.

Support for RS-485/9-bit mode allows both software address detection and automatic address detection using 9-bit mode.

The UART includes a fractional baud rate generator. Standard baud rates such as 115200 Bd can be achieved with any crystal frequency above 2 MHz.

### 7.8.1 Features

- Maximum UART data bit rate of 3.125 MBit/s.
- 16 Byte Receive and Transmit FIFOs.
- Register locations conform to 16C550 industry standard.
- Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
- Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values.
- FIFO control mechanism that enables software flow control implementation.
- Support for RS-485/9-bit mode.
- Support for modem control.

### 7.9 SPI serial I/O controller

The LPC111xLV/LPC11xxLVUK contains one SPI controller.

The SPI controller is capable of operation on an SSP, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SPI supports full-duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data.

### 7.9.1 Features

- Maximum SPI speed of 25 Mbit/s (master) or 4.17 Mbit/s (slave) (in SSP mode)
- Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National Semiconductor Microwire buses
- Synchronous serial communication
- Master or slave operation
- 8-frame FIFOs for both transmit and receive
- 4-bit to 16-bit frame

### 7.10 I<sup>2</sup>C-bus serial I/O controller

The LPC111xLV/LPC11xxLVUK contains one I<sup>2</sup>C-bus controller.

The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a Serial Clock Line (SCL) and a Serial DAta line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the

#### 7.15.5.2 Deep-sleep mode

In Deep-sleep mode, the chip is in Sleep mode, and in addition all analog blocks are shut down. As an exception, the user has the option to keep the IRC, the BOD, and the watchdog timer/watchdog oscillator running for self-timed wake-up. Deep-sleep mode allows for additional power savings.

Up to 13 pins can serve as external wake-up pins to the start logic to wake up the chip from Deep-sleep mode.

Unless the watchdog oscillator or the IRC are selected to run in Deep-sleep mode, the clock source should be switched to IRC before entering Deep-sleep mode, because the IRC can be switched on and off glitch-free.

### 7.16 System control

### 7.16.1 Start logic

The start logic connects external pins to corresponding interrupts in the NVIC. Each pin shown in <u>Table 3</u> as input to the start logic is connected to an individual interrupt in the NVIC interrupt vector table. The start logic pins can serve as external interrupt pins when the chip is in Active mode. In addition, an input signal on the start logic pins can wake up the chip from Deep-sleep mode when all clocks are shut down.

The start logic must be configured in the system configuration block and in the NVIC before being used.

### 7.16.2 Reset

Reset has four sources on the LPC111xLV/LPC11xxLVUK: the RESET pin, the Watchdog reset, the BrownOut Detection (BOD) circuit, and Power-On Reset (POR). The RESET pin is a Schmitt trigger input pin. Assertion of chip reset by any source, once the operating voltage attains a usable level, starts the IRC and initializes the flash controller.

A LOW-going pulse as short as 50 ns resets the part.

When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values.

### 7.16.3 BrownOut Detection (BOD)

The LPC111xLV/LPC11xxLVUK includes a BOD circuit which monitors the voltage level on the  $V_{DD}$  pin. If this voltage falls below a fixed level (see <u>Table 8</u>), the BOD asserts a chip reset.

### 7.16.4 Code security (Code Read Protection - CRP)

This feature of the LPC111xLV/LPC11xxLVUK allows user to enable different levels of security in the system so that access to the on-chip flash and use of the Serial Wire Debugger (SWD) and In-System Programming (ISP) can be restricted. When needed, CRP is invoked by programming a specific pattern into a dedicated flash location. IAP commands are not affected by the CRP.

In addition, ISP entry via the PIO0\_1 pin can be disabled without enabling CRP. For details see the *LPC111xLV user manual*.

| All information | provided in this | document is | subject to | legal di | sclaimers. |
|-----------------|------------------|-------------|------------|----------|------------|
|                 |                  |             |            |          |            |

## 8. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1]

| Symbol                 | Parameter                               | Conditions                                                    |     | Min   | Max   | Unit |
|------------------------|-----------------------------------------|---------------------------------------------------------------|-----|-------|-------|------|
| V <sub>DD</sub>        | supply voltage (core and external rail) |                                                               |     | 1.65  | 1.95  | V    |
| VI                     | input voltage                           | only valid when the V <sub>DD</sub> supply voltage is present | [2] | -0.5  | +3.0  | V    |
|                        |                                         | $1.65 \text{ V} \leq \text{V}_{\text{DD}} < 1.8 \text{ V}$    |     |       |       |      |
|                        |                                         | $V_{DD} \ge 1.8 \text{ V}$                                    |     | -0.5  | +5.0  | V    |
| I <sub>DD</sub>        | supply current                          | per supply pin                                                |     | -     | 100   | mA   |
| I <sub>SS</sub>        | ground current                          | per ground pin                                                |     | -     | 100   | mA   |
| I <sub>latch</sub>     | I/O latch-up current                    | $-(0.5V_{DD}) < V_{I} < (1.5V_{DD});$                         |     | -     | 100   | mA   |
|                        |                                         | T <sub>j</sub> < 125 °C                                       |     |       |       |      |
| T <sub>stg</sub>       | storage temperature                     | non-operating                                                 | [3] | -65   | +150  | °C   |
| T <sub>j(max)</sub>    | maximum junction temperature            |                                                               |     | -     | 150   | °C   |
| P <sub>tot(pack)</sub> | total power dissipation (per package)   | based on package heat transfer, not device power consumption  |     | -     | 1.5   | W    |
| $V_{\text{ESD}}$       | electrostatic discharge voltage         | human body model; all pins                                    | [4] | -6500 | +6500 | V    |

[1] The following applies to the limiting values:

a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.

b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.

[2] Including voltage on outputs in 3-state mode.

[3] The maximum non-operating storage temperature is different than the temperature for required shelf life which should be determined based on required shelf lifetime. Refer to the JEDEC spec (J-STD-033B.1) for further details.

[4] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.

32-bit ARM Cortex-M0 microcontroller

| Symbol           | Parameter                                  | Conditions                                                                                                              |             | Min          | Typ[1] | Max             | Unit |
|------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------|--------------|--------|-----------------|------|
| I <sub>OHS</sub> | HIGH-level short-circuit<br>output current | V <sub>OH</sub> = 0 V                                                                                                   | <u>[10]</u> | -            | -      | -45             | mA   |
| I <sub>OLS</sub> | LOW-level short-circuit<br>output current  | $V_{OL} = V_{DD}$                                                                                                       | [10]        | -            | -      | 50              | mA   |
| l <sub>pd</sub>  | pull-down current                          | V <sub>I</sub> = 1.8 V<br>(V <sub>DD</sub> = 1.8 V)                                                                     |             | 10           | 29     | 90              | μΑ   |
| l <sub>pu</sub>  | pull-up current                            | $V_{I} = 0 \ V; \\ 1.65 \ V \leq \ V_{DD} \leq 1.95 \ V$                                                                |             | -3           | -13    | -85             | μΑ   |
|                  |                                            | $V_{DD} < V_{I} < 3.0 V$                                                                                                |             | 0            | 0      | 0               | μA   |
| High-drive of    | output pin (PIO0_7)                        |                                                                                                                         |             |              |        |                 |      |
| I <sub>IL</sub>  | LOW-level input current                    | $V_1 = 0 V$ ; on-chip pull-up resistor disabled                                                                         |             | -            | 0.5    | 10              | nA   |
| I <sub>IH</sub>  | HIGH-level input<br>current                | V <sub>I</sub> = V <sub>DD</sub> ; on-chip<br>pull-down resistor<br>disabled                                            |             | -            | 0.5    | 10              | nA   |
| I <sub>OZ</sub>  | OFF-state output current                   | $V_O = 0 V$ ; $V_O = V_{DD}$ ;<br>on-chip pull-up/down<br>resistors disabled                                            |             | -            | 0.5    | 10              | nA   |
| VI               | input voltage                              | pin configured to provide a digital function;                                                                           | [8][9]      |              |        |                 |      |
|                  |                                            | V <sub>DD</sub> = 1.8 V                                                                                                 |             | 0            | -      | 3.0             | V    |
| Vo               | output voltage                             | output active                                                                                                           |             | 0            | -      | V <sub>DD</sub> | V    |
| V <sub>IH</sub>  | HIGH-level input<br>voltage                |                                                                                                                         |             | $0.7V_{DD}$  | -      | -               | V    |
| V <sub>IL</sub>  | LOW-level input voltage                    |                                                                                                                         |             | -            | -      | $0.3V_{DD}$     | V    |
| V <sub>hys</sub> | hysteresis voltage                         |                                                                                                                         |             | -            | 0.4    | -               | V    |
| V <sub>OH</sub>  | HIGH-level output<br>voltage               | $\begin{array}{l} 1.65 \text{ V} \leq \text{ V}_{DD} \leq 1.95 \text{ V}; \\ \text{I}_{OH} = 10 \text{ mA} \end{array}$ |             | $V_{DD}-0.4$ | -      | -               | V    |
| V <sub>OL</sub>  | LOW-level output voltage                   | $\begin{array}{l} 1.65 \ V \leq \ V_{DD} \leq 1.95 \ V; \\ I_{OL} = 3 \ mA \end{array}$                                 |             | -            | -      | 0.4             | V    |
| I <sub>OH</sub>  | HIGH-level output<br>current               | $\label{eq:VOH} \begin{split} V_{OH} &= V_{DD} - 0.4 \ V; \\ 1.65 \ V \leq \ V_{DD} \leq 1.95 \ V \end{split}$          |             | 10           | -      | -               | mA   |
| I <sub>OL</sub>  | LOW-level output<br>current                | $V_{OL} = 0.4 \ V \\ 1.65 \ V \le \ V_{DD} \le 1.95 \ V$                                                                |             | 3            | -      | -               | mA   |
| I <sub>OLS</sub> | LOW-level short-circuit<br>output current  | $V_{OL} = V_{DD}$                                                                                                       | [10]        | -            | -      | 50              | mA   |
| I <sub>pd</sub>  | pull-down current                          | V <sub>I</sub> = 1.8 V                                                                                                  |             | 10           | 29     | 90              | μA   |
| I <sub>pu</sub>  | pull-up current                            | $\begin{array}{l} V_{I} = 0 \ V; \\ 1.65 \ V \leq \ V_{DD} \leq 1.95 \ V \end{array}$                                   |             | -3           | -13    | -85             | μΑ   |
|                  |                                            | V <sub>DD</sub> < V <sub>I</sub> < 3.0 V                                                                                |             | 0            | 0      | 0               | μA   |

## Table 5. Static characteristics (single power supply ...continued $T_{amb} = -40^{\circ}$ C to +85° C unless otherwise specified

32-bit ARM Cortex-M0 microcontroller



## 9.2 Electrical pin characteristics



32-bit ARM Cortex-M0 microcontroller





### 9.4 Peripheral power consumption

The supply current per peripheral is measured as the difference in supply current between the peripheral block enabled and the peripheral block disabled in the SYSAHBCLKCFG and PDRUNCFG (for analog blocks) registers. All other blocks are disabled in both registers and no code is executed. Measured on a typical sample at  $T_{amb} = 25$  °C. Unless noted otherwise, the system oscillator and PLL are running in both measurements.

The supply currents are shown for system clock frequencies of 12 MHz and 48 MHz.

| Peripheral                             | Typical s<br>mA | supply cu | rrent in | Notes                                                                                                                                                 |
|----------------------------------------|-----------------|-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                        | n/a             | 12 MHz    | 48 MHz   |                                                                                                                                                       |
| IRC                                    | 0.26            | -         | -        | System oscillator running; PLL off; independent of main clock frequency.                                                                              |
| System oscillator at 12 MHz            | 0.18            | -         | -        | IRC running; PLL off; independent of main clock frequency.                                                                                            |
| Watchdog<br>oscillator at<br>500 kHz/2 | 0.004           | -         | -        | System oscillator running; PLL off; independent of main clock frequency.                                                                              |
| Main PLL                               | -               | 0.061     | -        |                                                                                                                                                       |
| ADC                                    | -               | 0.08      | 0.29     |                                                                                                                                                       |
| CLKOUT                                 | -               | 0.18      | 0.45     | Main clock divided by 4 in the CLKOUTDIV register.                                                                                                    |
| CT16B0                                 | -               | 0.02      | 0.06     |                                                                                                                                                       |
| CT16B1                                 | -               | 0.02      | 0.06     |                                                                                                                                                       |
| CT32B0                                 | -               | 0.02      | 0.07     |                                                                                                                                                       |
| CT32B1                                 | -               | 0.02      | 0.06     |                                                                                                                                                       |
| GPIO                                   | -               | 0.23      | 0.88     | GPIO pins configured as outputs and set to<br>LOW. Direction and pin state are maintained if<br>the GPIO is disabled in the SYSAHBCLKCFG<br>register. |
| IOCON                                  | -               | 0.03      | 0.10     |                                                                                                                                                       |
| I2C                                    | -               | 0.04      | 0.13     |                                                                                                                                                       |
| ROM                                    | -               | 0.04      | 0.15     |                                                                                                                                                       |
| SPI0                                   | -               | 0.12      | 0.45     |                                                                                                                                                       |
| UART                                   | -               | 0.22      | 0.82     |                                                                                                                                                       |
| WWDT                                   | -               | 0.02      | 0.06     | Main clock selected as clock source for the WWDT.                                                                                                     |

 Table 7.
 Power consumption for individual analog and digital blocks

## 9.5 BOD static characteristics

#### Table 8. BOD static characteristics

| $T_{amb} = 25 ^{\circ}C.$ |                   |               |     |      |     |      |  |  |  |
|---------------------------|-------------------|---------------|-----|------|-----|------|--|--|--|
| Symbol                    | Parameter         | Conditions    | Min | Тур  | Max | Unit |  |  |  |
| V <sub>th</sub>           | threshold voltage | reset level 0 |     |      |     |      |  |  |  |
|                           |                   | assertion     | -   | 1.46 | -   | V    |  |  |  |
|                           |                   | de-assertion  | -   | 1.63 | -   | V    |  |  |  |
|                           |                   |               |     |      |     |      |  |  |  |

Product data sheet

© NXP B.V. 2012. All rights reserved.

32-bit ARM Cortex-M0 microcontroller



## **NXP Semiconductors**

# LPC111xLV/LPC11xxLVUK

32-bit ARM Cortex-M0 microcontroller



## 11.3 Reset pad configuration



32-bit ARM Cortex-M0 microcontroller



## HVQFN24: plastic thermal enhanced very thin quad flat package; no leads; 24 terminals; body 4 x 4 x 0.85 mm

SOT616-3

#### Fig 30. Package outline (HVQFN24)

All information provided in this document is subject to legal disclaimers.

32-bit ARM Cortex-M0 microcontroller

## 13. Soldering



32-bit ARM Cortex-M0 microcontroller

## 16. Legal information

## 17. Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

## 17.1 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 17.2 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

32-bit ARM Cortex-M0 microcontroller

## 19. Contents

| 1                | General description                           | . 1 |
|------------------|-----------------------------------------------|-----|
| 2                | Features and benefits                         | . 1 |
| 3                | Applications                                  | . 2 |
| 4                | Ordering information                          | . 2 |
| 4.1              | Ordering options                              | . 3 |
| 5                | Block diagram                                 | . 4 |
| 6                | Pinning information                           | . 5 |
| 6.1              | Pinning                                       | . 5 |
| 6.2              | Pin description                               | . 8 |
| 7                | Functional description                        | 11  |
| 7.1              | ARM Cortex-M0 processor                       | 11  |
| 7.2              | On-chip flash program memory                  | 11  |
| 7.3              | On-chip SRAM                                  | 11  |
| 7.4              | Memory map                                    | 11  |
| 7.5              | Nested Vectored Interrupt Controller (NVIC) . | 12  |
| 7.5.1            | Features                                      | 12  |
| 7.5.2            | Interrupt sources                             | 13  |
| 7.6              | IOCON block                                   | 13  |
| 7.7              | Fast general purpose parallel I/O             | 13  |
| 7.7.1            | Features                                      | 13  |
| 7.8              | UART                                          | 14  |
| 7.8.1            |                                               | 14  |
| 7.9              |                                               | 14  |
| 7.9.1            | Features                                      | 14  |
| 7.10             | Foctures                                      | 14  |
| 7.10.1           |                                               | 15  |
| 7.11             | Features                                      | 15  |
| 7.11.1           | General purpose external event                | 10  |
|                  | counter/timers                                | 16  |
| 7.12.1           | Features                                      | 16  |
| 7.13             | System tick timer                             | 16  |
| 7.14             | Windowed WatchDog Timer                       | 16  |
| 7.14.1           | Features                                      | 16  |
| 7.15             | Clocking and power control                    | 17  |
| 7.15.1           | Crystal oscillators                           | 17  |
| 7.15.1.1         | Internal RC oscillator                        | 18  |
| 7.15.1.2         | System oscillator                             | 18  |
| 7.15.1.3         | Watchdog oscillator                           | 19  |
| 7.15.2           | System PLL                                    | 19  |
| 7.15.3           |                                               | 19  |
| 1.10.4<br>7.16 5 | vvake-up process                              | 19  |
| 7 15 5 1         |                                               | 19  |
| 7 15 5 2         | Deen-sleen mode                               | 20  |
| 7.16             | System control                                | 20  |
| 7 16 1           | Start logic                                   | 20  |
|                  |                                               |     |

| 7.16.2<br>7.16.3<br>7.16.4<br>7.16.5<br>7.16.6<br>7.16.7<br>7.17 | Reset<br>BrownOut Detection (BOD)<br>Code security (Code Read Protection - CRP)<br>APB interface<br>AHBLite<br>External interrupt inputs<br>Emulation and debugging | 20<br>20<br>21<br>21<br>21<br>21<br>21 |
|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| 8                                                                | Limiting values                                                                                                                                                     | 22                                     |
| 9                                                                | Static characteristics                                                                                                                                              | 23                                     |
| 9.1<br>9.1.1<br>9.2<br>9.3<br>9.4                                | Static characteristics         Analog characteristics         Electrical pin characteristics         Power consumption         Peripheral power consumption         | 23<br>25<br>28<br>31<br>35             |
| 9.5                                                              | BOD static characteristics                                                                                                                                          | 35                                     |
| 10                                                               |                                                                                                                                                                     | 36                                     |
| 10.1                                                             | Flash memory                                                                                                                                                        | 36                                     |
| 10.2                                                             |                                                                                                                                                                     | 30                                     |
| 10.3                                                             | l <sup>2</sup> C-bus                                                                                                                                                | 37                                     |
| 10.5                                                             | SPI interface                                                                                                                                                       | 39                                     |
| 11                                                               | Application information                                                                                                                                             | 42                                     |
| 11.1                                                             | ADC usage notes                                                                                                                                                     | 42                                     |
| 11.2                                                             | Standard I/O pad configuration                                                                                                                                      | 42                                     |
| 11.3                                                             | Reset pad configuration                                                                                                                                             | 43                                     |
| 12                                                               | Package outline                                                                                                                                                     | 44                                     |
| 13                                                               | Soldering                                                                                                                                                           | 47                                     |
| 14                                                               | Abbreviations                                                                                                                                                       | 49                                     |
| 15                                                               | Revision history                                                                                                                                                    | 50                                     |
| 16                                                               | Legal information                                                                                                                                                   | 51                                     |
| 17                                                               | Data sheet status                                                                                                                                                   | 51                                     |
| 17.1                                                             | Definitions                                                                                                                                                         | 51                                     |
| 17.2                                                             | Disclaimers                                                                                                                                                         | 51                                     |
| 17.3                                                             |                                                                                                                                                                     | 52                                     |
| 18                                                               | Contact information                                                                                                                                                 | 52                                     |
| 19                                                               | Contents                                                                                                                                                            | 53                                     |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2012.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 10 October 2012 Document identifier: LPC111XLV\_LPC11XXLVUK