Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 1232 | | Number of Logic Elements/Cells | - | | Total RAM Bits | - | | Number of I/O | 140 | | Number of Gates | 8000 | | Voltage - Supply | 4.5V ~ 5.5V | | Mounting Type | Surface Mount | | Operating Temperature | -55°C ~ 125°C (TJ) | | Package / Case | 172-CQFP with Tie Bar | | Supplier Device Package | 172-CQFP (63.37x63.37) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/5962-9215601mya | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # 1 - ACT 2 Family Overview ## **General Description** The ACT 2 family represents Actel's second generation of field programmable gate arrays (FPGAs). The ACT 2 family presents a two-module architecture, consisting of C-modules and S-modules. These modules are optimized for both combinatorial and sequential designs. Based on Actel's patented channeled array architecture, the ACT 2 family provides significant enhancements to gate density and performance while maintaining downward compatibility with the ACT 1 design environment and upward compatibility with the ACT 3 design environment. The devices are implemented in silicon gate, 1.0-μm, two-level metal CMOS, and employ Actel's PLICE® antifuse technology. This revolutionary architecture offers gate array design flexibility, high performance, and fast time-to-production with user programming. The ACT 2 family is supported by the Designer and Designer Advantage Systems, which offers automatic pin assignment, validation of electrical and design rules, automatic placement and routing, timing analysis, user programming, and diagnostic probe capabilities. The systems are supported on the following platforms: 386/486™ PC, Sun™, and HP™ workstations. The systems provide CAE interfaces to the following design environments: Cadence, Viewlogic®, Mentor Graphics®, and OrCAD™. ## **Package Thermal Characteristics** The device junction to case thermal characteristic is $\theta$ jc, and the junction to ambient air characteristic is $\theta$ ja. The thermal characteristics for $\theta$ ja are shown with two different air flow rates. Maximum junction temperature is 150°C. A sample calculation of the absolute maximum power dissipation allowed for a PQ160 package at commercial temperature and still air is as follows: $$\frac{\text{Max. junction temp. (°C)} - \text{Max. ambient temp. (°C)}}{\theta_{\text{ia}}\text{°C/W}} = \frac{150\text{°C} - 70\text{°C}}{33\text{°C/W}} = 2.4 \text{ W}$$ EQ 1 Table 2-4 • Package Thermal Characteristics | Package Type <sup>*</sup> | Pin Count | $\theta_{ extsf{jc}}$ | θ <sub>ja</sub><br>Still Air | $_{ m ja}^{ m heta_{ m ja}}$ 300 ft./min. | Units | |------------------------------------|-----------|-----------------------|------------------------------|--------------------------------------------|-------| | Ceramic Pin Grid Array | 100 | 5 | 35 | 17 | °C/W | | | 132 | 5 | 30 | 15 | °C/W | | | 176 | 8 | 23 | 12 | °C/W | | Ceramic Quad Flatpack | 172 | 8 | 25 | 15 | °C/W | | Plastic Quad Flatpack <sup>1</sup> | 100 | 13 | 48 | 40 | °C/W | | | 144 | 15 | 40 | 32 | °C/W | | | 160 | 15 | 38 | 30 | °C/W | | Plastic Leaded Chip Carrier | 84 | 12 | 37 | 28 | °C/W | | Very Thin Quad Flatpack | 100 | 12 | 43 | 35 | °C/W | | Thin Quad Flatpack | 176 | 15 | 32 | 25 | °C/W | Notes: (Maximum Power in Still Air) - Maximum power dissipation values for PQFP packages are 1.9 W (PQ100), 2.3 W (PQ144), and 2.4 W (PQ160). - 2. Maximum power dissipation for PLCC packages is 2.7 W. - 3. Maximum power dissipation for VQFP packages is 2.3 W. - 4. Maximum power dissipation for TQFP packages is 3.1 W. ## **Power Dissipation** P = [ICC standby + ICCactive] \* VCC + IOL \* VOL \* N + IOH\* (VCC - VOH) \* M EQ2 where: ICC standby is the current flowing when no inputs or outputs are changing ICCactive is the current flowing due to CMOS switching. IOL and IOH are TTL sink/source currents. VOL and VOH are TTL level output voltages. N is the number of outputs driving TTL loads to VOL. M is the number of outputs driving TTL loads to VOH. An accurate determination of N and M is problematical because their values depend on the family type, design details, and on the system I/O. The power can be divided into two components: static and active. To calculate the active power dissipated from the complete design, the switching frequency of each part of the logic must be known. EQ 4 shows a piece-wise linear summation over all components. $$\begin{aligned} & \text{Power =VCC$}^2 * [(\text{m * C}_{\text{EQM}} * f_{\text{m}})_{\text{modules}} + (\text{n * C}_{\text{EQI}} * f_{\text{n}})_{\text{inputs}} \\ & + (\text{p * (C}_{\text{EQO}} + \text{C}_{\text{L}}) * f_{\text{p}})_{\text{outputs}} \\ & + 0.5 * (\text{q1 * C}_{\text{EQCR}} * f_{\text{q1}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{q2}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{q2}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{q2}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{q2}} \\ \\ & + 0.5 * (\text{q2 * C}_$$ EQ 4 #### Where: m = Number of logic modules switching at f<sub>m</sub> n = Number of input buffers switching at f<sub>n</sub> p = Number of output buffers switching at f<sub>n</sub> q1 = Number of clock loads on the first routed array clock q2 = Number of clock loads on the second routed array clock r<sub>1</sub> = Fixed capacitance due to first routed array clock r<sub>2</sub> = Fixed capacitance due to second routed array clock C<sub>FOM</sub> = Equivalent capacitance of logic modules in pF C<sub>EOI</sub> = Equivalent capacitance of input buffers in pF C<sub>EQO</sub> = Equivalent capacitance of output buffers in pF C<sub>EOCR</sub> = Equivalent capacitance of routed array clock in pF C<sub>I</sub> = Output lead capacitance in pF f<sub>m</sub> = Average logic module switching rate in MHz f<sub>n</sub> = Average input buffer switching rate in MHz f<sub>p</sub> = Average output buffer switching rate in MHz f<sub>q1</sub> = Average first routed array clock rate in MHz f<sub>g2</sub> = Average second routed array clock rate in MHz Table 2-7 • Fixed Capacitance Values for Microsemi FPGAs | Device Type | r1, routed_Clk1 | r2, routed_Clk2 | |-------------|-----------------|-----------------| | A1225A | 106 | 106.0 | | A1240A | 134 | 134.2 | | A1280A | 168 | 167.8 | # **ACT 2 Timing Model<sup>1</sup>** #### Notes: - 1. Values shown for A1240A-2 at worst-case commercial conditions. - 2. Input module predicted routing delay Figure 2-1 • Timing Model Figure 2-7 • Input Buffer Latches Figure 2-8 • Output Buffer Latches 2-10 Revision 8 ## A1225A Timing Characteristics (continued) Table 2-13 • A1225A Worst-Case Commercial Conditions, VCC = 4.75 V, $T_J = 70^{\circ}$ C | I/O Module Input Propagation Delays Parameter/Description | | -2 S | peed | -1 S | peed | ed Std. Speed | | Units | | |------------------------------------------------------------|-----------------------------------|------------------|------|-------|------|---------------|------|-------|----| | | | Min. | Max. | Min. | Max. | Min. | Max. | • | | | t <sub>INYH</sub> | Pad to Y High | | | 2.9 | | 3.3 | | 3.8 | ns | | t <sub>INYL</sub> | Pad to Y Low | | | 2.6 | | 3.0 | | 3.5 | ns | | t <sub>INGH</sub> | G to Y High | | | 5.0 | | 5.7 | | 6.6 | ns | | t <sub>INGL</sub> | G to Y Low | | | 4.7 | | 5.4 | | 6.3 | ns | | Input Mo | odule Predicted Input Routing Del | ays <sup>*</sup> | | | | • | | • | | | t <sub>IRD1</sub> | FO = 1 Routing Delay | | | 4.1 | | 4.6 | | 5.4 | ns | | t <sub>IRD2</sub> | FO = 2 Routing Delay | | | 4.6 | | 5.2 | | 6.1 | ns | | t <sub>IRD3</sub> | FO = 3 Routing Delay | | | 5.3 | | 6.0 | | 7.1 | ns | | t <sub>IRD4</sub> | FO = 4 Routing Delay | | | 5.7 | | 6.4 | | 7.6 | ns | | t <sub>IRD8</sub> | FO = 8 Routing Delay | | | 7.4 | | 8.3 | | 9.8 | ns | | Global ( | Clock Network | | • | | | • | | • | | | t <sub>CKH</sub> | Input Low to High | FO = 32 | | 10.2 | | 11.0 | | 12.8 | ns | | | | FO = 256 | | 11.8 | | 13.0 | | 15.7 | • | | t <sub>CKL</sub> | Input High to Low | FO = 32 | | 10.2 | | 11.0 | | 12.8 | ns | | | | FO = 256 | | 12.0 | | 13.2 | | 15.9 | • | | t <sub>PWH</sub> | Minimum Pulse Width High | FO = 32 | 3.4 | | 4.1 | | 4.5 | | ns | | | | FO = 256 | 3.8 | | 4.5 | | 5.0 | | | | t <sub>PWL</sub> | Minimum Pulse Width Low | FO = 32 | 3.4 | | 4.1 | | 4.5 | | ns | | | | FO = 256 | 3.8 | | 4.5 | | 5.0 | | | | t <sub>CKSW</sub> | Maximum Skew | FO = 32 | | 0.7 | | 0.7 | | 0.7 | ns | | | | FO = 256 | | 3.5 | | 3.5 | | 3.5 | | | t <sub>SUEXT</sub> | Input Latch External Setup | FO = 32 | 0.0 | | 0.0 | | 0.0 | | ns | | | | FO = 256 | 0.0 | | 0.0 | | 0.0 | | | | t <sub>HEXT</sub> | Input Latch External Hold | FO = 32 | 7.0 | | 7.0 | | 7.0 | | ns | | | | FO = 256 | 11.2 | | 11.2 | | 11.2 | | | | t <sub>P</sub> | Minimum Period | FO = 32 | 7.7 | | 8.3 | | 9.1 | | ns | | | | FO = 256 | 8.1 | | 8.8 | | 10.0 | | | | f <sub>MAX</sub> | Maximum Frequency | FO = 32 | | 130.0 | | 120.0 | | 110.0 | ns | | | | FO = 256 | | 125.0 | | 115.0 | | 100.0 | | Note: \*These parameters should be used for estimating device performance. Optimization techniques may further reduce delays by 0 to 4 ns. Routing delays are for typical designs across worst-case operating conditions. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. ### **A1240A Timing Characteristics** Table 2-15 • A1240A Worst-Case Commercial Conditions, VCC = 4.75 V, T, I = 70°C | Logic Module Propagation Delays <sup>1</sup> | | −2 S <sub>I</sub> | peed <sup>3</sup> | –1 S | peed | Std. Speed | | Units | |----------------------------------------------|--------------------------------------------------|-------------------|-------------------|------|------|------------|------|-------| | Paramete | er/Description | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>PD1</sub> | Single Module | | 3.8 | | 4.3 | | 5.0 | ns | | t <sub>CO</sub> | Sequential Clock to Q | | 3.8 | | 4.3 | | 5.0 | ns | | t <sub>GO</sub> | Latch G to Q | | 3.8 | | 4.3 | | 5.0 | ns | | t <sub>RS</sub> | Flip-Flop (Latch) Reset to Q | | 3.8 | | 4.3 | | 5.0 | ns | | Predicted | d Routing Delays <sup>2</sup> | L | | | | · | | | | t <sub>RD1</sub> | FO = 1 Routing Delay | | 1.4 | | 1.5 | | 1.8 | ns | | t <sub>RD2</sub> | FO = 2 Routing Delay | | 1.7 | | 2.0 | | 2.3 | ns | | t <sub>RD3</sub> | FO = 3 Routing Delay | | 2.3 | | 2.6 | | 3.0 | ns | | t <sub>RD4</sub> | FO = 4 Routing Delay | | 3.1 | | 3.5 | | 4.1 | ns | | t <sub>RD8</sub> | FO = 8 Routing Delay | | 4.7 | | 5.4 | | 6.3 | ns | | Sequenti | al Timing Characteristics <sup>3,4</sup> | | | | | | | | | t <sub>SUD</sub> | Flip-Flop (Latch) Data Input Setup | 0.4 | | 0.4 | | 0.5 | | ns | | t <sub>HD</sub> | Flip-Flop (Latch) Data Input Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>SUENA</sub> | Flip-Flop (Latch) Enable Setup | 8.0 | | 0.9 | | 1.0 | | ns | | t <sub>HENA</sub> | Flip-Flop (Latch) Enable Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>WCLKA</sub> | Flip-Flop (Latch) Clock Active Pulse Width | 4.5 | | 6.0 | | 6.5 | | ns | | t <sub>WASYN</sub> | Flip-Flop (Latch) Clock Asynchronous Pulse Width | 4.5 | | 6.0 | | 6.5 | | ns | | t <sub>A</sub> | Flip-Flop Clock Input Period | 9.8 | | 12.0 | | 15.0 | | ns | | t <sub>INH</sub> | Input Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSU</sub> | Input Buffer Latch Setup | 0.4 | | 0.4 | | 0.5 | | ns | | t <sub>OUTH</sub> | Output Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>outsu</sub> | Output Buffer Latch Setup | 0.4 | | 0.4 | | 0.5 | | ns | | f <sub>MAX</sub> | Flip-Flop (Latch) Clock Frequency | | 100.0 | | 80.0 | | 66.0 | MHz | #### Notes: - $1. \quad \textit{For dual-module macros, use } t_{PD1} + t_{RD1} + t_{PDn}, \ t_{CO} + t_{RD1} + t_{PDn}, \ \textit{or } t_{PD1} + t_{RD1} + t_{SUD} \textit{whichever is appropriate.} \\$ - Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. - 3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the DirectTime Analyzer utility. - 4. Setup and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time. # 3 – Package Pin Assignments ## **PL84** #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx. ## **PQ100** #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx #### Package Pin Assignments | | PQ100 | | | | | |------------|-----------------|--|--|--|--| | Pin Number | A1225A Function | | | | | | 2 | DCLK, I/O | | | | | | 4 | MODE | | | | | | 9 | GND | | | | | | 16 | VCC | | | | | | 17 | VCC | | | | | | 22 | GND | | | | | | 34 | GND | | | | | | 40 | VCC | | | | | | 46 | GND | | | | | | 52 | SDO | | | | | | 57 | GND | | | | | | 64 | GND | | | | | | | PQ100 | | | | | |------------|-----------------|--|--|--|--| | Pin Number | A1225A Function | | | | | | 65 | VCC | | | | | | 66 | VCC | | | | | | 67 | VCC | | | | | | 72 | GND | | | | | | 79 | SDI, I/O | | | | | | 84 | GND | | | | | | 87 | PRA, I/O | | | | | | 89 | CLKA, I/O | | | | | | 90 | VCC | | | | | | 92 | CLKB, I/O | | | | | | 94 | PRB, I/O | | | | | | 96 | GND | | | | | #### Notes: - 1. All unlisted pin numbers are user I/Os. - 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. 3-4 Revision 8 #### Package Pin Assignments | | PQ160 | | |------------|-----------------|-----| | Pin Number | A1280A Function | Pir | | 2 | DCLK, I/O | | | 6 | VCC | | | 11 | GND | | | 16 | PRB, I/O | | | 18 | CLKB, I/O | | | 20 | VCC | | | 21 | CLKA, I/O | | | 23 | PRA, I/O | | | 30 | GND | | | 35 | VCC | | | 38 | SDI, I/O | | | 40 | GND | | | 44 | GND | | | 49 | GND | | | 54 | VCC | | | 57 | VCC | | | 58 | VCC | | | 59 | GND | | | 60 | VCC | | | 61 | GND | | | 64 | GND | | | | PQ160 | |------------|-----------------| | Pin Number | A1280A Function | | 69 | GND | | 80 | GND | | 82 | SDO | | 86 | VCC | | 89 | GN | | 98 | GND | | 99 | GND | | 109 | GND | | 114 | VCC | | 120 | GND | | 125 | GND | | 130 | GND | | 135 | VCC | | 138 | VCC | | 139 | VCC | | 140 | GND | | 145 | GND | | 150 | VCC | | 155 | GND | | 159 | MODE | | 160 | GND | #### Notes: - 1. All unlisted pin numbers are user I/Os. - 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. 3-8 Revision 8 ## **VQ100** #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx ## **TQ176** #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx | | TQ176 | | | | | | | |------------|-----------------|-----------------|--|--|--|--|--| | Pin Number | A1240A Function | A1280A Function | | | | | | | 155 | VCC | VCC | | | | | | | 156 | GND | GND | | | | | | | 158 | CLKB, I/O | CLKB, I/O | | | | | | | 160 | PRB, I/O | PRB, I/O | | | | | | | 161 | NC | I/O | | | | | | | 165 | NC | NC | | | | | | | 166 | NC | I/O | | | | | | | 168 | NC | I/O | | | | | | | 170 | NC | VCC | | | | | | | 173 | NC | I/O | | | | | | | 175 | DCLK, I/O | DCLK, I/O | | | | | | #### Notes: - 1. NC denotes no connection. - 2. All unlisted pin numbers are user I/Os. - 3. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. ## **CQ172** #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx 3-14 Revision 8 Package Pin Assignments ### **PG176** #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx 3-20 Revision 8 # 4 - Datasheet Information ## **List of Changes** The following table lists critical changes that were made in each version of the datasheet. | Revision | Changes | Page | |-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Revision 8<br>(January 2012) | The ACT 2 datasheet was formatted newly in the style used for current datasheets. The same information is present (other than noted in the list of changes for this revision) but divided into chapters. | N/A | | | Package names used in Table 1 • ACT 2 Product Family Profile and throughout the document were revised to match standards given in <i>Package Mechanical Drawings</i> (SAR 27395). | _ | | | The description for SDO pins had earlier been removed from the datasheet and has now been included again, in the "Pin Descriptions" section (SAR 35819). | 2-21 | | | SDO pin numbers had earlier been removed from package pin assignment tables in the datasheet, and have now been restored to the pin tables (SAR 35819). | 3-2 | | Revision 7<br>(June 2006) | The "Ordering Information" section was revised to include RoHS information. | II | | Revision 6<br>(December 2000) | In the "PG176" package, pin A3 was incorrectly assigned as CLKA, I/O. A3 is a user I/O. Pin A9 is CLKA, I/O. | 3-21 | Microsemi Corporate Headquarters One Enterprise, Aliso Viejo CA 92656 USA Within the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Microsemi Corporation (NASDAQ: MSCC) offers a comprehensive portfolio of semiconductor solutions for: aerospace, defense and security; enterprise and communications; and industrial and alternative energy markets. Products include high-performance, high-reliability analog and RF devices, mixed signal and RF integrated circuits, customizable SoCs, FPGAs, and complete subsystems. Microsemi is headquartered in Aliso Viejo, Calif. Learn more at www.microsemi.com. © 2012 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.