Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 1232 | | Number of Logic Elements/Cells | - | | Total RAM Bits | - | | Number of I/O | 140 | | Number of Gates | 8000 | | Voltage - Supply | 4.5V ~ 5.5V | | Mounting Type | Through Hole | | Operating Temperature | -55°C ~ 125°C (TJ) | | Package / Case | 176-BCPGA | | Supplier Device Package | 176-CPGA (39.88x39.88) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/5962-9215602mxc | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **Ordering Information** II Revision 8 ### **Static Power Component** Microsemi FPGAs have small static power components that result in lower power dissipation than PALs or PLDs. By integrating multiple PALs/PLDs into one FPGA, an even greater reduction in board-level power dissipation can be achieved. The power due to standby current is typically a small component of the overall power. Standby power is calculated in Table 2-5 for commercial, worst case conditions. Table 2-5 • Standby Power Calculation | ICC | VCC | Power | |------|--------|---------| | 2 mA | 5.25 V | 10.5 mW | The static power dissipated by TTL loads depends on the number of outputs driving high or low and the DC load current. Again, this value is typically small. For instance, a 32-bit bus sinking 4 mA at 0.33 V will generate 42 mW with all outputs driving low, and 140 mW with all outputs driving high. The actual dissipation will average somewhere between as I/Os switch states with time. ## **Active Power Component** Power dissipation in CMOS devices is usually dominated by the active (dynamic) power dissipation. This component is frequency dependent, a function of the logic and the external I/O. Active power dissipation results from charging internal chip capacitances of the interconnect, unprogrammed antifuses, module inputs, and module outputs, plus external capacitance due to PC board traces and load device inputs. An additional component of the active power dissipation is the totem-pole current in CMOS transistor pairs. The net effect can be associated with an equivalent capacitance that can be combined with frequency and voltage to represent active power dissipation. ## **Equivalent Capacitance** The power dissipated by a CMOS circuit can be expressed by EQ 3. Power ( $$\mu$$ W) = C<sub>EQ</sub> \* VCC<sup>2</sup> \* F EQ3 Where: C<sub>EO</sub> is the equivalent capacitance expressed in pF. VCC is the power supply in volts. F is the switching frequency in MHz. Equivalent capacitance is calculated by measuring ICC active at a specified frequency and voltage for each circuit component of interest. Measurements have been made over a range of frequencies at a fixed value of VCC. Equivalent capacitance is frequency independent so that the results may be used over a wide range of operating conditions. Equivalent capacitance values are shown in Table 2-6. Table 2-6 • CEQ Values for Microsemi FPGAs | Item | CEQ Value | |------------------------------------------------------|-----------| | Modules (C <sub>EQM</sub> ) | 5.8 | | Input Buffers (C <sub>EQI</sub> ) | 12.9 | | Output Buffers (C <sub>EQO</sub> ) | 23.8 | | Routed Array Clock Buffer Loads (C <sub>EQCR</sub> ) | 3.9 | 2-4 Revision 8 To calculate the active power dissipated from the complete design, the switching frequency of each part of the logic must be known. EQ 4 shows a piece-wise linear summation over all components. $$\begin{aligned} & \text{Power =VCC$}^2 * [(\text{m * C}_{\text{EQM}} * f_{\text{m}})_{\text{modules}} + (\text{n * C}_{\text{EQI}} * f_{\text{n}})_{\text{inputs}} \\ & + (\text{p * (C}_{\text{EQO}} + \text{C}_{\text{L}}) * f_{\text{p}})_{\text{outputs}} \\ & + 0.5 * (\text{q1 * C}_{\text{EQCR}} * f_{\text{q1}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{routed}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{q2}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{q2}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{q2}} \\ & + 0.5 * (\text{q2 * C}_{\text{EQCR}} * f_{\text{q2}})_{\text{q2}} \\ \\ & + 0.5 * (\text{q2 * C}_$$ EQ 4 #### Where: m = Number of logic modules switching at f<sub>m</sub> n = Number of input buffers switching at f<sub>n</sub> p = Number of output buffers switching at f<sub>n</sub> q1 = Number of clock loads on the first routed array clock q2 = Number of clock loads on the second routed array clock r<sub>1</sub> = Fixed capacitance due to first routed array clock r<sub>2</sub> = Fixed capacitance due to second routed array clock C<sub>FOM</sub> = Equivalent capacitance of logic modules in pF C<sub>EOI</sub> = Equivalent capacitance of input buffers in pF C<sub>EQO</sub> = Equivalent capacitance of output buffers in pF C<sub>EQCR</sub> = Equivalent capacitance of routed array clock in pF C<sub>I</sub> = Output lead capacitance in pF f<sub>m</sub> = Average logic module switching rate in MHz f<sub>n</sub> = Average input buffer switching rate in MHz f<sub>p</sub> = Average output buffer switching rate in MHz f<sub>q1</sub> = Average first routed array clock rate in MHz f<sub>g2</sub> = Average second routed array clock rate in MHz Table 2-7 • Fixed Capacitance Values for Microsemi FPGAs | Device Type | r1, routed_Clk1 | r2, routed_Clk2 | |-------------|-----------------|-----------------| | A1225A | 106 | 106.0 | | A1240A | 134 | 134.2 | | A1280A | 168 | 167.8 | ## **A1240A Timing Characteristics** Table 2-15 • A1240A Worst-Case Commercial Conditions, VCC = 4.75 V, T, I = 70°C | Logic Module Propagation Delays <sup>1</sup> | | -2 Speed <sup>3</sup> | | -1 Speed | | Std. Speed | | Units | |----------------------------------------------|--------------------------------------------------|-----------------------|-------|----------|------|------------|------|-------| | Paramete | er/Description | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>PD1</sub> | Single Module | | 3.8 | | 4.3 | | 5.0 | ns | | t <sub>CO</sub> | Sequential Clock to Q | | 3.8 | | 4.3 | | 5.0 | ns | | t <sub>GO</sub> | Latch G to Q | | 3.8 | | 4.3 | | 5.0 | ns | | t <sub>RS</sub> | Flip-Flop (Latch) Reset to Q | | 3.8 | | 4.3 | | 5.0 | ns | | Predicted | d Routing Delays <sup>2</sup> | L | | | | · | | | | t <sub>RD1</sub> | FO = 1 Routing Delay | | 1.4 | | 1.5 | | 1.8 | ns | | t <sub>RD2</sub> | FO = 2 Routing Delay | | 1.7 | | 2.0 | | 2.3 | ns | | t <sub>RD3</sub> | FO = 3 Routing Delay | | 2.3 | | 2.6 | | 3.0 | ns | | t <sub>RD4</sub> | FO = 4 Routing Delay | | 3.1 | | 3.5 | | 4.1 | ns | | t <sub>RD8</sub> | FO = 8 Routing Delay | | 4.7 | | 5.4 | | 6.3 | ns | | Sequenti | al Timing Characteristics <sup>3,4</sup> | | | | | | | | | t <sub>SUD</sub> | Flip-Flop (Latch) Data Input Setup | 0.4 | | 0.4 | | 0.5 | | ns | | t <sub>HD</sub> | Flip-Flop (Latch) Data Input Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>SUENA</sub> | Flip-Flop (Latch) Enable Setup | 8.0 | | 0.9 | | 1.0 | | ns | | t <sub>HENA</sub> | Flip-Flop (Latch) Enable Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>WCLKA</sub> | Flip-Flop (Latch) Clock Active Pulse Width | 4.5 | | 6.0 | | 6.5 | | ns | | t <sub>WASYN</sub> | Flip-Flop (Latch) Clock Asynchronous Pulse Width | 4.5 | | 6.0 | | 6.5 | | ns | | t <sub>A</sub> | Flip-Flop Clock Input Period | 9.8 | | 12.0 | | 15.0 | | ns | | t <sub>INH</sub> | Input Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSU</sub> | Input Buffer Latch Setup | 0.4 | | 0.4 | | 0.5 | | ns | | t <sub>OUTH</sub> | Output Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>outsu</sub> | Output Buffer Latch Setup | 0.4 | | 0.4 | | 0.5 | | ns | | f <sub>MAX</sub> | Flip-Flop (Latch) Clock Frequency | | 100.0 | | 80.0 | | 66.0 | MHz | #### Notes: - $1. \quad \textit{For dual-module macros, use } t_{PD1} + t_{RD1} + t_{PDn}, \ t_{CO} + t_{RD1} + t_{PDn}, \ \textit{or } t_{PD1} + t_{RD1} + t_{SUD} \textit{whichever is appropriate.} \\$ - Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. - 3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the DirectTime Analyzer utility. - 4. Setup and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time. **Detailed Specifications** ## A1240A Timing Characteristics (continued) Table 2-16 • A1240A Worst-Case Commercial Conditions, VCC = 4.75 V, $T_J$ = 70°C | I/O Module Input Propagation Delays | | -2 S | -2 Speed | | -1 Speed | | Std. Speed | | | |-------------------------------------|-----------------------------------|------------------|----------|-------|----------|-------|------------|------|----| | Paramet | ter/Description | | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>INYH</sub> | Pad to Y High | | | 2.9 | | 3.3 | | 3.8 | ns | | t <sub>INYL</sub> | Pad to Y Low | | | 2.6 | | 3.0 | | 3.5 | ns | | t <sub>INGH</sub> | G to Y High | | | 5.0 | | 5.7 | | 6.6 | ns | | t <sub>INGL</sub> | G to Y Low | | | 4.7 | | 5.4 | | 6.3 | ns | | Input Mo | odule Predicted Input Routing Del | ays <sup>*</sup> | | .1. | | | | | | | t <sub>IRD1</sub> | FO = 1 Routing Delay | | | 4.2 | | 4.8 | | 5.6 | ns | | t <sub>IRD2</sub> | FO = 2 Routing Delay | | | 4.8 | | 5.4 | | 6.4 | ns | | t <sub>IRD3</sub> | FO = 3 Routing Delay | | | 5.4 | | 6.1 | | 7.2 | ns | | t <sub>IRD4</sub> | FO = 4 Routing Delay | | | 5.9 | | 6.7 | | 7.9 | ns | | t <sub>IRD8</sub> | FO = 8 Routing Delay | | | 7.9 | | 8.9 | | 10.5 | ns | | Global ( | Clock Network | | • | • | | • | | • | • | | t <sub>CKH</sub> | Input Low to High | FO = 32 | | 10.2 | | 11.0 | | 12.8 | ns | | | | FO = 256 | | 11.8 | | 13.0 | | 15.7 | | | t <sub>CKL</sub> | Input High to Low | FO = 32 | | 10.2 | | 11.0 | | 12.8 | ns | | | | FO = 256 | | 12.0 | | 13.2 | | 15.9 | | | t <sub>PWH</sub> | Minimum Pulse Width High | FO = 32 | 3.8 | | 4.5 | | 5.5 | | ns | | | | FO = 256 | 4.1 | | 5.0 | | 5.8 | | | | t <sub>PWL</sub> | Minimum Pulse Width Low | FO = 32 | 3.8 | | 4.5 | | 5.5 | | ns | | | | FO = 256 | 4.1 | | 5.0 | | 5.8 | | | | t <sub>CKSW</sub> | Maximum Skew | FO = 32 | | 0.5 | | 0.5 | | 0.5 | ns | | | | FO = 256 | | 2.5 | | 2.5 | | 2.5 | | | t <sub>SUEXT</sub> | Input Latch External Setup | FO = 32 | 0.0 | | 0.0 | | 0.0 | | ns | | | | FO = 256 | 0.0 | | 0.0 | | 0.0 | | | | t <sub>HEXT</sub> | Input Latch External Hold | FO = 32 | 7.0 | | 7.0 | | 7.0 | | ns | | | | FO = 256 | 11.2 | | 11.2 | | 11.2 | | 1 | | t <sub>P</sub> | Minimum Period | FO = 32 | 8.1 | | 9.1 | | 11.1 | | ns | | | | FO = 256 | 8.8 | | 10.0 | | 11.7 | | 1 | | f <sub>MAX</sub> | Maximum Frequency | FO = 32 | | 125.0 | | 110.0 | | 90.0 | ns | | | | FO = 256 | | 115.0 | | 100.0 | | 85.0 | 1 | Note: \*These parameters should be used for estimating device performance. Optimization techniques may further reduce delays by 0 to 4 ns. Routing delays are for typical designs across worst-case operating conditions. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. 2-16 Revision 8 ## A1240A Timing Characteristics (continued) Table 2-17 • A1240A Worst-Case Commercial Conditions, VCC = 4.75 V, $T_J$ = 70°C | TTL Output Module Timing <sup>1</sup> | | -2 S | -2 Speed | | -1 Speed | | Std. Speed | | |---------------------------------------|-----------------------------------|------|----------|------|----------|------|------------|-------| | Parame | ter/Description | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>DLH</sub> | Data to Pad High | | 8.0 | | 9.0 | | 10.6 | ns | | t <sub>DHL</sub> | Data to Pad Low | | 10.1 | | 11.4 | | 13.4 | ns | | t <sub>ENZH</sub> | Enable Pad Z to High | | 8.9 | | 10.0 | | 11.8 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | | 11.7 | | 13.2 | | 15.5 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | | 7.1 | | 8.0 | | 9.4 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | | 8.4 | | 9.5 | | 11.1 | ns | | t <sub>GLH</sub> | G to Pad High | | 9.0 | | 10.2 | | 11.9 | ns | | t <sub>GHL</sub> | G to Pad Low | | 11.2 | | 12.7 | | 14.9 | ns | | $d_{TLH}$ | Delta Low to High | | 0.07 | | 0.08 | | 0.09 | ns/pF | | $d_THL$ | Delta High to Low | | 0.12 | | 0.13 | | 0.16 | ns/pF | | CMOS | Output Module Timing <sup>1</sup> | | | | | | | | | t <sub>DLH</sub> | Data to Pad High | | 10.2 | | 11.5 | | 13.5 | ns | | t <sub>DHL</sub> | Data to Pad Low | | 8.4 | | 9.6 | | 11.2 | ns | | t <sub>ENZH</sub> | Enable Pad Z to High | | 8.9 | | 10.0 | | 11.8 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | | 11.7 | | 13.2 | | 15.5 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | | 7.1 | | 8.0 | | 9.4 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | | 8.4 | | 9.5 | | 11.1 | ns | | t <sub>GLH</sub> | G to Pad High | | 9.0 | | 10.2 | | 11.9 | ns | | t <sub>GHL</sub> | G to Pad Low | | 11.2 | | 12.7 | | 14.9 | ns | | $d_{TLH}$ | Delta Low to High | | 0.12 | | 0.13 | | 0.16 | ns/pF | | d <sub>THL</sub> | Delta High to Low | | 0.09 | | 0.10 | | 0.12 | ns/pF | #### Notes: - 1. Delays based on 50 pF loading. - 2. SSO information can be found at www.microsemi.com/soc/techdocs/appnotes/board\_consideration.aspx. **Detailed Specifications** ## **A1280A Timing Characteristics** Table 2-18 • A1280A Worst-Case Commercial Conditions, VCC = 4.75 V, T, I = 70°C | Logic Module Propagation Delays <sup>1</sup> | | -2 Speed <sup>3</sup> | | -1 Speed | | Std. Speed | | Units | |----------------------------------------------|--------------------------------------------------|-----------------------|------|----------|------|------------|------|-------| | Paramete | er/Description | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>PD1</sub> | Single Module | | 3.8 | | 4.3 | | 5.0 | ns | | t <sub>CO</sub> | Sequential Clock to Q | | 3.8 | | 4.3 | | 5.0 | ns | | $t_{GO}$ | Latch G to Q | | 3.8 | | 4.3 | | 5.0 | ns | | t <sub>RS</sub> | Flip-Flop (Latch) Reset to Q | | 3.8 | | 4.3 | | 5.0 | ns | | Predicte | d Routing Delays <sup>2</sup> | | | | | ı | | | | t <sub>RD1</sub> | FO = 1 Routing Delay | | 1.7 | | 2.0 | | 2.3 | ns | | t <sub>RD2</sub> | FO = 2 Routing Delay | | 2.5 | | 2.8 | | 3.3 | ns | | t <sub>RD3</sub> | FO = 3 Routing Delay | | 3.0 | | 3.4 | | 4.0 | ns | | t <sub>RD4</sub> | FO = 4 Routing Delay | | 3.7 | | 4.2 | | 4.9 | ns | | t <sub>RD8</sub> | FO = 8 Routing Delay | | 6.7 | | 7.5 | | 8.8 | ns | | Sequenti | al Timing Characteristics <sup>3,4</sup> | | | | | ı | | | | t <sub>SUD</sub> | Flip-Flop (Latch) Data Input Setup | 0.4 | | 0.4 | | 0.5 | | ns | | t <sub>HD</sub> | Flip-Flop (Latch) Data Input Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>SUENA</sub> | Flip-Flop (Latch) Enable Setup | 0.8 | | 0.9 | | 1.0 | | ns | | t <sub>HENA</sub> | Flip-Flop (Latch) Enable Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>WCLKA</sub> | Flip-Flop (Latch) Clock Active Pulse Width | 5.5 | | 6.0 | | 7.0 | | ns | | t <sub>WASYN</sub> | Flip-Flop (Latch) Clock Asynchronous Pulse Width | 5.5 | | 6.0 | | 7.0 | | ns | | t <sub>A</sub> | Flip-Flop Clock Input Period | 11.7 | | 13.3 | | 18.0 | | ns | | t <sub>INH</sub> | Input Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSU</sub> | Input Buffer Latch Setup | 0.4 | | 0.4 | | 0.5 | | ns | | t <sub>OUTH</sub> | Output Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>outsu</sub> | Output Buffer Latch Setup | 0.4 | | 0.4 | | 0.5 | | ns | | f <sub>MAX</sub> | Flip-Flop (Latch) Clock Frequency | | 85.0 | | 75.0 | | 50.0 | MHz | #### Notes: - 1. For dual-module macros, use $t_{PD1} + t_{RD1} + t_{PDn}$ , $t_{CO} + t_{RD1} + t_{PDn}$ , or $t_{PD1} + t_{RD1} + t_{SUD}$ —whichever is appropriate. - Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. - 3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the DirectTime Analyzer utility. - 4. Setup and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time. 2-18 Revision 8 ## A1280A Timing Characteristics (continued) Table 2-19 • A1280A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C | I/O Module Input Propagation Delays | | -2 S | -2 Speed | | -1 Speed | | Std. Speed | | | |-------------------------------------|-----------------------------------|------------------|----------|-------|----------|------|------------|------|----| | Paramet | ter/Description | | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>INYH</sub> | Pad to Y High | | | 2.9 | | 3.3 | | 3.8 | ns | | t <sub>INYL</sub> | Pad to Y Low | | | 2.7 | | 3.0 | | 3.5 | ns | | t <sub>INGH</sub> | G to Y High | | | 5.0 | | 5.7 | | 6.6 | ns | | t <sub>INGL</sub> | G to Y Low | | | 4.8 | | 5.4 | | 6.3 | ns | | Input Mo | odule Predicted Input Routing Del | ays <sup>*</sup> | • | • | | | | • | | | t <sub>IRD1</sub> | FO = 1 Routing Delay | | | 4.6 | | 5.1 | | 6.0 | ns | | t <sub>IRD2</sub> | FO = 2 Routing Delay | | | 5.2 | | 5.9 | | 6.9 | ns | | t <sub>IRD3</sub> | FO = 3 Routing Delay | | | 5.6 | | 6.3 | | 7.4 | ns | | t <sub>IRD4</sub> | FO = 4 Routing Delay | | | 6.5 | | 7.3 | | 8.6 | ns | | t <sub>IRD8</sub> | FO = 8 Routing Delay | | | 9.4 | | 10.5 | | 12.4 | ns | | Global ( | Clock Network | | • | | | | | | | | t <sub>CKH</sub> | Input Low to High | FO = 32 | | 10.2 | | 11.0 | | 12.8 | ns | | | | FO = 256 | | 13.1 | | 14.6 | | 17.2 | | | t <sub>CKL</sub> | Input High to Low | FO = 32 | | 10.2 | | 11.0 | | 12.8 | ns | | | | FO = 256 | | 13.3 | | 14.9 | | 17.5 | | | t <sub>PWH</sub> | Minimum Pulse Width High | FO = 32 | 5.0 | | 5.5 | | 6.6 | | ns | | | | FO = 256 | 5.8 | | 6.4 | | 7.6 | | | | t <sub>PWL</sub> | Minimum Pulse Width Low | FO = 32 | 5.0 | | 5.5 | | 6.6 | | ns | | | | FO = 256 | 5.8 | | 6.4 | | 7.6 | | | | t <sub>CKSW</sub> | Maximum Skew | FO = 32 | | 0.5 | | 0.5 | | 0.5 | ns | | | | FO = 256 | | 2.5 | | 2.5 | | 2.5 | | | t <sub>SUEXT</sub> | Input Latch External Setup | FO = 32 | 0.0 | | 0.0 | | 0.0 | | ns | | | | FO = 256 | 0.0 | | 0.0 | | 0.0 | | | | t <sub>HEXT</sub> | Input Latch External Hold | FO = 32 | 7.0 | | 7.0 | | 7.0 | | ns | | | | FO = 256 | 11.2 | | 11.2 | | 11.2 | | | | t <sub>P</sub> | Minimum Period | FO = 32 | 9.6 | | 11.2 | | 13.3 | | ns | | | | FO = 256 | 10.6 | | 12.6 | | 15.3 | | | | f <sub>MAX</sub> | Maximum Frequency | FO = 32 | | 105.0 | | 90.0 | | 75.0 | ns | | | | FO = 256 | | 95.0 | | 80.0 | | 65.0 | | Note: \*These parameters should be used for estimating device performance. Optimization techniques may further reduce delays by 0 to 4 ns. Routing delays are for typical designs across worst-case operating conditions. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. ## A1280A Timing Characteristics (continued) ## **PQ100** #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx #### Package Pin Assignments | PQ100 | | | | | | |------------|-----------------|--|--|--|--| | Pin Number | A1225A Function | | | | | | 2 | DCLK, I/O | | | | | | 4 | MODE | | | | | | 9 | GND | | | | | | 16 | VCC | | | | | | 17 | VCC | | | | | | 22 | GND | | | | | | 34 | GND | | | | | | 40 | VCC | | | | | | 46 | GND | | | | | | 52 | SDO | | | | | | 57 | GND | | | | | | 64 | GND | | | | | | | PQ100 | | | | | | |------------|-----------------|--|--|--|--|--| | Pin Number | A1225A Function | | | | | | | 65 | VCC | | | | | | | 66 | VCC | | | | | | | 67 | VCC | | | | | | | 72 | GND | | | | | | | 79 | SDI, I/O | | | | | | | 84 | GND | | | | | | | 87 | PRA, I/O | | | | | | | 89 | CLKA, I/O | | | | | | | 90 | VCC | | | | | | | 92 | CLKB, I/O | | | | | | | 94 | PRB, I/O | | | | | | | 96 | GND | | | | | | #### Notes: - 1. All unlisted pin numbers are user I/Os. - 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. 3-4 Revision 8 ## **PQ144** #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx #### Package Pin Assignments | PQ144 | | | | | | | |------------|-----------------|--|--|--|--|--| | Pin Number | A1240A Function | | | | | | | 2 | MODE | | | | | | | 9 | GND | | | | | | | 10 | GND | | | | | | | 11 | GND | | | | | | | 18 | VCC | | | | | | | 19 | VCC | | | | | | | 20 | VCC | | | | | | | 21 | VCC | | | | | | | 28 | GND | | | | | | | 29 | GND | | | | | | | 30 | GND | | | | | | | 44 | GND | | | | | | | 45 | GND | | | | | | | 46 | GND | | | | | | | 54 | VCC | | | | | | | 55 | VCC | | | | | | | 56 | VCC | | | | | | | 64 | GND | | | | | | | 65 | GND | | | | | | | 71 | SDO | | | | | | | 79 | GND | | | | | | | 80 | GND | | | | | | | 81 | GND | | | | | | | 88 | GND | | | | | | | PQ144 | | |------------|-----------------| | Pin Number | A1240A Function | | 89 | VCC | | 90 | VCC | | 91 | VCC | | 92 | VCC | | 93 | VCC | | 100 | GND | | 101 | GND | | 102 | GND | | 110 | SDI, I/O | | 116 | GND | | 117 | GND | | 118 | GND | | 123 | PRA, I/O | | 125 | CLKA, I/O | | 126 | VCC | | 127 | VCC | | 128 | VCC | | 130 | CLKB, I/O | | 132 | PRB, I/O | | 136 | GND | | 137 | GND | | 138 | GND | | 144 | DCLK, I/O | #### Notes: - 1. All unlisted pin numbers are user I/Os. - 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. 3-6 Revision 8 ## **PQ160** Note: This is the top view of the package #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx #### Package Pin Assignments | PQ160 | | | |------------|-----------------|-----| | Pin Number | A1280A Function | Pir | | 2 | DCLK, I/O | | | 6 | VCC | | | 11 | GND | | | 16 | PRB, I/O | | | 18 | CLKB, I/O | | | 20 | VCC | | | 21 | CLKA, I/O | | | 23 | PRA, I/O | | | 30 | GND | | | 35 | VCC | | | 38 | SDI, I/O | | | 40 | GND | | | 44 | GND | | | 49 | GND | | | 54 | VCC | | | 57 | VCC | | | 58 | VCC | | | 59 | GND | | | 60 | VCC | | | 61 | GND | | | 64 | GND | | | PQ160 | | |------------|-----------------| | Pin Number | A1280A Function | | 69 | GND | | 80 | GND | | 82 | SDO | | 86 | VCC | | 89 | GN | | 98 | GND | | 99 | GND | | 109 | GND | | 114 | VCC | | 120 | GND | | 125 | GND | | 130 | GND | | 135 | VCC | | 138 | VCC | | 139 | VCC | | 140 | GND | | 145 | GND | | 150 | VCC | | 155 | GND | | 159 | MODE | | 160 | GND | #### Notes: - 1. All unlisted pin numbers are user I/Os. - 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. 3-8 Revision 8 #### Package Pin Assignments | VQ100 | | |------------|-----------------| | Pin Number | A1225A Function | | 2 | MODE | | 7 | GND | | 14 | VCC | | 15 | VCC | | 20 | GND | | 32 | GND | | 38 | VCC | | 44 | GND | | 50 | SDO | | 55 | GND | | 62 | GND | | 63 | VCC | | VQ100 | | |------------|-----------------| | Pin Number | A1225A Function | | 64 | VCC | | 65 | VCC | | 70 | GND | | 77 | SDI, I/O | | 82 | GND | | 85 | PRA, I/O | | 87 | CLKA, I/O | | 88 | VCC | | 90 | CLKB, I/O | | 92 | PRB, I/O | | 94 | GND | | 100 | DCLK, I/O | #### Notes: - 1. All unlisted pin numbers are user I/Os. - 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. 3-10 Revision 8 ## **TQ176** #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx | CQ172 | | |------------|-----------------| | Pin Number | A1280A Function | | 1 | MODE | | 7 | GND | | 12 | VCC | | 17 | GND | | 22 | GND | | 23 | VCC | | 24 | VCC | | 27 | VCC | | 32 | GND | | 37 | GND | | 50 | VCC | | 55 | GND | | 65 | GND | | 66 | VCC | | 75 | GND | | 80 | VCC | | 85 | SDO | | 98 | GND | | 103 | GND | | 106 | GND | | CQ172 | | |------------|-----------------| | Pin Number | A1280A Function | | 107 | VCC | | 108 | GND | | 109 | VCC | | 110 | VCC | | 113 | VCC | | 118 | GND | | 123 | GND | | 131 | SDI, I/O | | 136 | VCC | | 141 | GND | | 148 | PRA, I/O | | 150 | CLKA, I/O | | 151 | VCC | | 152 | GND | | 154 | CLKB, I/O | | 156 | PRB, I/O | | 161 | GND | | 166 | VCC | | 171 | DCLK, I/O | #### Notes: - 1. All unlisted pin numbers are user I/Os. - 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. | PG100 | | |------------|-----------------| | Pin Number | A1225A Function | | A4 | PRB, I/O | | A7 | PRA, I/O | | B6 | VCC | | C2 | MODE | | C3 | DCLK, I/O | | C5 | GND | | C6 | CLKA, I/O | | C7 | GND | | C8 | SDI, I/O | | D6 | CLKB, I/O | | D10 | GND | | E3 | GND | | PG100 | | |------------|-----------------| | Pin Number | A1225A Function | | E11 | VCC | | F3 | VCC | | F9 | VCC | | F10 | VCC | | F11 | GND | | G1 | VCC | | G3 | GND | | G9 | GND | | J5 | GND | | J7 | GND | | J9 | SDO | | K6 | VCC | #### Notes: - 1. All unlisted pin numbers are user I/Os. - 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. | PG176 | | |------------|-----------------| | Pin Number | A1280A Function | | A9 | CLKA, I/O | | В3 | DCLK, I/O | | B8 | CLKB, I/O | | B14 | SDI, I/O | | C3 | MODE | | C8 | GND | | C9 | PRA, I/O | | D4 | GND | | D5 | VCC | | D6 | GND | | D7 | PRB, I/O | | D8 | VCC | | D10 | GND | | D11 | VCC | | D12 | GND | | E4 | GND | | E12 | GND | | F4 | VCC | | F12 | GND | | G4 | GND | | G12 | VCC | | H2 | VCC | | PG176 | | |------------|-----------------| | Pin Number | A1280A Function | | H3 | VCC | | H4 | GND | | H12 | GND | | H13 | VCC | | H14 | VCC | | J4 | VCC | | J12 | GND | | J13 | GND | | J14 | VCC | | K4 | GND | | K12 | GND | | L4 | GND | | M4 | GND | | M5 | VCC | | M6 | GND | | M8 | GND | | M10 | GND | | M11 | VCC | | M12 | GND | | N8 | VCC | | P13 | SDO | #### Notes: - 1. All unlisted pin numbers are user I/Os. - 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. Datasheet Information ## **Datasheet Categories** #### **Categories** In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows: #### **Product Brief** The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information. #### Advance This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized. #### **Preliminary** The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible. #### **Production** This version contains information that is considered to be final. #### **Export Administration Regulations (EAR)** The products described in this document are subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States. # Safety Critical, Life Support, and High-Reliability Applications Policy The products described in this advance status document may not have completed the Microsemi qualification process. Products may be amended or enhanced during the product introduction and qualification process, resulting in changes in device functionality or performance. It is the responsibility of each customer to ensure the fitness of any product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life-support, and other high-reliability applications. Consult the Microsemi SoC Products Group Terms and Conditions for specific liability exclusions relating to life-support applications. A reliability report covering all of the SoC Products Group's products is available at http://www.microsemi.com/soc/documents/ORT\_Report.pdf. Microsemi also offers a variety of enhanced qualification and lot acceptance screening procedures. Contact your local sales office for additional reliability information. 4-2 Revision 8