



Welcome to **E-XFL.COM** 

## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                              |
|--------------------------------|--------------------------------------------------------------|
| Product Status                 | Obsolete                                                     |
| Number of LABs/CLBs            | 451                                                          |
| Number of Logic Elements/Cells | -                                                            |
| Total RAM Bits                 | -                                                            |
| Number of I/O                  | 72                                                           |
| Number of Gates                | 2500                                                         |
| Voltage - Supply               | 4.5V ~ 5.5V                                                  |
| Mounting Type                  | Surface Mount                                                |
| Operating Temperature          | -40°C ~ 85°C (TA)                                            |
| Package / Case                 | 84-LCC (J-Lead)                                              |
| Supplier Device Package        | 84-PLCC (29.31x29.31)                                        |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a1225a-plg84i |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **Ordering Information**



II Revision 8

## **Product Plan**

|                                           | s    | Speed Grade <sup>1</sup> |    |   |   | cation <sup>1</sup> |   |  |  |
|-------------------------------------------|------|--------------------------|----|---|---|---------------------|---|--|--|
| Device/Package                            | Std. | -1                       | -2 | С | I | М                   | В |  |  |
| A1225A Device                             | •    | •                        | •  | • | • | •                   |   |  |  |
| 84-Pin Plastic Leaded Chip Carrier (PL)   | 1    | 1                        | ✓  | 1 | ✓ | _                   | _ |  |  |
| 100-Pin Plastic Quad Flatpack (PQ)        | 1    | ✓                        | 1  | 1 | 1 | _                   | _ |  |  |
| 100-Pin Very Thin Quad Flatpack (VQ)      | 1    | ✓                        | 1  | 1 | _ | _                   | _ |  |  |
| 100-Pin Ceramic Pin Grid Array (PG)       | 1    | ✓                        | 1  | 1 | _ | -                   | _ |  |  |
| A1240A Device                             |      |                          |    |   | l |                     |   |  |  |
| 84-Pin Plastic Leaded Chip Carrier (PL)   | 1    | 1                        | ✓  | 1 | ✓ | _                   | _ |  |  |
| 132-Pin Ceramic Pin Grid Array (PG)       | 1    | ✓                        | 1  | 1 | _ | 1                   | 1 |  |  |
| 144-Pin Plastic Quad Flat Pack (PQ)       | 1    | ✓                        | 1  | 1 | 1 | _                   | _ |  |  |
| 176-Pin Thin (1.4 mm) Quad Flat Pack (TQ) | 1    | ✓                        | 1  | 1 | _ | _                   | _ |  |  |
| A1280A Device                             | I    |                          | I  | I | ı |                     |   |  |  |
| 160-Pin Plastic Quad Flatpack (PQ)        | ✓    | 1                        | ✓  | 1 | ✓ | _                   | _ |  |  |
| 172-Pin Ceramic Quad Flatpack (CQ)        | 1    | /                        | 1  | 1 | _ | 1                   | 1 |  |  |
| 176-Pin Ceramic Pin Grid Array (PG)       | 1    | 1                        | 1  | ✓ | _ | 1                   | 1 |  |  |
| 176-Pin Thin (1.4 mm) Quad Flat Pack (TQ) | 1    | 1                        | 1  | 1 | _ | _                   | _ |  |  |

Notes:

Applications:
 C = Commercial
 I = Industrial
 M = Military
 B = MIL-STD-883

Availability: ✓ = Available P = Planned – = Not planned Speed Grade:

-1 = Approx. 15% faster than Std. -2 = Approx. 25% faster than Std.

2. Contact your Microsemi SoC Products Group sales representative for product availability.

## **Device Resources**

| Device | Logic   |       |       |       |       |       | User  | I/Os  |      |       |       |       |
|--------|---------|-------|-------|-------|-------|-------|-------|-------|------|-------|-------|-------|
| Series | Modules | Gates | PG176 | PG132 | PG100 | PQ160 | PQ144 | PQ100 | PL84 | CQ172 | TQ176 | VQ100 |
| A1225A | 451     | 2,500 | _     | _     | 83    | _     | _     | 83    | 72   | _     | _     | 83    |
| A1240A | 684     | 4,000 | _     | 104   | _     | _     | 104   | _     | 72   | _     | 104   | _     |
| A1280A | 1,232   | 8,000 | 140   | -     | _     | 125   | ı     | -     | 72   | 140   | 140   | _     |

Contact your local Microsemi SoC Products Group representative for device availability: http://www.microsemi.com/soc/contact/default.aspx.

Revision 8 III



## 1 - ACT 2 Family Overview

## **General Description**

The ACT 2 family represents Actel's second generation of field programmable gate arrays (FPGAs). The ACT 2 family presents a two-module architecture, consisting of C-modules and S-modules. These modules are optimized for both combinatorial and sequential designs. Based on Actel's patented channeled array architecture, the ACT 2 family provides significant enhancements to gate density and performance while maintaining downward compatibility with the ACT 1 design environment and upward compatibility with the ACT 3 design environment. The devices are implemented in silicon gate, 1.0-μm, two-level metal CMOS, and employ Actel's PLICE® antifuse technology. This revolutionary architecture offers gate array design flexibility, high performance, and fast time-to-production with user programming. The ACT 2 family is supported by the Designer and Designer Advantage Systems, which offers automatic pin assignment, validation of electrical and design rules, automatic placement and routing, timing analysis, user programming, and diagnostic probe capabilities. The systems are supported on the following platforms: 386/486™ PC, Sun™, and HP™ workstations. The systems provide CAE interfaces to the following design environments: Cadence, Viewlogic®, Mentor Graphics®, and OrCAD™.



## 2 - Detailed Specifications

## **Operating Conditions**

Table 2-1 • Absolute Maximum Ratings<sup>1</sup>

| Symbol           | Parameter                            | Limits            | Units |
|------------------|--------------------------------------|-------------------|-------|
| VCC              | DC supply voltage                    | -0.5 to +7.0      | V     |
| VI               | Input voltage                        | -0.5 to VCC + 0.5 | V     |
| VO               | Output voltage                       | -0.5 to VCC + 0.5 | V     |
| IIO              | I/O source sink current <sup>2</sup> | ±20               | mA    |
| T <sub>STG</sub> | Storage temperature                  | -65 to +150       | °C    |

#### Notes:

- 1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Device should not be operated outside the recommended operating conditions.
- 2. Device inputs are normally high impedance and draw extremely low current. However, when input voltage is greater than VCC + 0.5 V for less than GND -0.5 V, the internal protection diodes will be forward biased and can draw excessive current.

Table 2-2 • Recommended Operating Conditions

| Parameter              | Commercial | Industrial | Military    | Units |
|------------------------|------------|------------|-------------|-------|
| Temperature range*     | 0 to +70   | -40 to +85 | -55 to +125 | °C    |
| Power supply tolerance | ±5         | ±10        | ±10         | %VCC  |

Note: \*Ambient temperature  $(T_A)$  is used for commercial and industrial; case temperature  $(T_C)$  is used for military.



**Detailed Specifications** 

Table 2-3 • Electrical Specifications

|                                                    |                                                         | Con       | nmercial                             | In   | dustrial  | N    | lilitary  |       |  |  |
|----------------------------------------------------|---------------------------------------------------------|-----------|--------------------------------------|------|-----------|------|-----------|-------|--|--|
| Symbol                                             | Parameter                                               | Min.      | Max.                                 | Min. | Max.      | Min. | Max.      | Units |  |  |
| VOH <sup>1</sup>                                   | $(IOH = -10 \text{ mA})^2$                              | 2.4       | -                                    | _    | _         | -    | _         | V     |  |  |
|                                                    | (IOH = -6 mA)                                           | 3.84      | -                                    | _    | _         | -    | _         | V     |  |  |
|                                                    | (IOH = -4 mA)                                           | _         | -                                    | 3.7  | _         | 3.7  | -         | V     |  |  |
| VOL <sup>1</sup>                                   | $(IOL = 10 \text{ mA})^2$                               | _         | 0.5                                  | _    | _         | -    | -         | V     |  |  |
| (IOL = 6 mA)                                       |                                                         | _         | 0.33                                 | _    | 0.40      | -    | 0.40      | V     |  |  |
| VIL                                                |                                                         | -0.3      | 0.8                                  | -0.3 | 0.8       | -0.3 | 0.8       | V     |  |  |
| VIH                                                |                                                         | 2.0       | VCC + 0.3                            | 2.0  | VCC + 0.3 | 2.0  | VCC + 0.3 | V     |  |  |
| Input Trans                                        | ition Time t <sub>R</sub> , t <sub>F</sub> <sup>2</sup> | _         | 500                                  | _    | 500       | -    | 500       | ns    |  |  |
| C <sub>IO</sub> I/O cap                            | acitance <sup>2,3</sup>                                 | _         | 10                                   | _    | 10        | -    | 10        | pF    |  |  |
| Standby Current, ICC <sup>4</sup> (typical = 1 mA) |                                                         | _         | 2                                    | _    | - 10      |      | 20        | mA    |  |  |
| Leakage Current <sup>5</sup>                       |                                                         | -10       | +10                                  | -10  | +10       | -10  | +10       | μA    |  |  |
| ICC(D)                                             | Dynamic VCC supply current                              | . See the | . See the Power Dissipation section. |      |           |      |           |       |  |  |

#### Notes:

- 1. Only one output tested at a time. VCC = minimum.
- 2. Not tested, for information only.
- 3. Includes worst-case PG176 package capacitance. VOUT = 0 V, f = 1 MHz
- 4. All outputs unloaded. All inputs = VCC or GND, typical ICC = 1 mA. ICC limit includes IPP and ISV during normal operations.

5. VOUT, VIN = VCC or GND.

2-2 Revision 8



Figure 2-5 • Module Delays

## **Sequential Module Timing Characteristics**



Note: D represents all data functions involving A, B, and S for multiplexed flip-flops.

Figure 2-6 • Flip-Flops and Latches



**Detailed Specifications** 

## A1225A Timing Characteristics (continued)

Table 2-14 • A1225A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| TTL Ou            | tput Module Timing <sup>1</sup>   | -2 S | peed | -1 S | peed | Std. | Units |       |
|-------------------|-----------------------------------|------|------|------|------|------|-------|-------|
| Parame            | ter/Description                   | Min. | Max. | Min. | Max. | Min. | Max.  |       |
| t <sub>DLH</sub>  | Data to Pad High                  |      | 8.0  |      | 9.0  |      | 10.6  | ns    |
| t <sub>DHL</sub>  | Data to Pad Low                   |      | 10.1 |      | 11.4 |      | 13.4  | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to High              |      | 8.9  |      | 10.0 |      | 11.8  | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to Low               |      | 11.6 |      | 13.2 |      | 15.5  | ns    |
| t <sub>ENHZ</sub> | Enable Pad High to Z              |      | 7.1  |      | 8.0  |      | 9.4   | ns    |
| t <sub>ENLZ</sub> | Enable Pad Low to Z               |      | 8.3  |      | 9.5  |      | 11.1  | ns    |
| t <sub>GLH</sub>  | G to Pad High                     |      | 8.9  |      | 10.2 |      | 11.9  | ns    |
| t <sub>GHL</sub>  | G to Pad Low                      |      | 11.2 |      | 12.7 |      | 14.9  | ns    |
| $d_{TLH}$         | Delta Low to High                 |      | 0.07 |      | 0.08 |      | 0.09  | ns/pF |
| d <sub>THL</sub>  | Delta High to Low                 |      | 0.12 |      | 0.13 |      | 0.16  | ns/pF |
| CMOS              | Output Module Timing <sup>1</sup> | •    |      |      |      |      |       | .1.   |
| t <sub>DLH</sub>  | Data to Pad High                  |      | 10.1 |      | 11.5 |      | 13.5  | ns    |
| t <sub>DHL</sub>  | Data to Pad Low                   |      | 8.4  |      | 9.6  |      | 11.2  | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to High              |      | 8.9  |      | 10.0 |      | 11.8  | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to Low               |      | 11.6 |      | 13.2 |      | 15.5  | ns    |
| t <sub>ENHZ</sub> | Enable Pad High to Z              |      | 7.1  |      | 8.0  |      | 9.4   | ns    |
| t <sub>ENLZ</sub> | Enable Pad Low to Z               |      | 8.3  |      | 9.5  |      | 11.1  | ns    |
| t <sub>GLH</sub>  | G to Pad High                     |      | 8.9  |      | 10.2 |      | 11.9  | ns    |
| t <sub>GHL</sub>  | G to Pad Low                      |      | 11.2 |      | 12.7 |      | 14.9  | ns    |
| d <sub>TLH</sub>  | Delta Low to High                 |      | 0.12 |      | 0.13 |      | 0.16  | ns/pF |
| d <sub>THL</sub>  | Delta High to Low                 |      | 0.09 |      | 0.10 |      | 0.12  | ns/pF |

#### Notes:

2-14 Revision 8

<sup>1.</sup> Delays based on 50 pF loading.

<sup>2.</sup> SSO information can be found at www.microsemi.com/soc/techdocs/appnotes/board\_consideration.aspx.



### **A1240A Timing Characteristics**

Table 2-15 • A1240A Worst-Case Commercial Conditions, VCC = 4.75 V, T, I = 70°C

| Logic Mo                              | odule Propagation Delays <sup>1</sup>            | −2 S <sub>I</sub> | peed <sup>3</sup> | -1 Speed |      | Std. Speed |      | Units |
|---------------------------------------|--------------------------------------------------|-------------------|-------------------|----------|------|------------|------|-------|
| Paramete                              | er/Description                                   | Min.              | Max.              | Min.     | Max. | Min.       | Max. |       |
| t <sub>PD1</sub>                      | Single Module                                    |                   | 3.8               |          | 4.3  |            | 5.0  | ns    |
| t <sub>CO</sub>                       | Sequential Clock to Q                            |                   | 3.8               |          | 4.3  |            | 5.0  | ns    |
| t <sub>GO</sub>                       | Latch G to Q                                     |                   | 3.8               |          | 4.3  |            | 5.0  | ns    |
| t <sub>RS</sub>                       | Flip-Flop (Latch) Reset to Q                     |                   | 3.8               |          | 4.3  |            | 5.0  | ns    |
| Predicted                             | d Routing Delays <sup>2</sup>                    | L                 |                   |          |      | ·          |      |       |
| t <sub>RD1</sub>                      | FO = 1 Routing Delay                             |                   | 1.4               |          | 1.5  |            | 1.8  | ns    |
| t <sub>RD2</sub>                      | FO = 2 Routing Delay                             |                   | 1.7               |          | 2.0  |            | 2.3  | ns    |
| t <sub>RD3</sub>                      | FO = 3 Routing Delay                             |                   | 2.3               |          | 2.6  |            | 3.0  | ns    |
| t <sub>RD4</sub>                      | FO = 4 Routing Delay                             |                   | 3.1               |          | 3.5  |            | 4.1  | ns    |
| t <sub>RD8</sub> FO = 8 Routing Delay |                                                  |                   | 4.7               |          | 5.4  |            | 6.3  | ns    |
| Sequenti                              | al Timing Characteristics <sup>3,4</sup>         |                   |                   |          |      |            |      |       |
| t <sub>SUD</sub>                      | Flip-Flop (Latch) Data Input Setup               | 0.4               |                   | 0.4      |      | 0.5        |      | ns    |
| t <sub>HD</sub>                       | Flip-Flop (Latch) Data Input Hold                | 0.0               |                   | 0.0      |      | 0.0        |      | ns    |
| t <sub>SUENA</sub>                    | Flip-Flop (Latch) Enable Setup                   | 8.0               |                   | 0.9      |      | 1.0        |      | ns    |
| t <sub>HENA</sub>                     | Flip-Flop (Latch) Enable Hold                    | 0.0               |                   | 0.0      |      | 0.0        |      | ns    |
| t <sub>WCLKA</sub>                    | Flip-Flop (Latch) Clock Active Pulse Width       | 4.5               |                   | 6.0      |      | 6.5        |      | ns    |
| t <sub>WASYN</sub>                    | Flip-Flop (Latch) Clock Asynchronous Pulse Width | 4.5               |                   | 6.0      |      | 6.5        |      | ns    |
| t <sub>A</sub>                        | Flip-Flop Clock Input Period                     | 9.8               |                   | 12.0     |      | 15.0       |      | ns    |
| t <sub>INH</sub>                      | Input Buffer Latch Hold                          | 0.0               |                   | 0.0      |      | 0.0        |      | ns    |
| t <sub>INSU</sub>                     | Input Buffer Latch Setup                         | 0.4               |                   | 0.4      |      | 0.5        |      | ns    |
| t <sub>OUTH</sub>                     | Output Buffer Latch Hold                         | 0.0               |                   | 0.0      |      | 0.0        |      | ns    |
| t <sub>outsu</sub>                    | Output Buffer Latch Setup                        | 0.4               |                   | 0.4      |      | 0.5        |      | ns    |
| f <sub>MAX</sub>                      | Flip-Flop (Latch) Clock Frequency                |                   | 100.0             |          | 80.0 |            | 66.0 | MHz   |

#### Notes:

- $1. \quad \textit{For dual-module macros, use } t_{PD1} + t_{RD1} + t_{PDn}, \ t_{CO} + t_{RD1} + t_{PDn}, \ \textit{or } t_{PD1} + t_{RD1} + t_{SUD} \textit{whichever is appropriate.} \\$
- Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for
  estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case
  performance. Post-route timing is based on actual routing delay measurements performed on the device prior to
  shipment.
- 3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the DirectTime Analyzer utility.
- 4. Setup and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.



**Detailed Specifications** 

## A1240A Timing Characteristics (continued)

Table 2-16 • A1240A Worst-Case Commercial Conditions, VCC = 4.75 V,  $T_J$  = 70°C

| I/O Mod            | ule Input Propagation Delays      |                  | -2 S | peed  | eed -1 Speed |       | Std. Speed |      | Units |
|--------------------|-----------------------------------|------------------|------|-------|--------------|-------|------------|------|-------|
| Paramet            | ter/Description                   |                  | Min. | Max.  | Min.         | Max.  | Min.       | Max. |       |
| t <sub>INYH</sub>  | Pad to Y High                     |                  |      | 2.9   |              | 3.3   |            | 3.8  | ns    |
| t <sub>INYL</sub>  | Pad to Y Low                      |                  |      | 2.6   |              | 3.0   |            | 3.5  | ns    |
| t <sub>INGH</sub>  | G to Y High                       |                  |      | 5.0   |              | 5.7   |            | 6.6  | ns    |
| t <sub>INGL</sub>  | G to Y Low                        |                  |      | 4.7   |              | 5.4   |            | 6.3  | ns    |
| Input Mo           | odule Predicted Input Routing Del | ays <sup>*</sup> |      | .1.   |              |       |            |      |       |
| t <sub>IRD1</sub>  | FO = 1 Routing Delay              |                  |      | 4.2   |              | 4.8   |            | 5.6  | ns    |
| t <sub>IRD2</sub>  | FO = 2 Routing Delay              |                  |      | 4.8   |              | 5.4   |            | 6.4  | ns    |
| t <sub>IRD3</sub>  | FO = 3 Routing Delay              |                  |      | 5.4   |              | 6.1   |            | 7.2  | ns    |
| t <sub>IRD4</sub>  | FO = 4 Routing Delay              |                  |      | 5.9   |              | 6.7   |            | 7.9  | ns    |
| t <sub>IRD8</sub>  | FO = 8 Routing Delay              |                  |      | 7.9   |              | 8.9   |            | 10.5 | ns    |
| Global (           | Clock Network                     |                  | •    | •     |              | •     |            | •    | •     |
| t <sub>CKH</sub>   | Input Low to High                 | FO = 32          |      | 10.2  |              | 11.0  |            | 12.8 | ns    |
|                    |                                   | FO = 256         |      | 11.8  |              | 13.0  |            | 15.7 |       |
| t <sub>CKL</sub>   | Input High to Low                 | FO = 32          |      | 10.2  |              | 11.0  |            | 12.8 | ns    |
|                    |                                   | FO = 256         |      | 12.0  |              | 13.2  |            | 15.9 |       |
| t <sub>PWH</sub>   | Minimum Pulse Width High          | FO = 32          | 3.8  |       | 4.5          |       | 5.5        |      | ns    |
|                    |                                   | FO = 256         | 4.1  |       | 5.0          |       | 5.8        |      |       |
| t <sub>PWL</sub>   | Minimum Pulse Width Low           | FO = 32          | 3.8  |       | 4.5          |       | 5.5        |      | ns    |
|                    |                                   | FO = 256         | 4.1  |       | 5.0          |       | 5.8        |      |       |
| t <sub>CKSW</sub>  | Maximum Skew                      | FO = 32          |      | 0.5   |              | 0.5   |            | 0.5  | ns    |
|                    |                                   | FO = 256         |      | 2.5   |              | 2.5   |            | 2.5  |       |
| t <sub>SUEXT</sub> | Input Latch External Setup        | FO = 32          | 0.0  |       | 0.0          |       | 0.0        |      | ns    |
|                    |                                   | FO = 256         | 0.0  |       | 0.0          |       | 0.0        |      |       |
| t <sub>HEXT</sub>  | Input Latch External Hold         | FO = 32          | 7.0  |       | 7.0          |       | 7.0        |      | ns    |
|                    |                                   | FO = 256         | 11.2 |       | 11.2         |       | 11.2       |      | 1     |
| t <sub>P</sub>     | Minimum Period                    | FO = 32          | 8.1  |       | 9.1          |       | 11.1       |      | ns    |
|                    |                                   | FO = 256         | 8.8  |       | 10.0         |       | 11.7       |      | 1     |
| f <sub>MAX</sub>   | Maximum Frequency                 | FO = 32          |      | 125.0 |              | 110.0 |            | 90.0 | ns    |
|                    |                                   | FO = 256         |      | 115.0 |              | 100.0 |            | 85.0 | 1     |

Note: \*These parameters should be used for estimating device performance. Optimization techniques may further reduce delays by 0 to 4 ns. Routing delays are for typical designs across worst-case operating conditions. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

2-16 Revision 8



## A1280A Timing Characteristics (continued)

Table 2-19 • A1280A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Mod            | ule Input Propagation Delays      |                  | -2 S | peed  | peed -1 Sp |      | Std. | Std. Speed |    |
|--------------------|-----------------------------------|------------------|------|-------|------------|------|------|------------|----|
| Paramet            | ter/Description                   |                  | Min. | Max.  | Min.       | Max. | Min. | Max.       |    |
| t <sub>INYH</sub>  | Pad to Y High                     |                  |      | 2.9   |            | 3.3  |      | 3.8        | ns |
| t <sub>INYL</sub>  | Pad to Y Low                      |                  |      | 2.7   |            | 3.0  |      | 3.5        | ns |
| t <sub>INGH</sub>  | G to Y High                       |                  |      | 5.0   |            | 5.7  |      | 6.6        | ns |
| t <sub>INGL</sub>  | G to Y Low                        |                  |      | 4.8   |            | 5.4  |      | 6.3        | ns |
| Input Mo           | odule Predicted Input Routing Del | ays <sup>*</sup> | •    | •     |            |      |      | •          |    |
| t <sub>IRD1</sub>  | FO = 1 Routing Delay              |                  |      | 4.6   |            | 5.1  |      | 6.0        | ns |
| t <sub>IRD2</sub>  | FO = 2 Routing Delay              |                  |      | 5.2   |            | 5.9  |      | 6.9        | ns |
| t <sub>IRD3</sub>  | FO = 3 Routing Delay              |                  |      | 5.6   |            | 6.3  |      | 7.4        | ns |
| t <sub>IRD4</sub>  | FO = 4 Routing Delay              |                  |      | 6.5   |            | 7.3  |      | 8.6        | ns |
| t <sub>IRD8</sub>  | FO = 8 Routing Delay              |                  |      | 9.4   |            | 10.5 |      | 12.4       | ns |
| Global (           | Clock Network                     |                  | •    |       |            |      |      |            |    |
| t <sub>CKH</sub>   | Input Low to High                 | FO = 32          |      | 10.2  |            | 11.0 |      | 12.8       | ns |
|                    |                                   | FO = 256         |      | 13.1  |            | 14.6 |      | 17.2       |    |
| t <sub>CKL</sub>   | Input High to Low                 | FO = 32          |      | 10.2  |            | 11.0 |      | 12.8       | ns |
|                    |                                   | FO = 256         |      | 13.3  |            | 14.9 |      | 17.5       |    |
| t <sub>PWH</sub>   | Minimum Pulse Width High          | FO = 32          | 5.0  |       | 5.5        |      | 6.6  |            | ns |
|                    |                                   | FO = 256         | 5.8  |       | 6.4        |      | 7.6  |            |    |
| t <sub>PWL</sub>   | Minimum Pulse Width Low           | FO = 32          | 5.0  |       | 5.5        |      | 6.6  |            | ns |
|                    |                                   | FO = 256         | 5.8  |       | 6.4        |      | 7.6  |            |    |
| t <sub>CKSW</sub>  | Maximum Skew                      | FO = 32          |      | 0.5   |            | 0.5  |      | 0.5        | ns |
|                    |                                   | FO = 256         |      | 2.5   |            | 2.5  |      | 2.5        |    |
| t <sub>SUEXT</sub> | Input Latch External Setup        | FO = 32          | 0.0  |       | 0.0        |      | 0.0  |            | ns |
|                    |                                   | FO = 256         | 0.0  |       | 0.0        |      | 0.0  |            |    |
| t <sub>HEXT</sub>  | Input Latch External Hold         | FO = 32          | 7.0  |       | 7.0        |      | 7.0  |            | ns |
|                    |                                   | FO = 256         | 11.2 |       | 11.2       |      | 11.2 |            |    |
| t <sub>P</sub>     | Minimum Period                    | FO = 32          | 9.6  |       | 11.2       |      | 13.3 |            | ns |
|                    |                                   | FO = 256         | 10.6 |       | 12.6       |      | 15.3 |            |    |
| f <sub>MAX</sub>   | Maximum Frequency                 | FO = 32          |      | 105.0 |            | 90.0 |      | 75.0       | ns |
|                    |                                   | FO = 256         |      | 95.0  |            | 80.0 |      | 65.0       |    |

Note: \*These parameters should be used for estimating device performance. Optimization techniques may further reduce delays by 0 to 4 ns. Routing delays are for typical designs across worst-case operating conditions. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

## A1280A Timing Characteristics (continued)

## **PQ100**



#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx



#### Package Pin Assignments

| PQ100      |                 |  |  |  |  |  |
|------------|-----------------|--|--|--|--|--|
| Pin Number | A1225A Function |  |  |  |  |  |
| 2          | DCLK, I/O       |  |  |  |  |  |
| 4          | MODE            |  |  |  |  |  |
| 9          | GND             |  |  |  |  |  |
| 16         | VCC             |  |  |  |  |  |
| 17         | VCC             |  |  |  |  |  |
| 22         | GND             |  |  |  |  |  |
| 34         | GND             |  |  |  |  |  |
| 40         | VCC             |  |  |  |  |  |
| 46         | GND             |  |  |  |  |  |
| 52         | SDO             |  |  |  |  |  |
| 57         | GND             |  |  |  |  |  |
| 64         | GND             |  |  |  |  |  |

|            | PQ100           |  |  |  |  |  |  |
|------------|-----------------|--|--|--|--|--|--|
| Pin Number | A1225A Function |  |  |  |  |  |  |
| 65         | VCC             |  |  |  |  |  |  |
| 66         | VCC             |  |  |  |  |  |  |
| 67         | VCC             |  |  |  |  |  |  |
| 72         | GND             |  |  |  |  |  |  |
| 79         | SDI, I/O        |  |  |  |  |  |  |
| 84         | GND             |  |  |  |  |  |  |
| 87         | PRA, I/O        |  |  |  |  |  |  |
| 89         | CLKA, I/O       |  |  |  |  |  |  |
| 90         | VCC             |  |  |  |  |  |  |
| 92         | CLKB, I/O       |  |  |  |  |  |  |
| 94         | PRB, I/O        |  |  |  |  |  |  |
| 96         | GND             |  |  |  |  |  |  |

#### Notes:

- 1. All unlisted pin numbers are user I/Os.
- 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

3-4 Revision 8

## **PQ144**



#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

## **TQ176**



#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx



| TQ176      |                 |                 |  |  |  |
|------------|-----------------|-----------------|--|--|--|
| Pin Number | A1240A Function | A1280A Function |  |  |  |
| 155        | VCC             | VCC             |  |  |  |
| 156        | GND             | GND             |  |  |  |
| 158        | CLKB, I/O       | CLKB, I/O       |  |  |  |
| 160        | PRB, I/O        | PRB, I/O        |  |  |  |
| 161        | NC              | I/O             |  |  |  |
| 165        | NC              | NC              |  |  |  |
| 166        | NC              | I/O             |  |  |  |
| 168        | NC              | I/O             |  |  |  |
| 170        | NC              | VCC             |  |  |  |
| 173        | NC              | I/O             |  |  |  |
| 175        | DCLK, I/O       | DCLK, I/O       |  |  |  |

#### Notes:

- 1. NC denotes no connection.
- 2. All unlisted pin numbers are user I/Os.
- 3. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.



Package Pin Assignments

### **PG132**



Orientation Pin

#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

3-18 Revision 8



## 4 - Datasheet Information

## **List of Changes**

The following table lists critical changes that were made in each version of the datasheet.

| Revision                      | Changes                                                                                                                                                                                                  | Page |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Revision 8<br>(January 2012)  | The ACT 2 datasheet was formatted newly in the style used for current datasheets. The same information is present (other than noted in the list of changes for this revision) but divided into chapters. | N/A  |
|                               | Package names used in Table 1 • ACT 2 Product Family Profile and throughout the document were revised to match standards given in <i>Package Mechanical Drawings</i> (SAR 27395).                        | _    |
|                               | The description for SDO pins had earlier been removed from the datasheet and has now been included again, in the "Pin Descriptions" section (SAR 35819).                                                 | 2-21 |
|                               | SDO pin numbers had earlier been removed from package pin assignment tables in the datasheet, and have now been restored to the pin tables (SAR 35819).                                                  | 3-2  |
| Revision 7<br>(June 2006)     | The "Ordering Information" section was revised to include RoHS information.                                                                                                                              | II   |
| Revision 6<br>(December 2000) | In the "PG176" package, pin A3 was incorrectly assigned as CLKA, I/O. A3 is a user I/O. Pin A9 is CLKA, I/O.                                                                                             | 3-21 |



Datasheet Information

## **Datasheet Categories**

#### **Categories**

In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows:

#### **Product Brief**

The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information.

#### Advance

This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized.

#### **Preliminary**

The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible.

#### **Production**

This version contains information that is considered to be final.

#### **Export Administration Regulations (EAR)**

The products described in this document are subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States.

# Safety Critical, Life Support, and High-Reliability Applications Policy

The products described in this advance status document may not have completed the Microsemi qualification process. Products may be amended or enhanced during the product introduction and qualification process, resulting in changes in device functionality or performance. It is the responsibility of each customer to ensure the fitness of any product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life-support, and other high-reliability applications. Consult the Microsemi SoC Products Group Terms and Conditions for specific liability exclusions relating to life-support applications. A reliability report covering all of the SoC Products Group's products is available at http://www.microsemi.com/soc/documents/ORT\_Report.pdf. Microsemi also offers a variety of enhanced qualification and lot acceptance screening procedures. Contact your local sales office for additional reliability information.

4-2 Revision 8



Microsemi Corporate Headquarters One Enterprise, Aliso Viejo CA 92656 USA Within the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Microsemi Corporation (NASDAQ: MSCC) offers a comprehensive portfolio of semiconductor solutions for: aerospace, defense and security; enterprise and communications; and industrial and alternative energy markets. Products include high-performance, high-reliability analog and RF devices, mixed signal and RF integrated circuits, customizable SoCs, FPGAs, and complete subsystems. Microsemi is headquartered in Aliso Viejo, Calif. Learn more at www.microsemi.com.

© 2012 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.