

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Obsolete                                                      |
| Number of LABs/CLBs            | 684                                                           |
| Number of Logic Elements/Cells | -                                                             |
| Total RAM Bits                 | -                                                             |
| Number of I/O                  | 104                                                           |
| Number of Gates                | 4000                                                          |
| Voltage - Supply               | 4.5V ~ 5.5V                                                   |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | -55°C ~ 125°C (TC)                                            |
| Package / Case                 | 144-BQFP                                                      |
| Supplier Device Package        | 144-PQFP (28x28)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/a1240a-1pq144m |
|                                |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1 – ACT 2 Family Overview

## **General Description**

The ACT 2 family represents Actel's second generation of field programmable gate arrays (FPGAs). The ACT 2 family presents a two-module architecture, consisting of C-modules and S-modules. These modules are optimized for both combinatorial and sequential designs. Based on Actel's patented channeled array architecture, the ACT 2 family provides significant enhancements to gate density and performance while maintaining downward compatibility with the ACT 1 design environment and upward compatibility with the ACT 3 design environment. The devices are implemented in silicon gate, 1.0- $\mu$ m, two-level metal CMOS, and employ Actel's PLICE® antifuse technology. This revolutionary architecture offers gate array design flexibility, high performance, and fast time-to-production with user programming. The ACT 2 family is supported by the Designer and Designer Advantage Systems, which offers automatic pin assignment, validation of electrical and design rules, automatic placement and routing, timing analysis, user programming, and diagnostic probe capabilities. The systems are supported on the following platforms: 386/486<sup>TM</sup> PC, Sun<sup>TM</sup>, and HP<sup>TM</sup> workstations. The systems provide CAE interfaces to the following design environments: Cadence, Viewlogic<sup>®</sup>, Mentor Graphics<sup>®</sup>, and OrCAD<sup>TM</sup>.



## **Static Power Component**

Microsemi FPGAs have small static power components that result in lower power dissipation than PALs or PLDs. By integrating multiple PALs/PLDs into one FPGA, an even greater reduction in board-level power dissipation can be achieved.

The power due to standby current is typically a small component of the overall power. Standby power is calculated in Table 2-5 for commercial, worst case conditions.

#### Table 2-5 • Standby Power Calculation

| ICC  | VCC    | Power   |
|------|--------|---------|
| 2 mA | 5.25 V | 10.5 mW |

The static power dissipated by TTL loads depends on the number of outputs driving high or low and the DC load current. Again, this value is typically small. For instance, a 32-bit bus sinking 4 mA at 0.33 V will generate 42 mW with all outputs driving low, and 140 mW with all outputs driving high. The actual dissipation will average somewhere between as I/Os switch states with time.

### **Active Power Component**

Power dissipation in CMOS devices is usually dominated by the active (dynamic) power dissipation. This component is frequency dependent, a function of the logic and the external I/O. Active power dissipation results from charging internal chip capacitances of the interconnect, unprogrammed antifuses, module inputs, and module outputs, plus external capacitance due to PC board traces and load device inputs.

An additional component of the active power dissipation is the totem-pole current in CMOS transistor pairs. The net effect can be associated with an equivalent capacitance that can be combined with frequency and voltage to represent active power dissipation.

EQ 3

### **Equivalent Capacitance**

The power dissipated by a CMOS circuit can be expressed by EQ 3.

Power ( $\mu$ W) = C<sub>EQ</sub> \* VCC<sup>2</sup> \* F

Where:

C<sub>EQ</sub> is the equivalent capacitance expressed in pF.

VCC is the power supply in volts.

F is the switching frequency in MHz.

Equivalent capacitance is calculated by measuring ICC active at a specified frequency and voltage for each circuit component of interest. Measurements have been made over a range of frequencies at a fixed value of VCC. Equivalent capacitance is frequency independent so that the results may be used over a wide range of operating conditions. Equivalent capacitance values are shown in Table 2-6.

Table 2-6 • CEQ Values for Microsemi FPGAs

| Item                                                 | CEQ Value |
|------------------------------------------------------|-----------|
| Modules (C <sub>EQM</sub> )                          | 5.8       |
| Input Buffers (C <sub>EQI</sub> )                    | 12.9      |
| Output Buffers (C <sub>EQO</sub> )                   | 23.8      |
| Routed Array Clock Buffer Loads (C <sub>EQCR</sub> ) | 3.9       |



## **Determining Average Switching Frequency**

To determine the switching frequency for a design, you must have a detailed understanding of the data input values to the circuit. The following guidelines are meant to represent worst-case scenarios so that they can be generally used to predict the upper limits of power dissipation. These guidelines are given in Table 2-8.

| Table 2-8 • Guidelines for Predicting Power Dissipation | or Predicting Power Dissipation | Table 2-8 • Guidelines for |
|---------------------------------------------------------|---------------------------------|----------------------------|
|---------------------------------------------------------|---------------------------------|----------------------------|

| Data                                                      | Value                     |
|-----------------------------------------------------------|---------------------------|
| Logic Modules (m)                                         | 80% of modules            |
| Inputs switching (n)                                      | # inputs/4                |
| Outputs switching (p)                                     | # output/4                |
| First routed array clock loads (q1)                       | 40% of sequential modules |
| Second routed array clock loads (q2)                      | 40% of sequential modules |
| Load capacitance (CL)                                     | 35 pF                     |
| Average logic module switching rate (f <sub>m</sub> )     | F/10                      |
| Average input switching rate (f <sub>n</sub> )            | F/5                       |
| Average output switching rate (fp)                        | F/10                      |
| Average first routed array clock rate (f <sub>q1</sub> )  | F                         |
| Average second routed array clock rate (f <sub>q2</sub> ) | F/2                       |

## A1240A Timing Characteristics

| Logic M            | odule Propagation Delays <sup>1</sup>            | –2 Sj | beed <sup>3</sup> | –1 S | peed | Std. Speed |      | Units |
|--------------------|--------------------------------------------------|-------|-------------------|------|------|------------|------|-------|
|                    |                                                  | Min.  | Max.              | Min. | Max. | Min.       | Max. |       |
| t <sub>PD1</sub>   | Single Module                                    |       | 3.8               |      | 4.3  |            | 5.0  | ns    |
| t <sub>CO</sub>    | Sequential Clock to Q                            |       | 3.8               |      | 4.3  |            | 5.0  | ns    |
| t <sub>GO</sub>    | Latch G to Q                                     |       | 3.8               |      | 4.3  |            | 5.0  | ns    |
| t <sub>RS</sub>    | Flip-Flop (Latch) Reset to Q                     |       | 3.8               |      | 4.3  |            | 5.0  | ns    |
| Predicte           | d Routing Delays <sup>2</sup>                    |       |                   |      |      | 1          |      |       |
| t <sub>RD1</sub>   | FO = 1 Routing Delay                             |       | 1.4               |      | 1.5  |            | 1.8  | ns    |
| t <sub>RD2</sub>   | FO = 2 Routing Delay                             |       | 1.7               |      | 2.0  |            | 2.3  | ns    |
| t <sub>RD3</sub>   | FO = 3 Routing Delay                             |       | 2.3               |      | 2.6  |            | 3.0  | ns    |
| t <sub>RD4</sub>   | FO = 4 Routing Delay                             |       | 3.1               |      | 3.5  |            | 4.1  | ns    |
| t <sub>RD8</sub>   | FO = 8 Routing Delay                             |       | 4.7               |      | 5.4  |            | 6.3  | ns    |
| Sequent            | ial Timing Characteristics <sup>3,4</sup>        |       |                   |      |      |            |      |       |
| t <sub>SUD</sub>   | Flip-Flop (Latch) Data Input Setup               | 0.4   |                   | 0.4  |      | 0.5        |      | ns    |
| t <sub>HD</sub>    | Flip-Flop (Latch) Data Input Hold                | 0.0   |                   | 0.0  |      | 0.0        |      | ns    |
| t <sub>SUENA</sub> | Flip-Flop (Latch) Enable Setup                   | 0.8   |                   | 0.9  |      | 1.0        |      | ns    |
| t <sub>HENA</sub>  | Flip-Flop (Latch) Enable Hold                    | 0.0   |                   | 0.0  |      | 0.0        |      | ns    |
| t <sub>WCLKA</sub> | Flip-Flop (Latch) Clock Active Pulse Width       | 4.5   |                   | 6.0  |      | 6.5        |      | ns    |
| t <sub>WASYN</sub> | Flip-Flop (Latch) Clock Asynchronous Pulse Width | 4.5   |                   | 6.0  |      | 6.5        |      | ns    |
| t <sub>A</sub>     | Flip-Flop Clock Input Period                     | 9.8   |                   | 12.0 |      | 15.0       |      | ns    |
| t <sub>INH</sub>   | Input Buffer Latch Hold                          | 0.0   |                   | 0.0  |      | 0.0        |      | ns    |
| t <sub>INSU</sub>  | Input Buffer Latch Setup                         | 0.4   |                   | 0.4  |      | 0.5        |      | ns    |
| t <sub>OUTH</sub>  | Output Buffer Latch Hold                         | 0.0   |                   | 0.0  |      | 0.0        |      | ns    |
| t <sub>outsu</sub> | Output Buffer Latch Setup                        | 0.4   |                   | 0.4  |      | 0.5        |      | ns    |
| f <sub>MAX</sub>   | Flip-Flop (Latch) Clock Frequency                |       | 100.0             |      | 80.0 |            | 66.0 | MHz   |

Notes:

1. For dual-module macros, use  $t_{PD1} + t_{RD1} + t_{PDn}$ ,  $t_{CO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ —whichever is appropriate.

 Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the DirectTime Analyzer utility.

4. Setup and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.



### A1240A Timing Characteristics (continued)

Table 2-16 • A1240A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Module Input Propagation Delays |                                   |                  | -2 S | peed  | –1 S | peed  | Std. Speed |      | Units |
|-------------------------------------|-----------------------------------|------------------|------|-------|------|-------|------------|------|-------|
| ·                                   |                                   |                  | Min. | Max.  | Min. | Max.  | Min.       | Max. |       |
| t <sub>INYH</sub>                   | Pad to Y High                     |                  |      | 2.9   |      | 3.3   |            | 3.8  | ns    |
| t <sub>INYL</sub>                   | Pad to Y Low                      |                  |      | 2.6   |      | 3.0   |            | 3.5  | ns    |
| t <sub>INGH</sub>                   | G to Y High                       |                  |      | 5.0   |      | 5.7   |            | 6.6  | ns    |
| t <sub>INGL</sub>                   | G to Y Low                        |                  |      | 4.7   |      | 5.4   |            | 6.3  | ns    |
| Input Mo                            | odule Predicted Input Routing Del | ays <sup>*</sup> |      |       |      |       | -          |      |       |
| t <sub>IRD1</sub>                   | FO = 1 Routing Delay              |                  |      | 4.2   |      | 4.8   |            | 5.6  | ns    |
| t <sub>IRD2</sub>                   | FO = 2 Routing Delay              |                  |      | 4.8   |      | 5.4   |            | 6.4  | ns    |
| t <sub>IRD3</sub>                   | FO = 3 Routing Delay              |                  |      | 5.4   |      | 6.1   |            | 7.2  | ns    |
| t <sub>IRD4</sub>                   | FO = 4 Routing Delay              |                  |      | 5.9   |      | 6.7   |            | 7.9  | ns    |
| t <sub>IRD8</sub>                   | FO = 8 Routing Delay              |                  |      | 7.9   |      | 8.9   |            | 10.5 | ns    |
| Global (                            | Clock Network                     |                  | -    |       |      |       | -          |      |       |
| t <sub>CKH</sub>                    | Input Low to High                 | FO = 32          |      | 10.2  |      | 11.0  |            | 12.8 | ns    |
|                                     |                                   | FO = 256         |      | 11.8  |      | 13.0  |            | 15.7 |       |
| t <sub>CKL</sub>                    | Input High to Low                 | FO = 32          |      | 10.2  |      | 11.0  |            | 12.8 | ns    |
|                                     |                                   | FO = 256         |      | 12.0  |      | 13.2  |            | 15.9 |       |
| t <sub>PWH</sub>                    | Minimum Pulse Width High          | FO = 32          | 3.8  |       | 4.5  |       | 5.5        |      | ns    |
|                                     |                                   | FO = 256         | 4.1  |       | 5.0  |       | 5.8        |      |       |
| t <sub>PWL</sub>                    | Minimum Pulse Width Low           | FO = 32          | 3.8  |       | 4.5  |       | 5.5        |      | ns    |
|                                     |                                   | FO = 256         | 4.1  |       | 5.0  |       | 5.8        |      |       |
| t <sub>CKSW</sub>                   | Maximum Skew                      | FO = 32          |      | 0.5   |      | 0.5   |            | 0.5  | ns    |
|                                     |                                   | FO = 256         |      | 2.5   |      | 2.5   |            | 2.5  |       |
| t <sub>SUEXT</sub>                  | Input Latch External Setup        | FO = 32          | 0.0  |       | 0.0  |       | 0.0        |      | ns    |
|                                     |                                   | FO = 256         | 0.0  |       | 0.0  |       | 0.0        |      |       |
| t <sub>HEXT</sub>                   | Input Latch External Hold         | FO = 32          | 7.0  |       | 7.0  |       | 7.0        |      | ns    |
|                                     |                                   | FO = 256         | 11.2 |       | 11.2 |       | 11.2       |      |       |
| t <sub>P</sub>                      | Minimum Period                    | FO = 32          | 8.1  |       | 9.1  |       | 11.1       |      | ns    |
|                                     |                                   | FO = 256         | 8.8  |       | 10.0 |       | 11.7       |      | 1     |
| f <sub>MAX</sub>                    | Maximum Frequency                 | FO = 32          |      | 125.0 |      | 110.0 |            | 90.0 | ns    |
|                                     |                                   | FO = 256         |      | 115.0 |      | 100.0 |            | 85.0 |       |

Note: \*These parameters should be used for estimating device performance. Optimization techniques may further reduce delays by 0 to 4 ns. Routing delays are for typical designs across worst-case operating conditions. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

## A1240A Timing Characteristics (continued)

### Table 2-17 • A1240A Worst-Case Commercial Conditions, VCC = 4.75 V, $T_J = 70^{\circ}C$

| TTL Output Module Timing <sup>1</sup> |                                   | –2 S | peed | –1 S | peed | Std. Spee |      | Units |
|---------------------------------------|-----------------------------------|------|------|------|------|-----------|------|-------|
| Parame                                | ter/Description                   | Min. | Max. | Min. | Max. | Min.      | Max. |       |
| t <sub>DLH</sub>                      | Data to Pad High                  |      | 8.0  |      | 9.0  |           | 10.6 | ns    |
| t <sub>DHL</sub>                      | Data to Pad Low                   |      | 10.1 |      | 11.4 |           | 13.4 | ns    |
| t <sub>ENZH</sub>                     | Enable Pad Z to High              |      | 8.9  |      | 10.0 |           | 11.8 | ns    |
| t <sub>ENZL</sub>                     | Enable Pad Z to Low               |      | 11.7 |      | 13.2 |           | 15.5 | ns    |
| t <sub>ENHZ</sub>                     | Enable Pad High to Z              |      | 7.1  |      | 8.0  |           | 9.4  | ns    |
| t <sub>ENLZ</sub>                     | Enable Pad Low to Z               |      | 8.4  |      | 9.5  |           | 11.1 | ns    |
| t <sub>GLH</sub>                      | G to Pad High                     |      | 9.0  |      | 10.2 |           | 11.9 | ns    |
| t <sub>GHL</sub>                      | G to Pad Low                      |      | 11.2 |      | 12.7 |           | 14.9 | ns    |
| d <sub>TLH</sub>                      | Delta Low to High                 |      | 0.07 |      | 0.08 |           | 0.09 | ns/pF |
| d <sub>THL</sub>                      | Delta High to Low                 |      | 0.12 |      | 0.13 |           | 0.16 | ns/pF |
| CMOS                                  | Dutput Module Timing <sup>1</sup> | ·    |      |      |      |           |      |       |
| t <sub>DLH</sub>                      | Data to Pad High                  |      | 10.2 |      | 11.5 |           | 13.5 | ns    |
| t <sub>DHL</sub>                      | Data to Pad Low                   |      | 8.4  |      | 9.6  |           | 11.2 | ns    |
| t <sub>ENZH</sub>                     | Enable Pad Z to High              |      | 8.9  |      | 10.0 |           | 11.8 | ns    |
| t <sub>ENZL</sub>                     | Enable Pad Z to Low               |      | 11.7 |      | 13.2 |           | 15.5 | ns    |
| t <sub>ENHZ</sub>                     | Enable Pad High to Z              |      | 7.1  |      | 8.0  |           | 9.4  | ns    |
| t <sub>ENLZ</sub>                     | Enable Pad Low to Z               |      | 8.4  |      | 9.5  |           | 11.1 | ns    |
| t <sub>GLH</sub>                      | G to Pad High                     |      | 9.0  |      | 10.2 |           | 11.9 | ns    |
| t <sub>GHL</sub>                      | G to Pad Low                      |      | 11.2 |      | 12.7 |           | 14.9 | ns    |
| d <sub>TLH</sub>                      | Delta Low to High                 |      | 0.12 |      | 0.13 |           | 0.16 | ns/pF |
| d <sub>THL</sub>                      | Delta High to Low                 |      | 0.09 |      | 0.10 |           | 0.12 | ns/pF |

Notes:

1. Delays based on 50 pF loading.

2. SSO information can be found at www.microsemi.com/soc/techdocs/appnotes/board\_consideration.aspx.



## A1280A Timing Characteristics

Table 2-18 • A1280A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| Logic Mo              | Logic Module Propagation Delays <sup>1</sup>     |      |      | eed <sup>3</sup> –1 Speed |      | d Std. Speed |      | Units |
|-----------------------|--------------------------------------------------|------|------|---------------------------|------|--------------|------|-------|
| Parameter/Description |                                                  | Min. | Max. | Min.                      | Max. | Min.         | Max. |       |
| t <sub>PD1</sub>      | Single Module                                    |      | 3.8  |                           | 4.3  |              | 5.0  | ns    |
| t <sub>CO</sub>       | Sequential Clock to Q                            |      | 3.8  |                           | 4.3  |              | 5.0  | ns    |
| t <sub>GO</sub>       | Latch G to Q                                     |      | 3.8  |                           | 4.3  |              | 5.0  | ns    |
| t <sub>RS</sub>       | Flip-Flop (Latch) Reset to Q                     |      | 3.8  |                           | 4.3  |              | 5.0  | ns    |
| Predicte              | d Routing Delays <sup>2</sup>                    |      |      |                           |      |              |      |       |
| t <sub>RD1</sub>      | FO = 1 Routing Delay                             |      | 1.7  |                           | 2.0  |              | 2.3  | ns    |
| t <sub>RD2</sub>      | FO = 2 Routing Delay                             |      | 2.5  |                           | 2.8  |              | 3.3  | ns    |
| t <sub>RD3</sub>      | FO = 3 Routing Delay                             |      | 3.0  |                           | 3.4  |              | 4.0  | ns    |
| t <sub>RD4</sub>      | FO = 4 Routing Delay                             |      | 3.7  |                           | 4.2  |              | 4.9  | ns    |
| t <sub>RD8</sub>      | FO = 8 Routing Delay                             |      | 6.7  |                           | 7.5  |              | 8.8  | ns    |
| Sequent               | ial Timing Characteristics <sup>3,4</sup>        |      |      |                           |      | 1            |      |       |
| t <sub>SUD</sub>      | Flip-Flop (Latch) Data Input Setup               | 0.4  |      | 0.4                       |      | 0.5          |      | ns    |
| t <sub>HD</sub>       | Flip-Flop (Latch) Data Input Hold                | 0.0  |      | 0.0                       |      | 0.0          |      | ns    |
| t <sub>SUENA</sub>    | Flip-Flop (Latch) Enable Setup                   | 0.8  |      | 0.9                       |      | 1.0          |      | ns    |
| t <sub>HENA</sub>     | Flip-Flop (Latch) Enable Hold                    | 0.0  |      | 0.0                       |      | 0.0          |      | ns    |
| t <sub>WCLKA</sub>    | Flip-Flop (Latch) Clock Active Pulse Width       | 5.5  |      | 6.0                       |      | 7.0          |      | ns    |
| t <sub>WASYN</sub>    | Flip-Flop (Latch) Clock Asynchronous Pulse Width | 5.5  |      | 6.0                       |      | 7.0          |      | ns    |
| t <sub>A</sub>        | Flip-Flop Clock Input Period                     | 11.7 |      | 13.3                      |      | 18.0         |      | ns    |
| t <sub>INH</sub>      | Input Buffer Latch Hold                          | 0.0  |      | 0.0                       |      | 0.0          |      | ns    |
| t <sub>INSU</sub>     | Input Buffer Latch Setup                         | 0.4  |      | 0.4                       |      | 0.5          |      | ns    |
| t <sub>OUTH</sub>     | Output Buffer Latch Hold                         | 0.0  |      | 0.0                       |      | 0.0          |      | ns    |
| t <sub>OUTSU</sub>    | Output Buffer Latch Setup                        | 0.4  |      | 0.4                       |      | 0.5          |      | ns    |
| f <sub>MAX</sub>      | Flip-Flop (Latch) Clock Frequency                |      | 85.0 |                           | 75.0 |              | 50.0 | MHz   |

Notes:

1. For dual-module macros, use  $t_{PD1} + t_{RD1} + t_{PDn}$ ,  $t_{CO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ —whichever is appropriate.

 Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the DirectTime Analyzer utility.

4. Setup and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time.

## A1280A Timing Characteristics (continued)

#### Table 2-19 • A1280A Worst-Case Commercial Conditions, VCC = 4.75 V, T<sub>J</sub> = 70°C

| I/O Module Input Propagation Delays |                                   |                  | -2 S | peed  | –1 S | peed | Std. | Units |    |
|-------------------------------------|-----------------------------------|------------------|------|-------|------|------|------|-------|----|
| Parameter/Description               |                                   |                  | Min. | Max.  | Min. | Max. | Min. | Max.  | 1  |
| t <sub>INYH</sub>                   | Pad to Y High                     |                  |      | 2.9   |      | 3.3  |      | 3.8   | ns |
| t <sub>INYL</sub>                   | Pad to Y Low                      |                  |      | 2.7   |      | 3.0  |      | 3.5   | ns |
| t <sub>INGH</sub>                   | G to Y High                       |                  |      | 5.0   |      | 5.7  |      | 6.6   | ns |
| t <sub>INGL</sub>                   | G to Y Low                        |                  |      | 4.8   |      | 5.4  |      | 6.3   | ns |
| Input M                             | odule Predicted Input Routing Del | ays <sup>*</sup> | -    |       |      |      | -    | -     |    |
| t <sub>IRD1</sub>                   | FO = 1 Routing Delay              |                  |      | 4.6   |      | 5.1  |      | 6.0   | ns |
| t <sub>IRD2</sub>                   | FO = 2 Routing Delay              |                  |      | 5.2   |      | 5.9  |      | 6.9   | ns |
| t <sub>IRD3</sub>                   | FO = 3 Routing Delay              |                  |      | 5.6   |      | 6.3  |      | 7.4   | ns |
| t <sub>IRD4</sub>                   | FO = 4 Routing Delay              |                  |      | 6.5   |      | 7.3  |      | 8.6   | ns |
| t <sub>IRD8</sub>                   | FO = 8 Routing Delay              |                  |      | 9.4   |      | 10.5 |      | 12.4  | ns |
| Global (                            | Clock Network                     |                  | -    |       |      |      | -    | -     |    |
| t <sub>скн</sub>                    | Input Low to High                 | FO = 32          |      | 10.2  |      | 11.0 |      | 12.8  | ns |
|                                     |                                   | FO = 256         |      | 13.1  |      | 14.6 |      | 17.2  | 1  |
| t <sub>CKL</sub>                    | Input High to Low                 | FO = 32          |      | 10.2  |      | 11.0 |      | 12.8  | ns |
|                                     |                                   | FO = 256         |      | 13.3  |      | 14.9 |      | 17.5  |    |
| t <sub>PWH</sub>                    | Minimum Pulse Width High          | FO = 32          | 5.0  |       | 5.5  |      | 6.6  |       | ns |
|                                     |                                   | FO = 256         | 5.8  |       | 6.4  |      | 7.6  |       |    |
| t <sub>PWL</sub>                    | Minimum Pulse Width Low           | FO = 32          | 5.0  |       | 5.5  |      | 6.6  |       | ns |
|                                     |                                   | FO = 256         | 5.8  |       | 6.4  |      | 7.6  |       |    |
| t <sub>CKSW</sub>                   | Maximum Skew                      | FO = 32          |      | 0.5   |      | 0.5  |      | 0.5   | ns |
|                                     |                                   | FO = 256         |      | 2.5   |      | 2.5  |      | 2.5   |    |
| t <sub>SUEXT</sub>                  | Input Latch External Setup        | FO = 32          | 0.0  |       | 0.0  |      | 0.0  |       | ns |
|                                     |                                   | FO = 256         | 0.0  |       | 0.0  |      | 0.0  |       |    |
| t <sub>HEXT</sub>                   | Input Latch External Hold         | FO = 32          | 7.0  |       | 7.0  |      | 7.0  |       | ns |
|                                     |                                   | FO = 256         | 11.2 |       | 11.2 |      | 11.2 |       |    |
| t <sub>P</sub>                      | Minimum Period                    | FO = 32          | 9.6  |       | 11.2 |      | 13.3 |       | ns |
|                                     |                                   | FO = 256         | 10.6 |       | 12.6 |      | 15.3 |       | ]  |
| f <sub>MAX</sub>                    | Maximum Frequency                 | FO = 32          |      | 105.0 |      | 90.0 |      | 75.0  | ns |
|                                     |                                   | FO = 256         |      | 95.0  |      | 80.0 |      | 65.0  | 1  |

Note: \*These parameters should be used for estimating device performance. Optimization techniques may further reduce delays by 0 to 4 ns. Routing delays are for typical designs across worst-case operating conditions. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment.

A1280A Timing Characteristics (continued)



| TTL Ou            | tput Module Timing <sup>1</sup>   | –2 S | peed | -1 S | peed | Std. | Speed | Units |
|-------------------|-----------------------------------|------|------|------|------|------|-------|-------|
| Parame            | ter/Description                   | Min. | Max. | Min. | Max. | Min. | Max.  |       |
| t <sub>DLH</sub>  | Data to Pad High                  |      | 8.1  |      | 9.0  |      | 10.6  | ns    |
| t <sub>DHL</sub>  | Data to Pad Low                   |      | 10.2 |      | 11.4 |      | 13.4  | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to High              |      | 9.0  |      | 10.0 |      | 11.8  | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to Low               |      | 11.8 |      | 13.2 |      | 15.5  | ns    |
| t <sub>ENHZ</sub> | Enable Pad High to Z              |      | 7.1  |      | 8.0  |      | 9.4   | ns    |
| t <sub>ENLZ</sub> | Enable Pad Low to Z               |      | 8.4  |      | 9.5  |      | 11.1  | ns    |
| t <sub>GLH</sub>  | G to Pad High                     |      | 9.0  |      | 10.2 |      | 11.9  | ns    |
| t <sub>GHL</sub>  | G to Pad Low                      |      | 11.3 |      | 12.7 |      | 14.9  | ns    |
| d <sub>TLH</sub>  | Delta Low to High                 |      | 0.07 |      | 0.08 |      | 0.09  | ns/pF |
| d <sub>THL</sub>  | Delta High to Low                 |      | 0.12 |      | 0.13 |      | 0.16  | ns/pF |
| CMOS              | Output Module Timing <sup>1</sup> |      |      |      |      |      |       |       |
| t <sub>DLH</sub>  | Data to Pad High                  |      | 10.3 |      | 11.5 |      | 13.5  | ns    |
| t <sub>DHL</sub>  | Data to Pad Low                   |      | 8.5  |      | 9.6  |      | 11.2  | ns    |
| t <sub>ENZH</sub> | Enable Pad Z to High              |      | 9.0  |      | 10.0 |      | 11.8  | ns    |
| t <sub>ENZL</sub> | Enable Pad Z to Low               |      | 11.8 |      | 13.2 |      | 15.5  | ns    |
| t <sub>ENHZ</sub> | Enable Pad High to Z              |      | 7.1  |      | 8.0  |      | 9.4   | ns    |
| t <sub>ENLZ</sub> | Enable Pad Low to Z               |      | 8.4  |      | 9.5  |      | 11.1  | ns    |
| t <sub>GLH</sub>  | G to Pad High                     |      | 9.0  |      | 10.2 |      | 11.9  | ns    |
| t <sub>GHL</sub>  | G to Pad Low                      |      | 11.3 |      | 12.7 |      | 14.9  | ns    |
| d <sub>TLH</sub>  | Delta Low to High                 |      | 0.12 |      | 0.13 |      | 0.16  | ns/pF |
| d <sub>THL</sub>  | Delta High to Low                 |      | 0.09 |      | 0.10 |      | 0.12  | ns/pF |

#### Table 2-20 • A1280A Worst-Case Commercial Conditions, VCC = 4.75 V, $T_J = 70^{\circ}C$

Notes:

1. Delays based on 50 pF loading.

2. SSO information can be found at www.microsemi.com/soc/techdocs/appnotes/board\_consideration.aspx.

## **Pin Descriptions**

#### CLKA Clock A (Input)

TTL Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O.

#### CLKB Clock B (Input)

TTL Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O.

#### DCLK Diagnostic Clock (Input)

TTL Clock input for diagnostic probe and device programming. DCLK is active when the MODE pin is High. This pin functions as an I/O when the MODE pin is Low.

#### GND Ground

Low supply voltage.

#### I/O Input/Output (Input, Output)

The I/O pin functions as an input, output, three-state, or bidirectional buffer. Input and output levels are compatible with standard TTL and CMOS specifications. Unused I/O pins are automatically driven Low by the ALS software.

#### MODE Mode (Input)

The MODE pin controls the use of multifunction pins (DCLK, PRA, PRB, SDI). When the MODE pin is High, the special functions are active. When the MODE pin is Low, the pins function as I/Os. To provide Actionprobe capability, the MODE pin should be terminated to GND through a 10K resistor so that the MODE pin can be pulled High when required.

#### NC No Connection

This pin is not connected to circuitry within the device.

#### PRA Probe A (Output)

The Probe A pin is used to output data from any user-defined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe B pin to allow real-time diagnostic output of any signal path within the device. The Probe A pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRA is active when the MODE pin is High. This pin functions as an I/O when the MODE pin is Low.

#### PRB Probe B (Output)

The Probe B pin is used to output data from any user-defined design node within the device. This independent diagnostic pin can be used in conjunction with the Probe A pin to allow real-time diagnostic output of any signal path within the device. The Probe B pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRB is active when the MODE pin is High. This pin functions as an I/O when the MODE pin is Low.

#### SDI Serial Data Input (Input)

Serial data input for diagnostic probe and device programming. SDI is active when the MODE pin is High. This pin functions as an I/O when the MODE pin is Low.

#### SDO Serial Data Output (Output)

Serial data output for diagnostic probe. SDO is active when the MODE pin is High. This pin functions as an I/O when the MODE pin is Low.

#### VCC 5.0 V Supply Voltage

High supply voltage.



| PQ100      |                 | PQ100      |                 |
|------------|-----------------|------------|-----------------|
| Pin Number | A1225A Function | Pin Number | A1225A Function |
| 2          | DCLK, I/O       | 65         | VCC             |
| 4          | MODE            | 66         | VCC             |
| 9          | GND             | 67         | VCC             |
| 16         | VCC             | 72         | GND             |
| 17         | VCC             | 79         | SDI, I/O        |
| 22         | GND             | 84         | GND             |
| 34         | GND             | 87         | PRA, I/O        |
| 40         | VCC             | 89         | CLKA, I/O       |
| 46         | GND             | 90         | VCC             |
| 52         | SDO             | 92         | CLKB, I/O       |
| 57         | GND             | 94         | PRB, I/O        |
| 64         | GND             | 96         | GND             |

- 1. All unlisted pin numbers are user I/Os.
- 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.



| PQ144      |                 | PQ144      |                 |
|------------|-----------------|------------|-----------------|
| Pin Number | A1240A Function | Pin Number | A1240A Function |
| 2          | MODE            | 89         | VCC             |
| 9          | GND             | 90         | VCC             |
| 10         | GND             | 91         | VCC             |
| 11         | GND             | 92         | VCC             |
| 18         | VCC             | 93         | VCC             |
| 19         | VCC             | 100        | GND             |
| 20         | VCC             | 101        | GND             |
| 21         | VCC             | 102        | GND             |
| 28         | GND             | 110        | SDI, I/O        |
| 29         | GND             | 116        | GND             |
| 30         | GND             | 117        | GND             |
| 44         | GND             | 118        | GND             |
| 45         | GND             | 123        | PRA, I/O        |
| 46         | GND             | 125        | CLKA, I/O       |
| 54         | VCC             | 126        | VCC             |
| 55         | VCC             | 127        | VCC             |
| 56         | VCC             | 128        | VCC             |
| 64         | GND             | 130        | CLKB, I/O       |
| 65         | GND             | 132        | PRB, I/O        |
| 71         | SDO             | 136        | GND             |
| 79         | GND             | 137        | GND             |
| 80         | GND             | 138        | GND             |
| 81         | GND             | 144        | DCLK, I/O       |
| 88         | GND             |            |                 |

- 1. All unlisted pin numbers are user I/Os.
- 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.



| TQ176      |                 |                 | TQ176      |                 |                 |
|------------|-----------------|-----------------|------------|-----------------|-----------------|
| Pin Number | A1240A Function | A1280A Function | Pin Number | A1240A Function | A1280A Function |
| 1          | GND             | GND             | 82         | NC              | VCC             |
| 2          | MODE            | MODE            | 86         | NC              | I/O             |
| 8          | NC              | NC              | 87         | SDO             | SDO             |
| 10         | NC              | I/O             | 89         | GND             | GND             |
| 11         | NC              | I/O             | 96         | NC              | I/O             |
| 13         | NC              | VCC             | 97         | NC              | I/O             |
| 18         | GND             | GND             | 101        | NC              | NC              |
| 19         | NC              | I/O             | 103        | NC              | I/O             |
| 20         | NC              | I/O             | 106        | GND             | GND             |
| 22         | NC              | I/O             | 107        | NC              | I/O             |
| 23         | GND             | GND             | 108        | NC              | I/O             |
| 24         | NC              | VCC             | 109        | GND             | GND             |
| 25         | VCC             | VCC             | 110        | VCC             | VCC             |
| 26         | NC              | I/O             | 111        | GND             | GND             |
| 27         | NC              | I/O             | 112        | VCC             | VCC             |
| 28         | VCC             | VCC             | 113        | VCC             | VCC             |
| 29         | NC              | I/O             | 114        | NC              | I/O             |
| 33         | NC              | NC              | 115        | NC              | I/O             |
| 37         | NC              | I/O             | 116        | NC              | VCC             |
| 38         | NC              | NC              | 121        | NC              | NC              |
| 45         | GND             | GND             | 124        | NC              | I/O             |
| 52         | NC              | VCC             | 125        | NC              | I/O             |
| 54         | NC              | I/O             | 126        | NC              | NC              |
| 55         | NC              | I/O             | 133        | GND             | GND             |
| 57         | NC              | NC              | 135        | SDI, I/O        | SDI, I/O        |
| 61         | NC              | I/O             | 136        | NC              | I/O             |
| 64         | NC              | I/O             | 140        | NC              | VCC             |
| 66         | NC              | I/O             | 143        | NC              | I/O             |
| 67         | GND             | GND             | 144        | NC              | I/O             |
| 68         | VCC             | VCC             | 145        | NC              | NC              |
| 74         | NC              | I/O             | 147        | NC              | I/O             |
| 77         | NC              | NC              | 151        | NC              | I/O             |
| 78         | NC              | I/O             | 152        | PRA, I/O        | PRA, I/O        |
| 80         | NC              | I/O             | 154        | CLKA, I/O       | CLKA, I/O       |



## PG100



### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

| PG100      |                 | Р          | PG100           |  |
|------------|-----------------|------------|-----------------|--|
| Pin Number | A1225A Function | Pin Number | A1225A Function |  |
| A4         | PRB, I/O        | E11        | VCC             |  |
| A7         | PRA, I/O        | F3         | VCC             |  |
| B6         | VCC             | F9         | VCC             |  |
| C2         | MODE            | F10        | VCC             |  |
| C3         | DCLK, I/O       | F11        | GND             |  |
| C5         | GND             | G1         | VCC             |  |
| C6         | CLKA, I/O       | G3         | GND             |  |
| C7         | GND             | G9         | GND             |  |
| C8         | SDI, I/O        | J5         | GND             |  |
| D6         | CLKB, I/O       | J7         | GND             |  |
| D10        | GND             | J9         | SDO             |  |
| E3         | GND             | K6         | VCC             |  |

- 1. All unlisted pin numbers are user I/Os.
- 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

| PG132      |                 |  |  |
|------------|-----------------|--|--|
| Pin Number | A1240A Function |  |  |
| A1         | MODE            |  |  |
| B5         | GND             |  |  |
| B6         | CLKB, I/O       |  |  |
| B7         | CLKA, I/O       |  |  |
| B8         | PRA, I/O        |  |  |
| B9         | GND             |  |  |
| B12        | SDI, I/O        |  |  |
| C3         | DCLK, I/O       |  |  |
| C5         | GND             |  |  |
| C6         | PRB, I/O        |  |  |
| C7         | VCC             |  |  |
| C9         | GND             |  |  |
| D7         | VCC             |  |  |
| E3         | GND             |  |  |
| E11        | GND             |  |  |
| E12        | GND             |  |  |
| F4         | GND             |  |  |
| G2         | VCC             |  |  |

| PG132      |                 |  |  |
|------------|-----------------|--|--|
| Pin Number | A1240A Function |  |  |
| G3         | VCC             |  |  |
| G4         | VCC             |  |  |
| G10        | VCC             |  |  |
| G11        | VCC             |  |  |
| G12        | VCC             |  |  |
| G13        | VCC             |  |  |
| H13        | GND             |  |  |
| J2         | GND             |  |  |
| J3         | GND             |  |  |
| J11        | GND             |  |  |
| K7         | VCC             |  |  |
| K12        | GND             |  |  |
| L5         | GND             |  |  |
| L7         | VCC             |  |  |
| L9         | GND             |  |  |
| M9         | GND             |  |  |
| N12        | SDO             |  |  |

- 1. All unlisted pin numbers are user I/Os.
- 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.



## PG176



#### Note

For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx

| PG176      |                 | PG176      |                |
|------------|-----------------|------------|----------------|
| Pin Number | A1280A Function | Pin Number | A1280A Functio |
| A9         | CLKA, I/O       | H3         | VCC            |
| B3         | DCLK, I/O       | H4         | GND            |
| B8         | CLKB, I/O       | H12        | GND            |
| B14        | SDI, I/O        | H13        | VCC            |
| C3         | MODE            | H14        | VCC            |
| C8         | GND             | J4         | VCC            |
| C9         | PRA, I/O        | J12        | GND            |
| D4         | GND             | J13        | GND            |
| D5         | VCC             | J14        | VCC            |
| D6         | GND             | K4         | GND            |
| D7         | PRB, I/O        | K12        | GND            |
| D8         | VCC             | L4         | GND            |
| D10        | GND             | M4         | GND            |
| D11        | VCC             | M5         | VCC            |
| D12        | GND             | M6         | GND            |
| E4         | GND             | M8         | GND            |
| E12        | GND             | M10        | GND            |
| F4         | VCC             | M11        | VCC            |
| F12        | GND             | M12        | GND            |
| G4         | GND             | N8         | VCC            |
| G12        | VCC             | P13        | SDO            |
| H2         | VCC             |            |                |

- 1. All unlisted pin numbers are user I/Os.
- 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND.

# 4 – Datasheet Information

## **List of Changes**

The following table lists critical changes that were made in each version of the datasheet.

| Revision                      | Changes                                                                                                                                                                                                  | Page |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Revision 8<br>(January 2012)  | The ACT 2 datasheet was formatted newly in the style used for current datasheets. The same information is present (other than noted in the list of changes for this revision) but divided into chapters. | N/A  |
|                               | Package names used in Table 1 • ACT 2 Product Family Profile and throughout the document were revised to match standards given in <i>Package Mechanical Drawings</i> (SAR 27395).                        | Ι    |
|                               | The description for SDO pins had earlier been removed from the datasheet and has now been included again, in the "Pin Descriptions" section (SAR 35819).                                                 | 2-21 |
|                               | SDO pin numbers had earlier been removed from package pin assignment tables in the datasheet, and have now been restored to the pin tables (SAR 35819).                                                  | 3-2  |
| Revision 7<br>(June 2006)     | The "Ordering Information" section was revised to include RoHS information.                                                                                                                              | II   |
| Revision 6<br>(December 2000) | In the "PG176" package, pin A3 was incorrectly assigned as CLKA, I/O. A3 is a user I/O. Pin A9 is CLKA, I/O.                                                                                             | 3-21 |