Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 1232 | | Number of Logic Elements/Cells | - | | Total RAM Bits | - | | Number of I/O | 72 | | Number of Gates | 8000 | | Voltage - Supply | 4.5V ~ 5.5V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 84-LCC (J-Lead) | | Supplier Device Package | 84-PLCC (29.31x29.31) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/a1280a-pl84c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Table of Contents** | ACT 2 Family Overview | | |-------------------------------------------------------------------------|------| | General Description | | | Detailed Specifications | | | Operating Conditions | | | Package Thermal Characteristics | | | Power Dissipation | | | ACT 2 Timing Model <sup>1</sup> | | | Pin Descriptions | 2-21 | | Package Pin Assignments | | | PL84 | | | PQ100 | | | PQ144 | | | PQ160 | | | VQ100 | | | CQ172 | | | PG100 | | | PG132 | | | PG176 | | | Datasheet Information | | | List of Changes | 4-1 | | Datasheet Categories | | | Safety Critical, Life Support, and High-Reliability Applications Policy | | # 1 - ACT 2 Family Overview ## **General Description** The ACT 2 family represents Actel's second generation of field programmable gate arrays (FPGAs). The ACT 2 family presents a two-module architecture, consisting of C-modules and S-modules. These modules are optimized for both combinatorial and sequential designs. Based on Actel's patented channeled array architecture, the ACT 2 family provides significant enhancements to gate density and performance while maintaining downward compatibility with the ACT 1 design environment and upward compatibility with the ACT 3 design environment. The devices are implemented in silicon gate, 1.0-μm, two-level metal CMOS, and employ Actel's PLICE® antifuse technology. This revolutionary architecture offers gate array design flexibility, high performance, and fast time-to-production with user programming. The ACT 2 family is supported by the Designer and Designer Advantage Systems, which offers automatic pin assignment, validation of electrical and design rules, automatic placement and routing, timing analysis, user programming, and diagnostic probe capabilities. The systems are supported on the following platforms: 386/486™ PC, Sun™, and HP™ workstations. The systems provide CAE interfaces to the following design environments: Cadence, Viewlogic®, Mentor Graphics®, and OrCAD™. ## **Package Thermal Characteristics** The device junction to case thermal characteristic is $\theta$ jc, and the junction to ambient air characteristic is $\theta$ ja. The thermal characteristics for $\theta$ ja are shown with two different air flow rates. Maximum junction temperature is 150°C. A sample calculation of the absolute maximum power dissipation allowed for a PQ160 package at commercial temperature and still air is as follows: $$\frac{\text{Max. junction temp. (°C)} - \text{Max. ambient temp. (°C)}}{\theta_{\text{ia}}\text{°C/W}} = \frac{150\text{°C} - 70\text{°C}}{33\text{°C/W}} = 2.4 \text{ W}$$ EQ 1 Table 2-4 • Package Thermal Characteristics | Package Type <sup>*</sup> | Pin Count | $\theta_{ extsf{jc}}$ | θ <sub>ja</sub><br>Still Air | $_{ m ja}^{ m heta_{ m ja}}$ 300 ft./min. | Units | |------------------------------------|-----------|-----------------------|------------------------------|--------------------------------------------|-------| | Ceramic Pin Grid Array | 100 | 5 | 35 | 17 | °C/W | | | 132 | 5 | 30 | 15 | °C/W | | | 176 | 8 | 23 | 12 | °C/W | | Ceramic Quad Flatpack | 172 | 8 | 25 | 15 | °C/W | | Plastic Quad Flatpack <sup>1</sup> | 100 | 13 | 48 | 40 | °C/W | | | 144 | 15 | 40 | 32 | °C/W | | | 160 | 15 | 38 | 30 | °C/W | | Plastic Leaded Chip Carrier | 84 | 12 | 37 | 28 | °C/W | | Very Thin Quad Flatpack | 100 | 12 | 43 | 35 | °C/W | | Thin Quad Flatpack | 176 | 15 | 32 | 25 | °C/W | Notes: (Maximum Power in Still Air) - Maximum power dissipation values for PQFP packages are 1.9 W (PQ100), 2.3 W (PQ144), and 2.4 W (PQ160). - 2. Maximum power dissipation for PLCC packages is 2.7 W. - 3. Maximum power dissipation for VQFP packages is 2.3 W. - 4. Maximum power dissipation for TQFP packages is 3.1 W. ## **Power Dissipation** P = [ICC standby + ICCactive] \* VCC + IOL \* VOL \* N + IOH\* (VCC - VOH) \* M EQ2 where: ICC standby is the current flowing when no inputs or outputs are changing ICCactive is the current flowing due to CMOS switching. IOL and IOH are TTL sink/source currents. VOL and VOH are TTL level output voltages. N is the number of outputs driving TTL loads to VOL. M is the number of outputs driving TTL loads to VOH. An accurate determination of N and M is problematical because their values depend on the family type, design details, and on the system I/O. The power can be divided into two components: static and active. ### **Static Power Component** Microsemi FPGAs have small static power components that result in lower power dissipation than PALs or PLDs. By integrating multiple PALs/PLDs into one FPGA, an even greater reduction in board-level power dissipation can be achieved. The power due to standby current is typically a small component of the overall power. Standby power is calculated in Table 2-5 for commercial, worst case conditions. Table 2-5 • Standby Power Calculation | ICC | VCC | Power | |------|--------|---------| | 2 mA | 5.25 V | 10.5 mW | The static power dissipated by TTL loads depends on the number of outputs driving high or low and the DC load current. Again, this value is typically small. For instance, a 32-bit bus sinking 4 mA at 0.33 V will generate 42 mW with all outputs driving low, and 140 mW with all outputs driving high. The actual dissipation will average somewhere between as I/Os switch states with time. ## **Active Power Component** Power dissipation in CMOS devices is usually dominated by the active (dynamic) power dissipation. This component is frequency dependent, a function of the logic and the external I/O. Active power dissipation results from charging internal chip capacitances of the interconnect, unprogrammed antifuses, module inputs, and module outputs, plus external capacitance due to PC board traces and load device inputs. An additional component of the active power dissipation is the totem-pole current in CMOS transistor pairs. The net effect can be associated with an equivalent capacitance that can be combined with frequency and voltage to represent active power dissipation. ## **Equivalent Capacitance** The power dissipated by a CMOS circuit can be expressed by EQ 3. Power ( $$\mu$$ W) = C<sub>EQ</sub> \* VCC<sup>2</sup> \* F EQ3 Where: C<sub>EO</sub> is the equivalent capacitance expressed in pF. VCC is the power supply in volts. F is the switching frequency in MHz. Equivalent capacitance is calculated by measuring ICC active at a specified frequency and voltage for each circuit component of interest. Measurements have been made over a range of frequencies at a fixed value of VCC. Equivalent capacitance is frequency independent so that the results may be used over a wide range of operating conditions. Equivalent capacitance values are shown in Table 2-6. Table 2-6 • CEQ Values for Microsemi FPGAs | Item | CEQ Value | |------------------------------------------------------|-----------| | Modules (C <sub>EQM</sub> ) | 5.8 | | Input Buffers (C <sub>EQI</sub> ) | 12.9 | | Output Buffers (C <sub>EQO</sub> ) | 23.8 | | Routed Array Clock Buffer Loads (C <sub>EQCR</sub> ) | 3.9 | 2-4 Revision 8 ## **Timing Derating Factor (Temperature and Voltage)** Table 2-9 • Timing Derating Factor (Temperature and Voltage) | (Commercial Minimum/Maximum Specification) x | Industrial | | Mili | tary | |----------------------------------------------|------------|------|------|------| | | Min. | Max. | Min. | Max. | | | 0.69 | 1.11 | 0.67 | 1.23 | Table 2-10 • Timing Derating Factor for Designs at Typical Temperature ( $T_J = 25^{\circ}C$ ) and Voltage (5.0 V) | (Commercial Maximum Specification) x | 0.85 | |--------------------------------------|------| |--------------------------------------|------| Table 2-11 • Temperature and Voltage Derating Factors (normalized to Worst-Case Commercial, TJ = 4.75 V, 70°C) | | <b>-55</b> | -40 | 0 | 25 | 70 | 85 | 125 | |------|------------|------|------|------|------|------|------| | 4.50 | 0.75 | 0.79 | 0.86 | 0.92 | 1.06 | 1.11 | 1.23 | | 4.75 | 0.71 | 0.75 | 0.82 | 0.87 | 1.00 | 1.05 | 1.13 | | 5.00 | 0.69 | 0.72 | 0.80 | 0.85 | 0.97 | 1.02 | 1.13 | | 5.25 | 0.68 | 0.69 | 0.77 | 0.82 | 0.95 | 0.98 | 1.09 | | 5.50 | 0.67 | 0.69 | 0.76 | 0.81 | 0.93 | 0.97 | 1.08 | Note: This derating factor applies to all routing and propagation delays. Figure 2-9 • Junction Temperature and Voltage Derating Curves (normalized to Worst-Case Commercial, T<sub>J</sub> = 4.75 V, 70°C) ## **A1225A Timing Characteristics** Table 2-12 • A1225A Worst-Case Commercial Conditions, VCC = 4.75 V, T,I = 70°C | Logic Module Propagation Delays <sup>1</sup> | | –2 S <sub>I</sub> | oeed <sup>3</sup> | -1 Speed | | Std. Speed | | Units | |----------------------------------------------|--------------------------------------------------|-------------------|-------------------|----------|------|------------|------|-------| | Paramete | er/Description | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>PD1</sub> | Single Module | | 3.8 | | 4.3 | | 5.0 | ns | | t <sub>CO</sub> | Sequential Clock to Q | | 3.8 | | 4.3 | | 5.0 | ns | | t <sub>GO</sub> | Latch G to Q | | 3.8 | | 4.3 | | 5.0 | ns | | t <sub>RS</sub> | Flip-Flop (Latch) Reset to Q | | 3.8 | | 4.3 | | 5.0 | ns | | Predicte | d Routing Delays <sup>2</sup> | | | | | | | | | t <sub>RD1</sub> | FO = 1 Routing Delay | | 1.1 | | 1.2 | | 1.4 | ns | | t <sub>RD2</sub> | FO = 2 Routing Delay | | 1.7 | | 1.9 | | 2.2 | ns | | t <sub>RD3</sub> | FO = 3 Routing Delay | | 2.3 | | 2.6 | | 3.0 | ns | | t <sub>RD4</sub> | FO = 4 Routing Delay | | 2.8 | | 3.1 | | 3.7 | ns | | t <sub>RD8</sub> | FO = 8 Routing Delay | | 4.4 | | 4.9 | | 5.8 | ns | | Sequenti | al Timing Characteristics <sup>3,4</sup> | | | | | | | | | t <sub>SUD</sub> | Flip-Flop (Latch) Data Input Setup | 0.4 | | 0.4 | | 0.5 | | ns | | t <sub>HD</sub> | Flip-Flop (Latch) Data Input Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>SUENA</sub> | Flip-Flop (Latch) Enable Setup | 8.0 | | 0.9 | | 1.0 | | ns | | t <sub>HENA</sub> | Flip-Flop (Latch) Enable Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>WCLKA</sub> | Flip-Flop (Latch) Clock Active Pulse Width | 4.5 | | 5.0 | | 6.0 | | ns | | t <sub>WASYN</sub> | Flip-Flop (Latch) Clock Asynchronous Pulse Width | 4.5 | | 5.0 | | 6.0 | | ns | | t <sub>A</sub> | Flip-Flop Clock Input Period | 9.4 | | 11.0 | | 13.0 | | ns | | t <sub>INH</sub> | Input Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSU</sub> | Input Buffer Latch Setup | 0.4 | | 0.4 | | 0.5 | | ns | | t <sub>OUTH</sub> | Output Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>OUTSU</sub> | Output Buffer Latch Setup | 0.4 | | 0.4 | | 0.5 | | ns | | f <sub>MAX</sub> | Flip-Flop (Latch) Clock Frequency | | 105.0 | | 90.0 | | 75.0 | MHz | #### Notes: - 1. For dual-module macros, use $t_{PD1} + t_{RD1} + t_{PDn}$ , $t_{CO} + t_{RD1} + t_{PDn}$ , or $t_{PD1} + t_{RD1} + t_{SUD}$ —whichever is appropriate. - Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. - 3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the DirectTime Analyzer utility. - 4. Setup and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time. 2-12 Revision 8 ## A1225A Timing Characteristics (continued) Table 2-14 • A1225A Worst-Case Commercial Conditions, VCC = 4.75 V, $T_J$ = 70°C | TTL Output Module Timing <sup>1</sup> | | -2 S | peed | –1 S | peed | Std. | Units | | |---------------------------------------|-----------------------------------|------|------|------|------|------|-------|-------| | Parame | ter/Description | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>DLH</sub> | Data to Pad High | | 8.0 | | 9.0 | | 10.6 | ns | | t <sub>DHL</sub> | Data to Pad Low | | 10.1 | | 11.4 | | 13.4 | ns | | t <sub>ENZH</sub> | Enable Pad Z to High | | 8.9 | | 10.0 | | 11.8 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | | 11.6 | | 13.2 | | 15.5 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | | 7.1 | | 8.0 | | 9.4 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | | 8.3 | | 9.5 | | 11.1 | ns | | t <sub>GLH</sub> | G to Pad High | | 8.9 | | 10.2 | | 11.9 | ns | | $t_{GHL}$ | G to Pad Low | | 11.2 | | 12.7 | | 14.9 | ns | | $d_{TLH}$ | Delta Low to High | | 0.07 | | 0.08 | | 0.09 | ns/pF | | $d_THL$ | Delta High to Low | | 0.12 | | 0.13 | | 0.16 | ns/pF | | CMOS | Dutput Module Timing <sup>1</sup> | | | | | | | | | t <sub>DLH</sub> | Data to Pad High | | 10.1 | | 11.5 | | 13.5 | ns | | t <sub>DHL</sub> | Data to Pad Low | | 8.4 | | 9.6 | | 11.2 | ns | | t <sub>ENZH</sub> | Enable Pad Z to High | | 8.9 | | 10.0 | | 11.8 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | | 11.6 | | 13.2 | | 15.5 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | | 7.1 | | 8.0 | | 9.4 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | | 8.3 | | 9.5 | | 11.1 | ns | | t <sub>GLH</sub> | G to Pad High | | 8.9 | | 10.2 | | 11.9 | ns | | t <sub>GHL</sub> | G to Pad Low | | 11.2 | | 12.7 | | 14.9 | ns | | $d_{TLH}$ | Delta Low to High | | 0.12 | | 0.13 | | 0.16 | ns/pF | | d <sub>THL</sub> | Delta High to Low | | 0.09 | | 0.10 | | 0.12 | ns/pF | #### Notes: 2-14 Revision 8 <sup>1.</sup> Delays based on 50 pF loading. <sup>2.</sup> SSO information can be found at www.microsemi.com/soc/techdocs/appnotes/board\_consideration.aspx. ## **A1240A Timing Characteristics** Table 2-15 • A1240A Worst-Case Commercial Conditions, VCC = 4.75 V, T,I = 70°C | Logic Module Propagation Delays <sup>1</sup> | | peed <sup>3</sup> | -1 Speed | | Std. Speed | | Units | |--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------| | r/Description | Min. | Max. | Min. | Max. | Min. | Max. | | | Single Module | | 3.8 | | 4.3 | | 5.0 | ns | | Sequential Clock to Q | | 3.8 | | 4.3 | | 5.0 | ns | | Latch G to Q | | 3.8 | | 4.3 | | 5.0 | ns | | Flip-Flop (Latch) Reset to Q | | 3.8 | | 4.3 | | 5.0 | ns | | Routing Delays <sup>2</sup> | | | | | | | | | FO = 1 Routing Delay | | 1.4 | | 1.5 | | 1.8 | ns | | FO = 2 Routing Delay | | 1.7 | | 2.0 | | 2.3 | ns | | FO = 3 Routing Delay | | 2.3 | | 2.6 | | 3.0 | ns | | FO = 4 Routing Delay | | 3.1 | | 3.5 | | 4.1 | ns | | FO = 8 Routing Delay | | 4.7 | | 5.4 | | 6.3 | ns | | al Timing Characteristics <sup>3,4</sup> | | | | | | | | | Flip-Flop (Latch) Data Input Setup | 0.4 | | 0.4 | | 0.5 | | ns | | Flip-Flop (Latch) Data Input Hold | 0.0 | | 0.0 | | 0.0 | | ns | | Flip-Flop (Latch) Enable Setup | 8.0 | | 0.9 | | 1.0 | | ns | | Flip-Flop (Latch) Enable Hold | 0.0 | | 0.0 | | 0.0 | | ns | | Flip-Flop (Latch) Clock Active Pulse Width | 4.5 | | 6.0 | | 6.5 | | ns | | Flip-Flop (Latch) Clock Asynchronous Pulse Width | 4.5 | | 6.0 | | 6.5 | | ns | | Flip-Flop Clock Input Period | 9.8 | | 12.0 | | 15.0 | | ns | | Input Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | ns | | Input Buffer Latch Setup | 0.4 | | 0.4 | | 0.5 | | ns | | Output Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | ns | | Output Buffer Latch Setup | 0.4 | | 0.4 | | 0.5 | | ns | | Flip-Flop (Latch) Clock Frequency | | 100.0 | | 80.0 | | 66.0 | MHz | | | Single Module Sequential Clock to Q Latch G to Q Flip-Flop (Latch) Reset to Q Routing Delays² FO = 1 Routing Delay FO = 2 Routing Delay FO = 3 Routing Delay FO = 8 Routing Delay FO = 8 Routing Delay Timing Characteristics³,4 Flip-Flop (Latch) Data Input Setup Flip-Flop (Latch) Data Input Hold Flip-Flop (Latch) Enable Setup Flip-Flop (Latch) Clock Active Pulse Width Flip-Flop Clock Input Period Input Buffer Latch Hold Input Buffer Latch Hold Output Buffer Latch Hold Output Buffer Latch Setup | Single Module Sequential Clock to Q Latch G to Q Flip-Flop (Latch) Reset to Q Routing Delays² FO = 1 Routing Delay FO = 2 Routing Delay FO = 3 Routing Delay FO = 8 Routing Delay FO = 8 Routing Delay FIp-Flop (Latch) Data Input Setup Flip-Flop (Latch) Data Input Hold Flip-Flop (Latch) Enable Setup Rip-Flop (Latch) Enable Hold Flip-Flop (Latch) Clock Active Pulse Width Flip-Flop (Latch) Clock Asynchronous Pulse Width Flip-Flop Clock Input Period Input Buffer Latch Hold Output Buffer Latch Hold Output Buffer Latch Hold Output Buffer Latch Hold Output Buffer Latch Hold Output Buffer Latch Setup | Single Module Sequential Clock to Q Latch G to Q Flip-Flop (Latch) Reset to Q Routing Delays² FO = 1 Routing Delay FO = 2 Routing Delay FO = 3 Routing Delay FO = 8 Routing Delay At Timing Characteristics³,4 Flip-Flop (Latch) Data Input Setup Flip-Flop (Latch) Data Input Hold Flip-Flop (Latch) Enable Setup Rip-Flop (Latch) Enable Hold Flip-Flop (Latch) Clock Active Pulse Width Flip-Flop (Latch) Clock Asynchronous Pulse Width Flip-Flop Clock Input Period Input Buffer Latch Hold Output Buffer Latch Hold Output Buffer Latch Setup | Single Module 3.8 Sequential Clock to Q 3.8 Latch G to Q 3.8 Flip-Flop (Latch) Reset to Q 3.8 Routing Delays² 1.4 FO = 1 Routing Delay 1.7 FO = 2 Routing Delay 2.3 FO = 3 Routing Delay 3.1 FO = 8 Routing Delay 4.7 al Timing Characteristics³,4 Flip-Flop (Latch) Data Input Setup 0.4 0.4 Flip-Flop (Latch) Data Input Hold 0.0 0.0 Flip-Flop (Latch) Enable Setup 0.8 0.9 Flip-Flop (Latch) Enable Hold 0.0 0.0 Flip-Flop (Latch) Clock Active Pulse Width 4.5 6.0 Flip-Flop Clock Input Period 9.8 12.0 Input Buffer Latch Hold 0.0 0.0 Input Buffer Latch Setup 0.4 0.4 Output Buffer Latch Setup 0.4 0.4 Output Buffer Latch Setup 0.4 0.4 | Single Module 3.8 4.3 Sequential Clock to Q 3.8 4.3 Latch G to Q 3.8 4.3 Flip-Flop (Latch) Reset to Q 3.8 4.3 Routing Delays² FO = 1 Routing Delay 1.4 1.5 FO = 2 Routing Delay 1.7 2.0 FO = 3 Routing Delay 2.3 2.6 FO = 8 Routing Delay 3.1 3.5 FO = 8 Routing Delay 4.7 5.4 Iniming Characteristics³.4 5.4 4.7 Flip-Flop (Latch) Data Input Setup 0.4 0.4 Flip-Flop (Latch) Data Input Hold 0.0 0.0 Flip-Flop (Latch) Enable Setup 0.8 0.9 Flip-Flop (Latch) Enable Hold 0.0 0.0 Flip-Flop (Latch) Clock Active Pulse Width 4.5 6.0 Flip-Flop (Latch) Clock Asynchronous Pulse Width 4.5 6.0 Flip-Flop Clock Input Period 9.8 12.0 Input Buffer Latch Hold 0.0 0.0 Input Buffer Latch Setup 0.4 0.4 Output Buffer Latch Setup 0.4 0.4 < | Single Module | Single Module | #### Notes: - 1. For dual-module macros, use $t_{PD1} + t_{RD1} + t_{PDn}$ , $t_{CO} + t_{RD1} + t_{PDn}$ , or $t_{PD1} + t_{RD1} + t_{SUD}$ —whichever is appropriate. - Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. - 3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the DirectTime Analyzer utility. - 4. Setup and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time. ## A1240A Timing Characteristics (continued) Table 2-17 • A1240A Worst-Case Commercial Conditions, VCC = 4.75 V, $T_J$ = 70°C | TTL Output Module Timing <sup>1</sup> | | -2 S | peed | –1 S | peed | Std. | Units | | |---------------------------------------|-----------------------------------|------|------|------|------|------|-------|-------| | Parame | ter/Description | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>DLH</sub> | Data to Pad High | | 8.0 | | 9.0 | | 10.6 | ns | | t <sub>DHL</sub> | Data to Pad Low | | 10.1 | | 11.4 | | 13.4 | ns | | t <sub>ENZH</sub> | Enable Pad Z to High | | 8.9 | | 10.0 | | 11.8 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | | 11.7 | | 13.2 | | 15.5 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | | 7.1 | | 8.0 | | 9.4 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | | 8.4 | | 9.5 | | 11.1 | ns | | t <sub>GLH</sub> | G to Pad High | | 9.0 | | 10.2 | | 11.9 | ns | | t <sub>GHL</sub> | G to Pad Low | | 11.2 | | 12.7 | | 14.9 | ns | | $d_{TLH}$ | Delta Low to High | | 0.07 | | 0.08 | | 0.09 | ns/pF | | $d_{THL}$ | Delta High to Low | | 0.12 | | 0.13 | | 0.16 | ns/pF | | CMOS ( | Output Module Timing <sup>1</sup> | • | | | | | | | | t <sub>DLH</sub> | Data to Pad High | | 10.2 | | 11.5 | | 13.5 | ns | | t <sub>DHL</sub> | Data to Pad Low | | 8.4 | | 9.6 | | 11.2 | ns | | t <sub>ENZH</sub> | Enable Pad Z to High | | 8.9 | | 10.0 | | 11.8 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | | 11.7 | | 13.2 | | 15.5 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | | 7.1 | | 8.0 | | 9.4 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | | 8.4 | | 9.5 | | 11.1 | ns | | t <sub>GLH</sub> | G to Pad High | | 9.0 | | 10.2 | | 11.9 | ns | | t <sub>GHL</sub> | G to Pad Low | | 11.2 | | 12.7 | | 14.9 | ns | | $d_{TLH}$ | Delta Low to High | | 0.12 | | 0.13 | | 0.16 | ns/pF | | d <sub>THL</sub> | Delta High to Low | | 0.09 | | 0.10 | | 0.12 | ns/pF | #### Notes: - 1. Delays based on 50 pF loading. - 2. SSO information can be found at www.microsemi.com/soc/techdocs/appnotes/board\_consideration.aspx. Table 2-20 • A1280A Worst-Case Commercial Conditions, VCC = 4.75 V, $T_J$ = 70°C | TTL Output Module Timing <sup>1</sup> Parameter/Description | | -2 S | peed | -1 Speed | | Std. Speed | | Units | |-------------------------------------------------------------|-----------------------------------|------|------|----------|------|------------|------|-------| | | | Min. | Max. | Min. | Max. | Min. | Max. | | | t <sub>DLH</sub> | Data to Pad High | | 8.1 | | 9.0 | | 10.6 | ns | | t <sub>DHL</sub> | Data to Pad Low | | 10.2 | | 11.4 | | 13.4 | ns | | t <sub>ENZH</sub> | Enable Pad Z to High | | 9.0 | | 10.0 | | 11.8 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | | 11.8 | | 13.2 | | 15.5 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | | 7.1 | | 8.0 | | 9.4 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | | 8.4 | | 9.5 | | 11.1 | ns | | t <sub>GLH</sub> | G to Pad High | | 9.0 | | 10.2 | | 11.9 | ns | | t <sub>GHL</sub> | G to Pad Low | | 11.3 | | 12.7 | | 14.9 | ns | | $d_{TLH}$ | Delta Low to High | | 0.07 | | 0.08 | | 0.09 | ns/pF | | $d_{THL}$ | Delta High to Low | | 0.12 | | 0.13 | | 0.16 | ns/pF | | CMOS | Output Module Timing <sup>1</sup> | | | | | | | | | t <sub>DLH</sub> | Data to Pad High | | 10.3 | | 11.5 | | 13.5 | ns | | t <sub>DHL</sub> | Data to Pad Low | | 8.5 | | 9.6 | | 11.2 | ns | | t <sub>ENZH</sub> | Enable Pad Z to High | | 9.0 | | 10.0 | | 11.8 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | | 11.8 | | 13.2 | | 15.5 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | | 7.1 | | 8.0 | | 9.4 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | | 8.4 | | 9.5 | | 11.1 | ns | | t <sub>GLH</sub> | G to Pad High | | 9.0 | | 10.2 | | 11.9 | ns | | t <sub>GHL</sub> | G to Pad Low | | 11.3 | | 12.7 | | 14.9 | ns | | d <sub>TLH</sub> | Delta Low to High | | 0.12 | | 0.13 | | 0.16 | ns/pF | | d <sub>THL</sub> | Delta High to Low | | 0.09 | | 0.10 | | 0.12 | ns/pF | - 1. Delays based on 50 pF loading. - 2. SSO information can be found at www.microsemi.com/soc/techdocs/appnotes/board\_consideration.aspx. 2-20 Revision 8 ## **PQ160** Note: This is the top view of the package #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx | PQ160 | | | | | |------------|-----------------|--|--|--| | Pin Number | A1280A Function | | | | | 2 | DCLK, I/O | | | | | 6 | VCC | | | | | 11 | GND | | | | | 16 | PRB, I/O | | | | | 18 | CLKB, I/O | | | | | 20 | VCC | | | | | 21 | CLKA, I/O | | | | | 23 | PRA, I/O | | | | | 30 | GND | | | | | 35 | VCC | | | | | 38 | SDI, I/O | | | | | 40 | GND | | | | | 44 | GND | | | | | 49 | GND | | | | | 54 | VCC | | | | | 57 | VCC | | | | | 58 | VCC | | | | | 59 | GND | | | | | 60 | VCC | | | | | 61 | GND | | | | | 64 | GND | | | | | PQ160 | | | | | |------------|-----------------|--|--|--| | Pin Number | A1280A Function | | | | | 69 | GND | | | | | 80 | GND | | | | | 82 | SDO | | | | | 86 | VCC | | | | | 89 | GN | | | | | 98 | GND | | | | | 99 | GND | | | | | 109 | GND | | | | | 114 | VCC | | | | | 120 | GND | | | | | 125 | GND | | | | | 130 | GND | | | | | 135 | VCC | | | | | 138 | VCC | | | | | 139 | VCC | | | | | 140 | GND | | | | | 145 | GND | | | | | 150 | VCC | | | | | 155 | GND | | | | | 159 | MODE | | | | | 160 | GND | | | | - 1. All unlisted pin numbers are user I/Os. - 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. 3-8 Revision 8 ## **TQ176** #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx | CQ172 | | | | | |------------|-----------------|--|--|--| | Pin Number | A1280A Function | | | | | 1 | MODE | | | | | 7 | GND | | | | | 12 | VCC | | | | | 17 | GND | | | | | 22 | GND | | | | | 23 | VCC | | | | | 24 | VCC | | | | | 27 | VCC | | | | | 32 | GND | | | | | 37 | GND | | | | | 50 | VCC | | | | | 55 | GND | | | | | 65 | GND | | | | | 66 | VCC | | | | | 75 | GND | | | | | 80 | VCC | | | | | 85 | SDO | | | | | 98 | GND | | | | | 103 | GND | | | | | 106 | GND | | | | | CQ172 | | | | | |------------|-----------------|--|--|--| | Pin Number | A1280A Function | | | | | 107 | VCC | | | | | 108 | GND | | | | | 109 | VCC | | | | | 110 | VCC | | | | | 113 | VCC | | | | | 118 | GND | | | | | 123 | GND | | | | | 131 | SDI, I/O | | | | | 136 | VCC | | | | | 141 | GND | | | | | 148 | PRA, I/O | | | | | 150 | CLKA, I/O | | | | | 151 | VCC | | | | | 152 | GND | | | | | 154 | CLKB, I/O | | | | | 156 | PRB, I/O | | | | | 161 | GND | | | | | 166 | VCC | | | | | 171 | DCLK, I/O | | | | - 1. All unlisted pin numbers are user I/Os. - 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. | PG100 | | | | | |------------|-----------------|--|--|--| | Pin Number | A1225A Function | | | | | A4 | PRB, I/O | | | | | A7 | PRA, I/O | | | | | B6 | VCC | | | | | C2 | MODE | | | | | C3 | DCLK, I/O | | | | | C5 | GND | | | | | C6 | CLKA, I/O | | | | | C7 | GND | | | | | C8 | SDI, I/O | | | | | D6 | CLKB, I/O | | | | | D10 | GND | | | | | E3 | GND | | | | | PG100 | | | | | |------------|-----------------|--|--|--| | Pin Number | A1225A Function | | | | | E11 | VCC | | | | | F3 | VCC | | | | | F9 | VCC | | | | | F10 | VCC | | | | | F11 | GND | | | | | G1 | VCC | | | | | G3 | GND | | | | | G9 | GND | | | | | J5 | GND | | | | | J7 | GND | | | | | J9 | SDO | | | | | K6 | VCC | | | | - 1. All unlisted pin numbers are user I/Os. - 2. MODE pin should be terminated to GND through a 10K resistor to enable Actionprobe usage; otherwise it can be terminated directly to GND. ## **PG132** Orientation Pin #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx 3-18 Revision 8 ## **PG176** #### Note For Package Manufacturing and Environmental information, visit the Resource Center at http://www.microsemi.com/soc/products/solutions/package/docs.aspx 3-20 Revision 8 ## **Datasheet Categories** #### **Categories** In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows: #### **Product Brief** The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information. #### Advance This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized. #### **Preliminary** The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible. #### Production This version contains information that is considered to be final. #### **Export Administration Regulations (EAR)** The products described in this document are subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States. # Safety Critical, Life Support, and High-Reliability Applications Policy The products described in this advance status document may not have completed the Microsemi qualification process. Products may be amended or enhanced during the product introduction and qualification process, resulting in changes in device functionality or performance. It is the responsibility of each customer to ensure the fitness of any product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life-support, and other high-reliability applications. Consult the Microsemi SoC Products Group Terms and Conditions for specific liability exclusions relating to life-support applications. A reliability report covering all of the SoC Products Group's products is available at http://www.microsemi.com/soc/documents/ORT\_Report.pdf. Microsemi also offers a variety of enhanced qualification and lot acceptance screening procedures. Contact your local sales office for additional reliability information. 4-2 Revision 8