



Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | LINbus, UART/USART                                                         |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 6                                                                          |
| Program Memory Size        | 3.5KB (2K x 14)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 256 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 4x10b; D/A 1x5b                                                        |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 8-TSSOP, 8-MSOP (0.118", 3.00mm Width)                                     |
| Supplier Device Package    | 8-MSOP                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic12lf1572-i-ms |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com**. We welcome your feedback.

### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS3000000A is version A of document DS30000000).

### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

NOTES:

### 6.2.1 BOR IS ALWAYS ON

When the BORENx bits of the Configuration Words are programmed to '11', the BOR is always on. The device start-up will be delayed until the BOR is ready and VDD is higher than the BOR threshold.

BOR protection is active during Sleep. The BOR does not delay wake-up from Sleep.

### 6.2.2 BOR IS OFF IN SLEEP

When the BORENx bits of the Configuration Words are programmed to '10', the BOR is on, except in Sleep. The device start-up will be delayed until the BOR is ready and VDD is higher than the BOR threshold. BOR protection is not active during Sleep. The device wake-up will be delayed until the BOR is ready.

# 6.2.3 BOR CONTROLLED BY SOFTWARE

When the BORENx bits of the Configuration Words are programmed to '01', the BOR is controlled by the SBOREN bit of the BORCON register. The device start-up is not delayed by the BOR ready condition or the VDD level.

BOR protection begins as soon as the BOR circuit is ready. The status of the BOR circuit is reflected in the BORRDY bit of the BORCON register.

BOR protection is unchanged by Sleep.



FIGURE 6-2: BROWN-OUT SITUATIONS

#### **Power Control (PCON) Register** 6.13

The Power Control (PCON) register contains flag bits to differentiate between a:

- Power-on Reset (POR)
- Brown-out Reset (BOR)
- RESET Instruction Reset (RI)
- MCLR Reset (RMCLR)
- Watchdog Timer Reset (RWDT)
- Stack Underflow Reset (STKUNF)
- Stack Overflow Reset (STKOVF)

The PCON register bits are shown in Register 6-2.

#### 6.14 **Register Definitions: Power Control**

#### \_\_\_\_\_ DOON DOWED CONTROL DECISTED

| REGISTER         | 5-2: PCO                                                                                    | N: POWER C                     | CONTROL RE                          | GISTER            |                   |                  |                 |
|------------------|---------------------------------------------------------------------------------------------|--------------------------------|-------------------------------------|-------------------|-------------------|------------------|-----------------|
| R/W/HS-0/q       | R/W/HS-0/q                                                                                  | U-0                            | R/W/HC-1/q                          | R/W/HC-1/q        | R/W/HC-1/q        | R/W/HC-q/u       | R/W/HC-q/u      |
| STKOVF           | STKUNF                                                                                      | —                              | RWDT                                | RMCLR             | RI                | POR              | BOR             |
| bit 7            |                                                                                             |                                |                                     |                   |                   |                  | bit 0           |
|                  |                                                                                             |                                |                                     |                   |                   |                  |                 |
| Legend:          |                                                                                             | HC = Hardwa                    | e Clearable bit                     | HS = Hardwa       | re Settable bit   |                  |                 |
| R = Readable     | e bit                                                                                       | W = Writable                   | bit                                 | U = Unimpler      | mented bit, read  | as '0'           |                 |
| u = Bit is uncl  | nanged                                                                                      | x = Bit is unkr                | nown                                | -n/n = Value a    | at POR and BO     | R/Value at all c | ther Resets     |
| '1' = Bit is set |                                                                                             | '0' = Bit is cle               | ared                                | q = Value dep     | pends on condit   | ion              |                 |
|                  |                                                                                             |                                |                                     |                   |                   |                  |                 |
| bit 7            | STKOVF: St                                                                                  | ack Overflow F                 | Reset Flag bit                      |                   |                   |                  |                 |
|                  | 1 = A Stack                                                                                 | Overflow Rese                  | et occurred                         |                   |                   |                  |                 |
|                  | 0 = A Stack                                                                                 | Overflow Rese                  | t has not occurr                    | ed or is cleared  | d by firmware     |                  |                 |
| bit 6            | STKUNF: St                                                                                  | ack Underflow                  | Reset Flag bit                      |                   |                   |                  |                 |
|                  | 1 = A Stack                                                                                 | Underflow Res                  | set occurred                        |                   | ad by firmer ware |                  |                 |
| h:+ C            |                                                                                             | Undernow Res                   |                                     | fred or is cleare | ed by inniware    |                  |                 |
| DIT 5            |                                                                                             | nteo: Read as                  |                                     |                   |                   |                  |                 |
| DIT 4            |                                                                                             | chaog Timer Re                 | eset Flag bit                       | und on in out hu  | . <b>E</b>        |                  |                 |
|                  | $\perp$ = A Watch<br>0 = A Watch                                                            | dog Timer Res<br>dog Timer Res | et has not occur<br>et has occurred | (cleared by ha    | rdware)           |                  |                 |
| bit 3            | RMCLR: MC                                                                                   | CLR Reset Flag                 | bit                                 | ( <b>)</b>        | ,                 |                  |                 |
|                  | 1 = A MCLR                                                                                  | Reset has not                  | occurred or is s                    | et by firmware    |                   |                  |                 |
|                  | 0 = A MCLR                                                                                  | Reset has occ                  | urred (cleared b                    | y hardware)       |                   |                  |                 |
| bit 2            | RI: RESET I                                                                                 | struction Flag                 | bit                                 |                   |                   |                  |                 |
|                  | 1 = A RESET                                                                                 | instruction ha                 | s not been exec                     | uted or set by f  | irmware           |                  |                 |
|                  | 0 = A RESET                                                                                 | r instruction ha               | s been executed                     | I (cleared by ha  | ardware)          |                  |                 |
| bit 1            | POR: Power                                                                                  | -on Reset Stat                 | us bit                              |                   |                   |                  |                 |
|                  | 1 = No Powe                                                                                 | er-on Reset oco                | curred                              | ot in coffuero a  | fter e Dewer en   | Deast assure     |                 |
| <b>h</b> # 0     | $\overline{\mathbf{D}} = \mathbf{A} \mathbf{P} \mathbf{O} \mathbf{W} \mathbf{e} \mathbf{I}$ |                                | ineu (must be s                     | et in soltware a  | aller a Power-or  | Reset occurs     | )               |
|                  |                                                                                             | i-out Reset Sta                |                                     |                   |                   |                  |                 |
|                  | 1 = A Brown-                                                                                | out Reset occur                | red (must be set                    | in software after | a Power-on Res    | set or Brown-ou  | t Reset occurs) |

| -            |                                   |             |                   |                 |                |                  |                  |             |
|--------------|-----------------------------------|-------------|-------------------|-----------------|----------------|------------------|------------------|-------------|
| U-0          |                                   | U-0         | R/W-0/0           | U-0             | U-0            | U-0              | U-0              | U-0         |
| —            |                                   | —           | C1IE              | _               | —              | _                | —                | —           |
| bit 7        |                                   |             |                   |                 |                |                  |                  | bit 0       |
|              |                                   |             |                   |                 |                |                  |                  |             |
| Legend:      |                                   |             |                   |                 |                |                  |                  |             |
| R = Read     | able bit                          |             | W = Writable      | bit             |                |                  |                  |             |
| u = Bit is   | unchange                          | ed          | x = Bit is unkn   | iown            | U = Unimpler   | mented bit, read | as '0'           |             |
| '1' = Bit is | s set                             |             | '0' = Bit is clea | ared            | -n/n = Value a | at POR and BOI   | R/Value at all o | ther Resets |
|              |                                   |             |                   |                 |                |                  |                  |             |
| bit 7-6      | Un                                | implemen    | ted: Read as '    | )'              |                |                  |                  |             |
| bit 5        | C1                                | IE: Compa   | rator C1 Interru  | upt Enable bit  |                |                  |                  |             |
|              | 1 =                               | Enables t   | he Comparato      | r C1 interrupt  |                |                  |                  |             |
|              | 0 =                               | Disables    | the Comparato     | or C1 interrupt |                |                  |                  |             |
| bit 4-0      | it 4-0 Unimplemented: Read as '0' |             |                   |                 |                |                  |                  |             |
|              |                                   |             |                   |                 |                |                  |                  |             |
| Note:        | Bit PEIE                          | E of the IN | CON register      | must be         |                |                  |                  |             |
|              | set to e                          | nable any p | peripheral interi | rupt.           |                |                  |                  |             |
|              |                                   |             |                   |                 |                |                  |                  |             |

## REGISTER 7-3: PIE2: PERIPHERAL INTERRUPT ENABLE REGISTER 2

# 10.0 FLASH PROGRAM MEMORY CONTROL

The Flash program memory is readable and writable during normal operation over the full VDD range. Program memory is indirectly addressed using Special Function Registers (SFRs). The SFRs used to access program memory are:

- PMCON1
- PMCON2
- PMDATL
- PMDATH
- PMADRL
- PMADRH

When accessing the program memory, the PMDATH:PMDATL register pair forms a 2-byte word that holds the 14-bit data for read/write, and the PMADRH:PMADRL register pair forms a 2-byte word that holds the 15-bit address of the program memory location being read.

The write time is controlled by an on-chip timer. The write/erase voltages are generated by an on-chip charge pump.

The Flash program memory can be protected in two ways; by code protection (CP bit in the Configuration Words) and write protection (WRT<1:0> bits in the Configuration Words).

Code protection  $\overline{(CP} = 0)$  disables access, reading and writing, to the Flash program memory via external device programmers. Code protection does not affect the self-write and erase functionality. Code protection can only be reset by a device programmer performing a bulk erase to the device, clearing all Flash program memory, Configuration bits and User IDs.<sup>(1)</sup>

Write protection prohibits self-write and erase to a portion or all of the Flash program memory as defined by the bits WRT<1:0>. Write protection does not affect a device programmers ability to read, write or erase the device.

**Note 1:** Code protection of the entire Flash program memory array is enabled by clearing the  $\overline{CP}$  bit of the Configuration Words.

## 10.1 PMADRL and PMADRH Registers

The PMADRH:PMADRL register pair can address up to a maximum of 16K words of program memory. When selecting a program address value, the MSB of the address is written to the PMADRH register and the LSB is written to the PMADRL register.

### 10.1.1 PMCON1 AND PMCON2 REGISTERS

PMCON1 is the control register for Flash program memory accesses.

Control bits, RD and WR, initiate read and write, respectively. These bits cannot be cleared, only set, in software. They are cleared by hardware at completion of the read or write operation. The inability to clear the WR bit in software prevents the accidental, premature termination of a write operation.

The WREN bit, when set, will allow a write operation to occur. On power-up, the WREN bit is clear. The WRERR bit is set when a write operation is interrupted by a Reset during normal operation. In these situations, following Reset, the user can check the WRERR bit and execute the appropriate error handling routine.

The PMCON2 register is a write-only register. Attempting to read the PMCON2 register will return all '0's.

To enable writes to the program memory, a specific pattern (the unlock sequence), must be written to the PMCON2 register. The required unlock sequence prevents inadvertent writes to the program memory write latches and Flash program memory.

# 10.2 Flash Program Memory Overview

It is important to understand the Flash program memory structure for erase and programming operations. Flash program memory is arranged in rows. A row consists of a fixed number of 14-bit program memory words. A row is the minimum size that can be erased by user software.

After a row has been erased, the user can reprogram all or a portion of this row. Data to be written into the program memory row is written to 14-bit wide data write latches. These write latches are not directly accessible to the user, but may be loaded via sequential writes to the PMDATH:PMDATL register pair.

Note: If the user wants to modify only a portion of a previously programmed row, then the contents of the entire row must be read and saved in RAM prior to the erase. Then, new data and retained data can be written into the write latches to reprogram the row of Flash program memory. However, any unprogrammed locations can be written without first erasing the row. In this case, it is not necessary to save and rewrite the other previously programmed locations.

# 10.4 User ID, Device ID and Configuration Word Access

Instead of accessing program memory, the User IDs, Device ID/Revision ID and Configuration Words can be accessed when CFGS = 1 in the PMCON1 register. This is the region that would be pointed to by PC<15> = 1, but not all addresses are accessible. Different access may exist for reads and writes. Refer to Table 10-2. When read access is initiated on an address outside the parameters listed in Table 10-2, the PMDATH:PMDATL register pair is cleared, reading back '0's.

### TABLE 10-2: USER ID, DEVICE ID AND CONFIGURATION WORD ACCESS (CFGS = 1)

| Address     | Function                    | Read Access | Write Access |
|-------------|-----------------------------|-------------|--------------|
| 8000h-8003h | User IDs                    | Yes         | Yes          |
| 8006h/8005h | Device ID/Revision ID       | Yes         | No           |
| 8007h-8008h | Configuration Words 1 and 2 | Yes         | No           |

### EXAMPLE 10-4: CONFIGURATION WORD AND DEVICE ID ACCESS

\* This code block will read 1 word of program memory at the memory address:

\* PROG\_ADDR\_LO (must be 00h-08h) data will be returned in the variables;

\* PROG\_DATA\_HI, PROG\_DATA\_LO

| BANKSEL | PMADRL       | ; | Select correct Bank        |
|---------|--------------|---|----------------------------|
| MOVLW   | PROG_ADDR_LO | ; |                            |
| MOVWF   | PMADRL       | ; | Store LSB of address       |
| CLRF    | PMADRH       | ; | Clear MSB of address       |
|         |              |   |                            |
| BSF     | PMCON1,CFGS  | ; | Select Configuration Space |
| BCF     | INTCON,GIE   | ; | Disable interrupts         |
| BSF     | PMCON1,RD    | ; | Initiate read              |
| NOP     |              | ; | Executed (See Figure 10-2) |
| NOP     |              | ; | Ignored (See Figure 10-2)  |
| BSF     | INTCON,GIE   | ; | Restore interrupts         |
|         |              |   |                            |
| MOVF    | PMDATL,W     | ; | Get LSB of word            |
| MOVWF   | PROG_DATA_LO | ; | Store in user location     |
| MOVF    | PMDATH,W     | ; | Get MSB of word            |
| MOVWF   | PROG_DATA_HI | ; | Store in user location     |
|         |              |   |                            |

# 11.0 I/O PORTS

Each port has three standard registers for its operation. These registers are:

- TRISx registers (Data Direction)
- PORTx registers (reads the levels on the pins of the device)
- LATx registers (Output Latch)
- INLVLx (Input Level Control)
- ODCONx registers (Open-Drain Control)
- SLRCONx registers (Slew Rate Control)

Some ports may have one or more of the following additional registers. These registers are:

- ANSELx (Analog Select)
- WPUx (Weak Pull-up)

In general, when a peripheral is enabled on a port pin, that pin cannot be used as a general purpose output. However, the pin can still be read.

### TABLE 11-1: PORT AVAILABILITY PER DEVICE

| Device        | PORTA |
|---------------|-------|
| PIC12(L)F1571 | •     |
| PIC12(L)F1572 | •     |

The Data Latch (LATx registers) is useful for Read-Modify-Write operations on the value that the I/O pins are driving.

A write operation to the LATx register has the same effect as a write to the corresponding PORTx register. A read of the LATx register reads the values held in the I/O port latches, while a read of the PORTx register reads the actual I/O pin value.

Ports that support analog inputs have an associated ANSELx register. When an ANSELx bit is set, the digital input buffer associated with that bit is disabled. Disabling the input buffer prevents analog signal levels on the pin between a logic high and low from causing excessive current in the logic input circuitry. A simplified model of a generic I/O port, without the interfaces to other peripherals, is shown in Figure 11-1.

### FIGURE 11-1: GENERIC I/O PORT OPERATION



NOTES:

#### 19.6 **Timer1 Interrupt**

The Timer1 register pair (TMR1H:TMR1L) increments to FFFFh and rolls over to 0000h. When Timer1 rolls over, the Timer1 interrupt flag bit of the PIR1 register is set. To enable the interrupt on rollover, you must set these bits:

- TMR1ON bit of the T1CON register
- TMR1IE bit of the PIE1 register
- · PEIE bit of the INTCON register
- GIE bit of the INTCON register

The interrupt is cleared by clearing the TMR1IF bit in the Interrupt Service Routine.

The TMR1H:TMR1L register pair and the Note: TMR1IF bit should be cleared before enabling interrupts.

#### 19.7 **Timer1 Operation During Sleep**

Timer1 can only operate during Sleep when set up in Asynchronous Counter mode. In this mode, an external crystal or clock source can be used to increment the counter. To set up the timer to wake the device:

- · TMR1ON bit of the T1CON register must be set
- TMR1IE bit of the PIE1 register must be set
- · PEIE bit of the INTCON register must be set
- T1SYNC bit of the T1CON register must be set
- · TMR1CS bits of the T1CON register must be configured

| FIGURE 19-2: | TIMER1 INCREMENTING EDGE |
|--------------|--------------------------|
| FIGURE 19-2. |                          |



The device will wake-up on an overflow and execute the next instructions. If the GIE bit of the INTCON register is set, the device will call the Interrupt Service Routine.

Timer1 oscillator will continue to operate in Sleep regardless of the T1SYNC bit setting.

#### ALTERNATE PIN LOCATIONS 19.7.1

This module incorporates I/O pins that can be moved to other locations with the use of the Alternate Pin Function register, APFCON. To determine which pins can be moved and what their default locations are upon a Reset, see Section 11.1 "Alternate Pin Function" for more information.

# 21.4 EUSART Baud Rate Generator (BRG)

The Baud Rate Generator (BRG) is an 8-bit or 16-bit timer that is dedicated to the support of both the asynchronous and synchronous EUSART operation. By default, the BRG operates in 8-bit mode. Setting the BRG16 bit of the BAUDCON register selects 16-bit mode.

The SPBRGH/SPBRGL register pair determines the period of the free-running baud rate timer. In Asynchronous mode, the multiplier of the baud rate period is determined by both the BRGH bit of the TXSTA register and the BRG16 bit of the BAUDCON register. In Synchronous mode, the BRGH bit is ignored.

Table 21-3 contains the formulas for determining the baud rate. Example 21-1 provides a sample calculation for determining the baud rate and baud rate error.

Typical baud rates and error values for various Asynchronous modes have been computed for your convenience and are shown in Table 21-3. It may be advantageous to use the high baud rate (BRGH = 1) or the 16-bit BRG (BRG16 = 1) to reduce the baud rate error. The 16-bit BRG mode is used to achieve slow baud rates for fast oscillator frequencies.

Writing a new value to the SPBRGH/SPBRGL register pair causes the BRG timer to be reset (or cleared). This ensures that the BRG does not wait for a timer overflow before outputting the new baud rate.

If the system clock is changed during an active receive operation, a receive error or data loss may result. To avoid this problem, check the status of the RCIDL bit to make sure that the receive operation is Idle before changing the system clock.

# EXAMPLE 21-1: CALCULATING BAUD RATE ERROR

For a device with Fosc of 16 MHz, desired baud rate of 9600, Asynchronous mode, 8-bit BRG:

 $Desired Baud Rate = \frac{Fosc}{64([SPBRGH:SPBRGL] + 1)}$ Solving for SPBRGH:SPBRGL:  $\frac{Fosc}{Desired Baud Rate}$ 

 $X = \frac{\overline{Desired Baud Rate}}{64} - 1$  $= \frac{\frac{16000000}{9600}}{64} - 1$ = [25.042] = 25Calculated Baud Rate =  $\frac{16000000}{64(25+1)}$ = 9615Error =  $\frac{Calc. Baud Rate - Desired Baud Rate}{Desired Baud Rate}$  $= \frac{(9615 - 9600)}{9600} = 0.16\%$ 

### 21.4.1 AUTO-BAUD DETECT

The EUSART module supports automatic detection and calibration of the baud rate.

In the Auto-Baud Detect (ABD) mode, the clock to the BRG is reversed. Rather than the BRG clocking the incoming RX signal, the RX signal is timing the BRG. The Baud Rate Generator is used to time the period of a received 55h (ASCII "U"), which is the Sync character for the LIN bus. The unique feature of this character is that it has five rising edges, including the Stop bit edge.

Setting the ABDEN bit of the BAUDCON register starts the auto-baud calibration sequence (Figure 21-6). While the ABD sequence takes place, the EUSART state machine is held in Idle. On the first rising edge of the receive line, after the Start bit, the SPBRG begins counting up using the BRG counter clock as shown in Table 21-6. The fifth rising edge will occur on the RX pin at the end of the eighth bit period. At that time, an accumulated value totaling the proper BRG period is left in the SPBRGH/SPBRGL register pair, the ABDEN bit is automatically cleared and the RCIF interrupt flag is set. The value in the RCREG needs to be read to clear the RCIF interrupt. RCREG content should be discarded. When calibrating for modes that do not use the SPBRGH register, the user can verify that the SPBRGL register did not overflow by checking for 00h in the SPBRGH register.

The BRG auto-baud clock is determined by the BRG16 and BRGH bits, as shown in Table 21-6. During ABD, both the SPBRGH and SPBRGL registers are used as a 16-bit counter, independent of the BRG16 bit setting. While calibrating the baud rate period, the SPBRGH and SPBRGL registers are clocked at 1/8th the BRG base clock rate. The resulting byte measurement is the average bit time when clocked at full speed.

- Note 1: If the WUE bit is set with the ABDEN bit, Auto-Baud Detection will occur on the byte <u>following</u> the Break character (see Section 21.4.3 "Auto-Wake-up on Break").
  - 2: It is up to the user to determine that the incoming character baud rate is within the range of the selected BRG clock source. Some combinations of oscillator frequency and EUSART baud rates are not possible.
  - **3:** During the auto-baud process, the auto-baud counter starts counting at 1. Upon completion of the auto-baud sequence, to achieve maximum accuracy, subtract 1 from the SPBRGH:SPBRGL register pair.

| TABLE 21-6. | BRG COUNTER | CLOCK RATES |
|-------------|-------------|-------------|
| IADLL ZI-0. | DIG COUNTER | CLOCK NAILS |

| BRG16 | BRGH | BRG Base<br>Clock | BRG ABD<br>Clock |
|-------|------|-------------------|------------------|
| 0     | 0    | Fosc/64           | Fosc/512         |
| 0     | 1    | Fosc/16           | Fosc/128         |
| 1     | 0    | Fosc/16           | Fosc/128         |
| 1     | 1    | Fosc/4            | Fosc/32          |

**Note:** During the ABD sequence, the SPBRGL and SPBRGH registers are both used as a 16-bit counter, independent of the BRG16 setting.

### FIGURE 21-6: AUTOMATIC BAUD RATE CALIBRATION

| BRG Value               | XXXXh                     | <u>χ</u> 0000h |                  |         | <u> </u> | <u>X X X X X</u> | X X      | 001Ch                                      |
|-------------------------|---------------------------|----------------|------------------|---------|----------|------------------|----------|--------------------------------------------|
| RX Pin                  |                           | Sta            | Fedge #1         | Edge #2 | Edge #3  | Edge #4          | 7 5      | Edge #5<br>Stop bit                        |
| BRG Clock               | DININNINIINIINIINIINIINII |                | ហុំហហហ           | www     | mmm      | www              | (um      | ;<br>#NNNNNNNNNNNNNNNNNNNNNNNNNNNNNNNNNNNN |
| ABDEN bit               | Set by User —             |                | 1<br>1<br>1<br>1 |         |          |                  | <u>`</u> | — Auto Cleared                             |
| RCIDL                   |                           |                | I<br>I           |         |          |                  |          | 1<br><del>1</del>                          |
| RCIF bit<br>(Interrupt) |                           | ·              |                  |         |          |                  |          | :<br>: /                                   |
| Read<br>RCREG           |                           | <br> <br>      |                  |         |          |                  | $\sum$   |                                            |
| SPBRGL                  |                           | <br> <br>      | XXh              |         |          |                  |          | 1Ch                                        |
| SPBRGH                  |                           | •              | XXh              |         |          |                  | X        | 00h                                        |

NOTES:

# PIC12(L)F1571/2

### FIGURE 22-2: LOAD TRIGGER BLOCK DIAGRAM



# 22.1 Fundamental Operation

The PWM module produces a 16-bit resolution pulse-width modulated output.

Each PWM module has an independent timer driven by a selection of clock sources determined by the PWMxCLKCON register (Register 22-4). The timer value is compared to event count registers to generate the various events of a the PWM waveform, such as the period and duty cycle. For a block diagram describing the clock sources, refer to Figure 22-3.

Each PWM module can be enabled individually using the EN bit of the PWMxCON register, or several PWM modules can be enabled simultaneously using the mirror bits of the PWMEN register.

The current state of the PWM output can be read using the OUT bit of the PWMxCON register. In some modes, this bit can be set and cleared by software, giving additional software control over the PWM waveform. This bit is synchronized to Fosc/4 and therefore, does not change in real time with respect to the PWM\_clock.

Note: If PWM\_clock > Fosc/4, the OUT bit may not accurately represent the output state of the PWM.

# FIGURE 22-3:

PWM CLOCK SOURCE BLOCK DIAGRAM



# 22.1.1 PWMx PIN CONFIGURATION

All PWM outputs are multiplexed with the PORT data latch, so the pins must also be configured as outputs by clearing the associated PORT TRISx bits.

The slew rate feature may be configured to optimize the rate to be used in conjunction with the PWM outputs. High-speed output switching is attained by clearing the associated PORT SLRCONx bits.

The PWM outputs can be configured to be open-drain outputs by setting the associated PORT ODCONx bits.

### 22.1.2 PWMx Output Polarity

The output polarity is inverted by setting the POL bit of the PWMxCON register. The polarity control affects the PWM output even when the module is not enabled.

#### Rev. 10-000 146B 7/8/201 5 Period Duty Cycle Phase Offset PWMxCLK PWMxPR 10 PWMxPH 3 PWMxDC 5 PWMxOF 2 PWMxTMR 2 3 5 6 8 9 10 0 2 3 4 5 6 0 4 7 1 PWMxOUT OFx\_match PHx\_match DCx\_match PRx\_match PWMyTMR 3 0 3 2 0 2 0 2 4 2 0 3 4 1 4 1 1 PWMyPR 4 PWMyPH PWMyDC 1 PWMyOUT Note: PWMx = Master, PWMy = Slave

### **FIGURE 22-8:**

### INDEPENDENT RUN MODE TIMING DIAGRAM

PIC12(L )F1571,

# REGISTER 22-7: PWMxPHH: PWMx PHASE COUNT HIGH REGISTER

| R/W-x/u          | R/W-x/u | R/W-x/u           | R/W-x/u | R/W-x/u        | R/W-x/u          | R/W-x/u          | R/W-x/u      |
|------------------|---------|-------------------|---------|----------------|------------------|------------------|--------------|
|                  |         |                   | PH<     | 15:8>          |                  |                  |              |
| bit 7            |         |                   |         |                |                  |                  | bit 0        |
|                  |         |                   |         |                |                  |                  |              |
| Legend:          |         |                   |         |                |                  |                  |              |
| R = Readable     | bit     | W = Writable      | oit     |                |                  |                  |              |
| u = Bit is uncha | anged   | x = Bit is unkn   | own     | U = Unimpler   | nented bit, read | d as '0'         |              |
| '1' = Bit is set |         | '0' = Bit is clea | ared    | -n/n = Value a | at POR and BC    | R/Value at all o | other Resets |
|                  |         |                   |         |                |                  |                  |              |

bit 7-0 **PH<15:8>**: PWMx Phase High bits Upper eight bits of PWM phase count.

## REGISTER 22-8: PWMxPHL: PWMx PHASE COUNT LOW REGISTER

| R/W-x/u |  |
|---------|---------|---------|---------|---------|---------|---------|---------|--|
|         | PH<7:0> |         |         |         |         |         |         |  |
| bit 7   |         |         |         |         |         |         | bit 0   |  |
|         |         |         |         |         |         |         |         |  |
|         |         |         |         |         |         |         |         |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     |                                                       |
| u = Bit is unchanged | x = Bit is unknown   | U = Unimplemented bit, read as '0'                    |
| '1' = Bit is set     | '0' = Bit is cleared | -n/n = Value at POR and BOR/Value at all other Resets |

bit 7-0 **PH<7:0>**: PWMx Phase Low bits Lower eight bits of PWM phase count.

### TABLE 26-6: THERMAL CHARACTERISTICS

| Param.<br>No. | Sym.      | Characteristic                         | Тур.  | Units | Conditions                                               |  |  |
|---------------|-----------|----------------------------------------|-------|-------|----------------------------------------------------------|--|--|
| TH01          | θJA       | Thermal Resistance Junction to Ambient | 56.7  | °C/W  | 8-pin DFN 3x3 mm package                                 |  |  |
|               |           |                                        | 89.3  | °C/W  | 8-pin PDIP package                                       |  |  |
|               |           |                                        | 149.5 | °C/W  | 8-pin SOIC package                                       |  |  |
|               |           |                                        | 39.4  | °C/W  | 8-pin UDFN 3x3 mm package                                |  |  |
| TH02          | θJC       | Thermal Resistance Junction to Case    | 9.0   | °C/W  | 8-pin DFN 3x3 mm package                                 |  |  |
|               |           |                                        | 43.1  | °C/W  | 8-pin PDIP package                                       |  |  |
|               |           |                                        | 39.9  | °C/W  | 8-pin SOIC package                                       |  |  |
|               |           |                                        | 40.3  | °C/W  | 8-pin UDFN 3x3 mm package                                |  |  |
| TH03          | Тјмах     | Maximum Junction Temperature           | 150   | °C    |                                                          |  |  |
| TH04          | PD        | Power Dissipation                      | _     | W     | PD = PINTERNAL + PI/O                                    |  |  |
| TH05          | PINTERNAL | Internal Power Dissipation             | _     | W     | PINTERNAL = IDD x VDD <sup>(1)</sup>                     |  |  |
| TH06          | Pi/o      | I/O Power Dissipation                  | _     | W     | $PI/O = \Sigma (IOL * VOL) + \Sigma (IOH * (VDD - VOH))$ |  |  |
| TH07          | Pder      | Derated Power                          |       | W     | Pder = PDmax (Tj – Ta)/θja <sup>(2)</sup>                |  |  |

Standard Operating Conditions (unless otherwise stated)

**Note 1:** IDD is current to run the chip alone without driving any load on the output pins.

2: TA = Ambient Temperature; TJ = Junction Temperature.

# FIGURE 26-8: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING





FIGURE 27-33: IPD, COMPARATOR, LOW-POWER MODE (CxSP = 0), PIC12F1571/2 ONLY





### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELoQ, KEELoQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2013-2015, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-63277-715-7

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.