



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                    |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 30/20MHz                                                                 |
| Connectivity               | UART/USART                                                               |
| Peripherals                | POR, PWM, WDT                                                            |
| Number of I/O              | 32                                                                       |
| Program Memory Size        | -                                                                        |
| Program Memory Type        | ROMIess                                                                  |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 768 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                              |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                          |
| Mounting Type              | Through Hole                                                             |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                 |
| Supplier Device Package    | 40-PDIL                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/ts80c51rd2-lca |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 4. SFR Mapping

The Special Function Registers (SFRs) of the TS80C51Rx2 fall into the following categories:

- C51 core registers: ACC, B, DPH, DPL, PSW, SP, AUXR1
- I/O port registers: P0, P1, P2, P3, P4, P5
- Timer registers: T2CON, T2MOD, TCON, TH0, TH1, TH2, TMOD, TL0, TL1, TL2, RCAP2L, RCAP2H
- Serial I/O port registers: SADDR, SADEN, SBUF, SCON
- Power and clock control registers: PCON
- HDW Watchdog Timer Reset: WDTRST, WDTPRG
- PCA registers: CL, CH, CCAPiL, CCAPiH, CCON, CMOD, CCAPMi
- Interrupt system registers: IE, IP, IPH
- Others: AUXR, CKCON

#### Table 1. All SFRs with their address and their reset value

|     | Bit<br>addressable                 | Non Bit addressable |                     |                     |                      |                      |                      |                                     |    |  |  |  |
|-----|------------------------------------|---------------------|---------------------|---------------------|----------------------|----------------------|----------------------|-------------------------------------|----|--|--|--|
|     | 0/8                                | 1/9                 | 2/A                 | 3/B                 | 4/C                  | 5/D                  | 6/E                  | 7/F                                 |    |  |  |  |
| F8h |                                    | CH<br>0000 0000     | CCAP0H<br>XXXX XXXX | CCAP1H<br>XXXX XXXX | CCAPL2H<br>XXXX XXXX | CCAPL3H<br>XXXX XXXX | CCAPL4H<br>XXXX XXXX |                                     | F  |  |  |  |
| F0h | B<br>0000 0000                     |                     |                     |                     |                      |                      |                      |                                     | F  |  |  |  |
| E8h | P5 bit<br>addressable<br>1111 1111 | CL<br>0000 0000     | CCAP0L<br>XXXX XXXX | CCAP1L<br>XXXX XXXX | CCAPL2L<br>XXXX XXXX | CCAPL3L<br>XXXX XXXX | CCAPL4L<br>XXXX XXXX |                                     | E  |  |  |  |
| E0h | ACC 0000 0000                      |                     |                     |                     |                      |                      |                      |                                     | E  |  |  |  |
| D8h | CCON<br>00X0 0000                  | CMOD<br>00XX X000   | CCAPM0<br>X000 0000 | CCAPM1<br>X000 0000 | CCAPM2<br>X000 0000  | CCAPM3<br>X000 0000  | CCAPM4<br>X000 0000  |                                     | D  |  |  |  |
| D0h | PSW<br>0000 0000                   |                     |                     |                     |                      |                      |                      |                                     | D  |  |  |  |
| C8h | T2CON<br>0000 0000                 | T2MOD<br>XXXX XX00  | RCAP2L<br>0000 0000 | RCAP2H<br>0000 0000 | TL2<br>0000 0000     | TH2<br>0000 0000     |                      |                                     | C  |  |  |  |
| C0h | P4 bit<br>addressable<br>1111 1111 |                     |                     |                     |                      |                      |                      | P5 byte<br>addressable<br>1111 1111 | C  |  |  |  |
| B8h | IP<br>X000 000                     | SADEN<br>0000 0000  |                     |                     |                      |                      |                      |                                     | B  |  |  |  |
| B0h | P3<br>1111 1111                    |                     |                     |                     |                      |                      |                      | IPH<br>X000 0000                    | В  |  |  |  |
| A8h | IE<br>0000 0000                    | SADDR<br>0000 0000  |                     |                     |                      |                      |                      |                                     | A  |  |  |  |
| A0h | P2<br>1111 1111                    |                     | AUXR1<br>XXXX0XX0   |                     |                      |                      | WDTRST<br>XXXX XXXX  | WDTPRG<br>XXXX X000                 | A  |  |  |  |
| 98h | SCON<br>0000 0000                  | SBUF<br>XXXX XXXX   |                     |                     |                      |                      |                      |                                     | 91 |  |  |  |
| 90h | P1<br>1111 1111                    |                     |                     |                     |                      |                      |                      |                                     | 9  |  |  |  |
| 88h | TCON<br>0000 0000                  | TMOD<br>0000 0000   | TL0<br>0000 0000    | TL1<br>0000 0000    | TH0<br>0000 0000     | TH1<br>0000 0000     | AUXR<br>XXXXXX00     | CKCON<br>XXXX XXX0                  | 81 |  |  |  |
| 80h | P0<br>1111 1111                    | SP<br>0000 0111     | DPL<br>0000 0000    | DPH<br>0000 0000    |                      |                      |                      | PCON<br>00X1 0000                   | 8  |  |  |  |
|     | 0/8                                | 1/9                 | 2/A                 | 3/B                 | 4/C                  | 5/D                  | 6/E                  | 7/F                                 |    |  |  |  |

reserved



|                 |       | Pin Nu       | mber         | T    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|-----------------|-------|--------------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Mnemonic        | DIL   | LCC          | VQFP 1.4     | Туре | Name And Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| V <sub>SS</sub> | 20    | 22           | 16           | Ι    | Ground: 0V reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| Vss1            |       | 1            | 39           | Ι    | Optional Ground: Contact the Sales Office for ground connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| V <sub>CC</sub> | 40    | 44           | 38           | Ι    | <b>Power Supply:</b> This is the power supply voltage for normal, idle and power-down operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| P0.0-P0.7       | 39-32 | 43-36        | 37-30        | I/O  | <ul> <li>Port 0: Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high impedance inputs. Port 0 pins must be polarized to Vcc or Vss in order to prevent any parasitic current consumption. Port 0 is also the multiplexed low-order address and data bus during access to external program and data memory. In this application, it uses strong internal pull-up when emitting 1s. Port 0 also inputs the code bytes during EPROM programming. External pull-ups are required during program verification during which P0 outputs the code bytes.</li> <li>Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1</li> </ul>                                                                  |  |  |  |
| P1.0-P1.7       | 1-8   | 2-9          | 40-44<br>1-3 | I/O  | <ul> <li>Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port pins that have 1s written to them are pulled high by the internal pull-ups a can be used as inputs. As inputs, Port 1 pins that are externally pulled low w source current because of the internal pull-ups. Port 1 also receives the low-orc address byte during memory programming and verification. Alternate functions for Port 1 include:</li> </ul>                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|                 | 1     | 2            | 40           | I/O  | T2 (P1.0): Timer/Counter 2 external count input/Clockout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|                 | 2     | 3            | 41           | I    | T2EX (P1.1): Timer/Counter 2 Reload/Capture/Direction Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                 | 3     | 4            | 42           | Ι    | ECI (P1.2): External Clock for the PCA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|                 | 4     | 5            | 43           | I/O  | CEX0 (P1.3): Capture/Compare External I/O for PCA module 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|                 | 5     | 6            | 44           | I/O  | CEX1 (P1.4): Capture/Compare External I/O for PCA module 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|                 | 6     | 7            | 45           | I/O  | CEX0 (P1.5): Capture/Compare External I/O for PCA module 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|                 | 7     | 8            | 46           | I/O  | CEX0 (P1.6): Capture/Compare External I/O for PCA module 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|                 | 8     | 9            | 47           | I/O  | CEX0 (P1.7): Capture/Compare External I/O for PCA module 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| P2.0-P2.7       | 21-28 | 24-31        | 18-25        | I/O  | <b>Port 2</b> : Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 2 pins that are externally pulled low will source current because of the internal pull-ups. Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR).In this application, it uses strong internal pull-ups emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @Ri), port 2 emits the contents of the P2 SFR. Some Port 2 pins (P2.0 to P2.5) receive the high order address bits during EPROM programming and verification: |  |  |  |
| P3.0-P3.7       | 10-17 | 11,<br>13-19 | 5,<br>7-13   | I/O  | <b>Port 3:</b> Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 3 pins that are externally pulled low will source current because of the internal pull-ups. Some Port 3 pins (P3.4 to P3.5) receive the high order address bits during EPROM programming and verification. Port 3 also serves the special features of the 80C51 family, as listed below.                                                                                                                                                                                                                                                                                     |  |  |  |
|                 | 10    | 11           | 5            | I    | RXD (P3.0): Serial input port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                 | 11    | 13           | 7            | 0    | TXD (P3.1): Serial output port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|                 | 12    | 14           | 8            | I    | <b>INTO</b> (P3.2): External interrupt 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|                 | 13    | 15           | 9            | I    | <b>INT1</b> (P3.3): External interrupt 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|                 | 14    | 16           | 10           | I    | T0 (P3.4): Timer 0 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|                 | 15    | 17           | 11           | I    | T1 (P3.5): Timer 1 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|                 | 16    | 18           | 12           | 0    | WR (P3.6): External data memory write strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|                 | 17    | 19           | 13           | 0    | RD (P3.7): External data memory read strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |



| Reset | 9 | 10 | 4 | Ι | Reset: A high on this pin for two machine cycles while the oscillator is running,                        |
|-------|---|----|---|---|----------------------------------------------------------------------------------------------------------|
|       |   |    |   |   | resets the device. An internal diffused resistor to $V_{\mbox{\scriptsize SS}}$ permits a power-on reset |
|       |   |    |   |   | using only an external capacitor to $V_{CC}$ . If the hardware watchdog reaches its                      |
|       |   |    |   |   | time-out, the reset pin becomes an output during the time the internal reset is                          |
|       |   |    |   |   | activated.                                                                                               |



|          | PLCC68 | SQUARE VQFP64<br>1.4 |
|----------|--------|----------------------|
| P3.2     | 40     | 29                   |
| P3.3     | 41     | 30                   |
| P3.4     | 42     | 31                   |
| P3.5     | 43     | 32                   |
| P3.6     | 45     | 34                   |
| P3.7     | 47     | 36                   |
| RESET    | 30     | 21                   |
| ALE/PROG | 68     | 56                   |
| PSEN     | 67     | 55                   |
| EA/VPP   | 2      | 58                   |
| XTAL1    | 49     | 38                   |
| XTAL2    | 48     | 37                   |
| P4.0     | 20     | 11                   |
| P4.1     | 24     | 15                   |
| P4.2     | 26     | 17                   |
| P4.3     | 44     | 33                   |
| P4.4     | 46     | 35                   |
| P4.5     | 50     | 39                   |
| P4.6     | 53     | 42                   |
| P4.7     | 57     | 46                   |
| P5.0     | 60     | 49                   |
| P5.1     | 62     | 51                   |
| P5.2     | 63     | 52                   |
| P5.3     | 7      | 62                   |
| P5.4     | 8      | 63                   |
| P5.5     | 10     | 1                    |
| P5.6     | 13     | 4                    |
| P5.7     | 16     | 7                    |



# 6. TS80C51Rx2 Enhanced Features

In comparison to the original 80C52, the TS80C51Rx2 implements some new features, which are:

- The X2 option.
- The Dual Data Pointer.
- The extended RAM.
- The Programmable Counter Array (PCA).
- The Watchdog.
- The 4 level interrupt priority system.
- The power-off flag.
- The ONCE mode.
- The ALE disabling.
- Some enhanced features are also located in the UART and the timer 2.

### 6.1. X2 Feature

The TS80C51Rx2 core needs only 6 clock periods per machine cycle. This feature called "X2" provides the following advantages:

- Divide frequency crystals by 2 (cheaper crystals) while keeping same CPU power.
- Save power consumption while keeping same CPU power (oscillator power saving).
- Save power consumption by dividing dynamically operating frequency by 2 in operating and idle modes.
- Increase CPU power by 2 while keeping same crystal frequency.

In order to keep the original C51 compatibility, a divider by 2 is inserted between the XTAL1 signal and the main clock input of the core (phase generator). This divider may be disabled by software.

#### 6.1.1. Description

The clock for the whole circuit and peripheral is first divided by two before being used by the CPU core and peripherals. This allows any cyclic ratio to be accepted on XTAL1 input. In X2 mode, as this divider is bypassed, the signals on XTAL1 must have a cyclic ratio between 40 to 60%. Figure 1. shows the clock generation block diagram. X2 bit is validated on XTAL1÷2 rising edge to avoid glitches when switching from X2 to STD mode. Figure 2. shows the mode switching waveforms.



Figure 1. Clock Generation Diagram



### 6.2. Dual Data Pointer Register Ddptr

The additional data pointer can be used to speed up code execution and reduce code size in a number of ways.

The dual DPTR structure is a way by which the chip will specify the address of an external data memory location. There are two 16-bit DPTR registers that address the external memory, and a single bit called DPS = AUXR1/bit0 (See Table 4.) that allows the program code to switch between them (Refer to Figure 3).



Figure 3. Use of Dual Pointer

 Table 4. AUXR1: Auxiliary Register 1

| AUXR1<br>Address 0A2H |             | - | - | - | - | GF3 | - | - | DPS |
|-----------------------|-------------|---|---|---|---|-----|---|---|-----|
|                       | Reset value | X | Х | X | Х | 0   | Х | Х | 0   |

| Symbol | Function        |                                                        |  |  |  |  |  |
|--------|-----------------|--------------------------------------------------------|--|--|--|--|--|
| -      | Not implemen    | Not implemented, reserved for future use. <sup>a</sup> |  |  |  |  |  |
| DPS    | Data Pointer S  | Data Pointer Selection.                                |  |  |  |  |  |
|        | DPS             | Operating Mode                                         |  |  |  |  |  |
|        | 0               | DPTR0 Selected                                         |  |  |  |  |  |
|        | 1               | DPTR1 Selected                                         |  |  |  |  |  |
| GF3    | This bit is a g | This bit is a general purpose user flag <sup>b</sup> . |  |  |  |  |  |

a. User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new feature. In that case, the reset value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.

b. GF3 will not be available on first version of the RC devices.

### Application

Software can take advantage of the additional data pointers to both increase speed and reduce code size, for example, block operations (copy, compare, search ...) are well served by using one data pointer as a 'source' pointer and the other one as a "destination" pointer.



## 6.3. Expanded RAM (XRAM)

The TS80C51Rx2 provide additional Bytes of ramdom access memory (RAM) space for increased data parameter handling and high level language usage.

RA2, RB2 and RC2 devices have 256 bytes of expanded RAM, from 00H to FFH in external data space; RD2 devices have 768 bytes of expanded RAM, from 00H to 2FFH in external data space.

The TS80C51Rx2 has internal data memory that is mapped into four separate segments.

The four segments are:

- 1. The Lower 128 bytes of RAM (addresses 00H to 7FH) are directly and indirectly addressable.
- 2. The Upper 128 bytes of RAM (addresses 80H to FFH) are indirectly addressable only.
- 3. The Special Function Registers, SFRs, (addresses 80H to FFH) are directly addressable only.
- 4. The expanded RAM bytes are indirectly accessed by MOVX instructions, and with the EXTRAM bit cleared in the AUXR register. (See Table 5.)

The Lower 128 bytes can be accessed by either direct or indirect addressing. The Upper 128 bytes can be accessed by indirect addressing only. The Upper 128 bytes occupy the same address space as the SFR. That means they have the same address, but are physically separate from SFR space.

When an instruction accesses an internal location above address 7FH, the CPU knows whether the access is to the upper 128 bytes of data RAM or to SFR space by the addressing mode used in the instruction.

- Instructions that use direct addressing access SFR space. For example: MOV 0A0H, # data ,accesses the SFR at location 0A0H (which is P2).
- Instructions that use indirect addressing access the Upper 128 bytes of data RAM. For example: MOV @R0, # data where R0 contains 0A0H, accesses the data byte at address 0A0H, rather than P2 (whose address is 0A0H).
- The 256 or 768 XRAM bytes can be accessed by indirect addressing, with EXTRAM bit cleared and MOVX instructions. This part of memory which is physically located on-chip, logically occupies the first 256 or 768 bytes of external data memory.
- With <u>EXTRAM = 0</u>, the XRAM is indirectly addressed, using the MOVX instruction in combination with any of the registers R0, R1 of the selected bank or DPTR. An access to XRAM will not affect ports P0, P2, P3.6 ( $\overline{WR}$ ) and P3.7 ( $\overline{RD}$ ). For example, with EXTRAM = 0, MOVX @R0, # data where R0 contains 0A0H, accesses the XRAM at address 0A0H rather than external memory. An access to external data memory locations higher than FFH (i.e. 0100H to FFFFH) (higher than 2FFH (i.e. 0300H to FFFFH for RD devices) will be performed with the MOVX DPTR instructions in the same way as in the standard 80C51, so with P0 and P2 as data/address busses, and P3.6 and P3.7 as write and read timing signals. Refer to Figure . For RD devices, accesses to expanded RAM from 100H to 2FFH can only be done thanks to the use of DPTR.
- With <u>EXTRAM = 1</u>, MOVX @Ri and MOVX @DPTR will be similar to the standard 80C51. MOVX @ Ri will provide an eight-bit address multiplexed with data on Port0 and any output port pins can be used to output higher order address bits. This is to provide the external paging capability. MOVX @DPTR will generate a sixteen-bit address. Port2 outputs the high-order eight address bits (the contents of DPH) while Port0 multiplexes the low-order eight address bits (DPL) with data. MOVX @ Ri and MOVX @DPTR will generate either read or write signals on P3.6 (WR) and P3.7 (RD).

The stack pointer (SP) may be located anywhere in the 256 bytes RAM (lower and upper RAM) internal data memory. The stack may not be located in the XRAM.





Figure 4. Internal and External Data Memory Address

| AUXR<br>ress 08EH |                       | -                                                      | -                        | -                   | -           | -          | -          | EXTRA<br>M    | AO       |  |
|-------------------|-----------------------|--------------------------------------------------------|--------------------------|---------------------|-------------|------------|------------|---------------|----------|--|
| Reset             | value                 | X                                                      | Х                        | Х                   | Х           | Х          | Х          | 0             | 0        |  |
| Symbol            |                       | Function                                               |                          |                     |             |            |            |               |          |  |
| -                 | Not imp               | Not implemented, reserved for future use. <sup>a</sup> |                          |                     |             |            |            |               |          |  |
| AO                | Disable/Enable ALE    |                                                        |                          |                     |             |            |            |               |          |  |
|                   | AO                    | AO Operating Mode                                      |                          |                     |             |            |            |               |          |  |
|                   | 0                     | ALI<br>X2                                              | E is emitte<br>mode is u | ed at a cor<br>sed) | istant rate | of 1/6 the | oscillator | frequency (or | r 1/3 if |  |
|                   | 1                     | AL                                                     | E is active              | only duri           | ng a MOV    | X or MO    | VC instruc | tion          |          |  |
| EXTRAM            | Internal/I            | External R                                             | AM (00H-                 | FFH) acce           | ess using N | AOVX @     | Ri/ @ DP   | TR            |          |  |
|                   | EXTRAM Operating Mode |                                                        |                          |                     |             |            |            |               |          |  |
|                   | 0                     | 0 Internal XRAM access using MOVX @ Ri/ @ DPTR         |                          |                     |             |            |            |               |          |  |
|                   | 1                     | Ext                                                    | ernal data               | memory a            | ccess       |            |            |               |          |  |

 Table 5. Auxiliary Register AUXR

a. User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.



### 6.7. Interrupt System

The TS80C51Rx2 has a total of 7 interrupt vectors: two external interrupts ( $\overline{INT0}$  and  $\overline{INT1}$ ), three timer interrupts (timers 0, 1 and 2), the serial port interrupt and the PCA global interrupt. These interrupts are shown in Figure 16.

WARNING: Note that in the first version of RC devices, the PCA interrupt is in the lowest priority. Thus the order in INTO, TF0, INT1, TF1, RI or TI, TF2 or EXF2, PCA.



#### Figure 16. Interrupt Control System

Each of the interrupt sources can be individually enabled or disabled by setting or clearing a bit in the Interrupt Enable register (See Table 19.). This register also contains a global disable bit, which must be cleared to disable all interrupts at once.

Each interrupt source can also be individually programmed to one out of four priority levels by setting or clearing a bit in the Interrupt Priority register (See Table 20.) and in the Interrupt Priority High register (See Table 21.). shows the bit values and priority levels associated with each combination.

The PCA interrupt vector is located at address 0033H. All other vector addresses are the same as standard C52 devices.



### 6.8. Idle mode

An instruction that sets PCON.0 causes that to be the last instruction executed before going into the Idle mode. In the Idle mode, the internal clock signal is gated off to the CPU, but not to the interrupt, Timer, and Serial Port functions. The CPU status is preserved in its entirely : the Stack Pointer, Program Counter, Program Status Word, Accumulator and all other registers maintain their data during Idle. The port pins hold the logical states they had at the time Idle was activated. ALE and PSEN hold at logic high levels.

There are two ways to terminate the Idle. Activation of any enabled interrupt will cause PCON.0 to be cleared by hardware, terminating the Idle mode. The interrupt will be serviced, and following RETI the next instruction to be executed will be the one following the instruction that put the device into idle.

The flag bits GF0 and GF1 can be used to give an indication if an interrupt occured during normal operation or during an Idle. For example, an instruction that activates Idle can also set one or both flag bits. When Idle is terminated by an interrupt, the interrupt service routine can examine the flag bits.

The other way of terminating the Idle mode is with a hardware reset. Since the clock oscillator is still running, the hardware reset needs to be held active for only two machine cycles (24 oscillator periods) to complete the reset.

### 6.9. Power-Down Mode

To save maximum power, a power-down mode can be invoked by software (Refer to Table 17., PCON register).

In power-down mode, the oscillator is stopped and the instruction that invoked power-down mode is the last instruction executed. The internal RAM and SFRs retain their value until the power-down mode is terminated.  $V_{CC}$  can be lowered to save further power. Either a hardware reset or an external interrupt can cause an exit from power-down. To properly terminate power-down, the reset or external interrupt should not be executed before  $V_{CC}$  is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize.

Only external interrupts  $\overline{INT0}$  and  $\overline{INT1}$  are useful to exit from power-down. For that, interrupt must be enabled and configured as level or edge sensitive interrupt input.

Holding the pin low restarts the oscillator but bringing the pin high completes the exit as detailed in Figure 17. When both interrupts are enabled, the oscillator restarts as soon as one of the two inputs is held low and power down exit will be completed when the first input will be released. In this case the higher priority interrupt service routine is executed.

Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put TS80C51Rx2 into power-down mode.



#### Figure 17. Power-Down Exit Waveform

Exit from power-down by reset redefines all the SFRs, exit from power-down by external interrupt does no affect the SFRs.

Exit from power-down by either reset or external interrupt does not affect the internal RAM content. NOTE: If idle mode is activated with power-down mode (IDL and PD bits set), the exit sequence is unchanged, when execution is vectored to interrupt, PD and IDL bits are cleared and idle mode is not entered.



| Table | 22. | The | state | of | ports | during | idle | and | power-down | mode |
|-------|-----|-----|-------|----|-------|--------|------|-----|------------|------|
|-------|-----|-----|-------|----|-------|--------|------|-----|------------|------|

| Mode       | Program<br>Memory | ALE | PSEN | PORT0      | PORT1     | PORT2     | PORT3     |
|------------|-------------------|-----|------|------------|-----------|-----------|-----------|
| Idle       | Internal          | 1   | 1    | Port Data* | Port Data | Port Data | Port Data |
| Idle       | External          | 1   | 1    | Floating   | Port Data | Address   | Port Data |
| Power Down | Internal          | 0   | 0    | Port Data* | Port Data | Port Data | Port Data |
| Power Down | External          | 0   | 0    | Floating   | Port Data | Port Data | Port Data |

\* Port 0 can force a "zero" level. A "one" will leave port floating.



### 6.10. Hardware Watchdog Timer

The WDT is intended as a recovery method in situations where the CPU may be subjected to software upset. The WDT consists of a 14-bit counter and the WatchDog Timer ReSeT (WDTRST) SFR. The WDT is by default disabled from exiting reset. To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output RESET HIGH pulse at the RST-pin.

### 6.10.1. Using the WDT

To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, the user needs to service it by writing to 01EH and 0E1H to WDTRST to avoid WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH) and this will reset the device. When WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycle. To reset the WDT the user must write 01EH and 0E1H to WDTRST. WDTRST is a write only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the RST-pin. The RESET pulse duration is 96 x  $T_{OSC}$ , where  $T_{OSC} = 1/F_{OSC}$ . To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset.

To have a more powerful WDT, a  $2^7$  counter has been added to extend the Time-out capability, ranking from 16ms to 2s @  $F_{OSC} = 12$ MHz. To manage this feature, refer to WDTPRG register description, Table 24. (SFR0A7h).

#### Table 23. WDTRST Register

#### WDTRST Address (0A6h)

|             | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
|-------------|---|---|---|---|---|---|---|
| Reset value | Х | Х | Х | Х | Х | Х | Х |

Write only, this SFR is used to reset/enable the WDT by writing 01EH then 0E1H in sequence.



# 6.11. ONCE<sup>TM</sup> Mode (ON Chip Emulation)

The ONCE mode facilitates testing and debugging of systems using TS80C51Rx2 without removing the circuit from the board. The ONCE mode is invoked by driving certain pins of the TS80C51Rx2; the following sequence must be exercised:

- Pull ALE low while the device is in reset (RST high) and  $\overline{\text{PSEN}}$  is high.
- Hold ALE low as RST is deactivated.

While the TS80C51Rx2 is in ONCE mode, an emulator or test CPU can be used to drive the circuit Table 26. shows the status of the port pins during ONCE mode.

Normal operation is restored when normal reset is applied.

#### Table 25. External Pin Status during ONCE Mode

| ALE          | PSEN         | Port 0 | Port 1       | Port 2       | Port 3       | XTAL1/2 |
|--------------|--------------|--------|--------------|--------------|--------------|---------|
| Weak pull-up | Weak pull-up | Float  | Weak pull-up | Weak pull-up | Weak pull-up | Active  |



## 8. TS87C51RB2/RC2/RD2 EPROM

### 8.1. EPROM Structure

The TS87C51RB2/RC2/RD2 EPROM is divided in two different arrays:

| •  | the code array:                                         |
|----|---------------------------------------------------------|
| •  | the encryption array:                                   |
| In | addition a third non programmable array is implemented: |
| •  | the signature array:                                    |

## 8.2. EPROM Lock System

The program Lock system, when programmed, protects the on-chip program against software piracy.

### 8.2.1. Encryption Array

Within the EPROM array are 64 bytes of encryption array that are initially unprogrammed (all FF's). Every time a byte is addressed during program verify, 6 address lines are used to select a byte of the encryption array. This byte is then exclusive-NOR'ed (XNOR) with the code byte, creating an encrypted verify byte. The algorithm, with the encryption array in the unprogrammed state, will return the code in its original, unmodified form.

When using the encryption array, one important factor needs to be considered. If a byte has the value FFh, verifying the byte will produce the encryption byte value. If a large block (>64 bytes) of code is left unprogrammed, a verification routine will display the content of the encryption array. For this reason all the unused code bytes should be programmed with random values. This will ensure program protection.

### 8.2.2. Program Lock Bits

The three lock bits, when programmed according to Table 29.8.2.3., will provide different level of protection for the on-chip code and data.

| F              | Program Lo | ock Bits |     | Protection description                                                                                                                                                                                                |  |  |  |
|----------------|------------|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Security level | LB1        | LB2      | LB3 |                                                                                                                                                                                                                       |  |  |  |
| 1              | U          | U        | U   | No program lock features enabled. Code verify will still be encrypted by the encryption array if programmed. MOVC instruction executed from external program memory returns non encrypted data.                       |  |  |  |
| 2              | Р          | U        | U   | MOVC instruction executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on reset, and further programming of the EPROM is disabled. |  |  |  |
| 3              | U          | Р        | U   | Same as 2, also verify is disabled.                                                                                                                                                                                   |  |  |  |
| 4              | U          | U        | Р   | Same as 3, also external execution is disabled.                                                                                                                                                                       |  |  |  |

| Table 29 | . Program | Lock | bits |
|----------|-----------|------|------|
|----------|-----------|------|------|

U: unprogrammed,

P: programmed

WARNING: Security level 2 and 3 should only be programmed after EPROM and Core verification.

### 8.2.3. Signature bytes

The TS87C51RB2/RC2/RD2 contains 4 factory programmed signatures bytes. To read these bytes, perform the process described in section 8.3.



# **10. Electrical Characteristics**

## 10.1. Absolute Maximum Ratings <sup>(1)</sup>

| Ambiant Temperature Under Bias:               |                            |
|-----------------------------------------------|----------------------------|
| C = commercial                                | 0°C to 70°C                |
| I = industrial                                | -40°C to 85°C              |
| Storage Temperature                           | -65°C to + 150°C           |
| Voltage on V <sub>CC</sub> to V <sub>SS</sub> | -0.5 V to + 7 V            |
| Voltage on V <sub>PP</sub> to V <sub>SS</sub> | -0.5 V to + 13 V           |
| Voltage on Any Pin to V <sub>SS</sub>         | -0.5 V to $V_{CC}$ + 0.5 V |
| Power Dissipation                             | $1 W^{(2)}$                |

NOTES

1. Stresses at or above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

2. This value is based on the maximum allowable die temperature and the thermal resistance of the package.

### 10.2. Power consumption measurement

Since the introduction of the first C51 devices, every manufacturer made operating Icc measurements under reset, which made sense for the designs were the CPU was running under reset. In Atmel Wireless & Microcontrollers new devices, the CPU is no more active during reset, so the power consumption is very low but is not really representative of what will happen in the customer system. That's why, while keeping measurements under Reset, Atmel Wireless & Microcontrollers presents a new way to measure the operating Icc:

Using an internal test ROM, the following code is executed:

Label: SJMP Label (80 FE)

Ports 1, 2, 3 are disconnected, Port 0 is tied to FFh, EA = Vcc, RST = Vss, XTAL2 is not connected and XTAL1 is driven by the clock.

This is much more representative of the real operating Icc.



| Symbol                       | Parameter                                                    | Min | Тур | Max                                                 | Unit | Test Conditions        |
|------------------------------|--------------------------------------------------------------|-----|-----|-----------------------------------------------------|------|------------------------|
| I <sub>CC</sub><br>operating | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |     |     | 3 + 0.6 Freq<br>(MHz)<br>@12MHz 10.2<br>@16MHz 12.6 | mA   | $V_{CC} = 5.5 V^{(8)}$ |
| I <sub>CC</sub><br>idle      | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |     |     | 0.25+0.3Freq<br>(MHz)<br>@12MHz 3.9<br>@16MHz 5.1   | mA   | $V_{CC} = 5.5 V^{(2)}$ |

## **10.4. DC Parameters for Low Voltage**

TA = 0°C to +70°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 2.7 V to 5.5 V  $\pm$  10%; F = 0 to 30 MHz. TA = -40°C to +85°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 2.7 V to 5.5 V  $\pm$  10%; F = 0 to 30 MHz.

| Table 33 | . DC | <b>Parameters</b> | for | Low | Voltage |
|----------|------|-------------------|-----|-----|---------|
|----------|------|-------------------|-----|-----|---------|

| Symbol                            | Parameter                                                    | Min                 | Тур               | Max                                               | Unit | Test Conditions                                      |
|-----------------------------------|--------------------------------------------------------------|---------------------|-------------------|---------------------------------------------------|------|------------------------------------------------------|
| V <sub>IL</sub>                   | Input Low Voltage                                            | -0.5                |                   | 0.2 V <sub>CC</sub> - 0.1                         | v    |                                                      |
| V <sub>IH</sub>                   | Input High Voltage except XTAL1, RST                         | $0.2 V_{CC} + 0.9$  |                   | V <sub>CC</sub> + 0.5                             | v    |                                                      |
| V <sub>IH1</sub>                  | Input High Voltage, XTAL1, RST                               | 0.7 V <sub>CC</sub> |                   | V <sub>CC</sub> + 0.5                             | v    |                                                      |
| V <sub>OL</sub>                   | Output Low Voltage, ports 1, 2, 3, 4, 5 <sup>(6)</sup>       |                     |                   | 0.45                                              | v    | $I_{OL} = 0.8 \text{ mA}^{(4)}$                      |
| V <sub>OL1</sub>                  | Output Low Voltage, port 0, ALE, PSEN (6)                    |                     |                   | 0.45                                              | v    | $I_{OL} = 1.6 \text{ mA}^{(4)}$                      |
| V <sub>OH</sub>                   | Output High Voltage, ports 1, 2, 3, 4, 5                     | 0.9 V <sub>CC</sub> |                   |                                                   | V    | $I_{OH} = -10 \ \mu A$                               |
| V <sub>OH1</sub>                  | Output High Voltage, port 0, ALE, PSEN                       | 0.9 V <sub>CC</sub> |                   |                                                   | v    | $I_{OH} = -40 \ \mu A$                               |
| I <sub>IL</sub>                   | Logical 0 Input Current ports 1, 2, 3, 4, 5                  |                     |                   | -50                                               | μΑ   | Vin = 0.45 V                                         |
| I <sub>LI</sub>                   | Input Leakage Current                                        |                     |                   | ±10                                               | μΑ   | 0.45 V < Vin < V <sub>CC</sub>                       |
| I <sub>TL</sub>                   | Logical 1 to 0 Transition Current, ports 1, 2, 3, 4, 5       |                     |                   | -650                                              | μΑ   | Vin = 2.0 V                                          |
| R <sub>RST</sub>                  | RST Pulldown Resistor                                        | 50                  | 90 <sup>(5)</sup> | 200                                               | kΩ   |                                                      |
| CIO                               | Capacitance of I/O Buffer                                    |                     |                   | 10                                                | pF   | $    Fc = 1 MHz  TA = 25^{\circ}C $                  |
| I <sub>PD</sub>                   | Power Down Current                                           |                     | 20 <sup>(5)</sup> | 50                                                | μΑ   | $V_{CC} = 2.0 \text{ V to } 5.5 \text{ V}^{(3)}$     |
|                                   |                                                              |                     | 10 <sup>(5)</sup> | 30                                                |      | $V_{\rm CC} = 2.0 \text{ V to } 3.3 \text{ V}^{(3)}$ |
| I <sub>CC</sub><br>under<br>RESET | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                     |                   | 1 + 0.2 Freq<br>(MHz)<br>@12MHz 3.4<br>@16MHz 4.2 | mA   | $V_{CC} = 3.3 V^{(1)}$                               |
| I <sub>CC</sub><br>operating      | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                     |                   | 1 + 0.3 Freq<br>(MHz)<br>@12MHz 4.6<br>@16MHz 5.8 | mA   | $V_{\rm CC} = 3.3 \ V^{(8)}$                         |



| Symbol            | Туре | Standard<br>Clock | X2 Clock  | -M | -V | -L | Units |
|-------------------|------|-------------------|-----------|----|----|----|-------|
| T <sub>LHLL</sub> | Min  | 2 T - x           | T - x     | 10 | 8  | 15 | ns    |
| T <sub>AVLL</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLAX</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLIV</sub> | Max  | 4 T - x           | 2 T - x   | 30 | 22 | 35 | ns    |
| T <sub>LLPL</sub> | Min  | T - x             | 0.5 T - x | 10 | 8  | 15 | ns    |
| T <sub>PLPH</sub> | Min  | 3 T - x           | 1.5 T - x | 20 | 15 | 25 | ns    |
| T <sub>PLIV</sub> | Max  | 3 T - x           | 1.5 T - x | 40 | 25 | 45 | ns    |
| T <sub>PXIX</sub> | Min  | x                 | x         | 0  | 0  | 0  | ns    |
| T <sub>PXIZ</sub> | Max  | T - x             | 0.5 T - x | 7  | 5  | 15 | ns    |
| T <sub>AVIV</sub> | Max  | 5 T - x           | 2.5 T - x | 40 | 30 | 45 | ns    |
| T <sub>PLAZ</sub> | Max  | x                 | x         | 10 | 10 | 10 | ns    |

 Table 38. AC Parameters for a Variable Clock: derating formula

## 10.5.3. External Program Memory Read Cycle



Figure 25. External Program Memory Read Cycle



### 10.5.6. External Data Memory Read Cycle



Figure 27. External Data Memory Read Cycle

### 10.5.7. Serial Port Timing - Shift Register Mode

### Table 42. Symbol Description

| Symbol            | Parameter                                |
|-------------------|------------------------------------------|
| T <sub>XLXL</sub> | Serial port clock cycle time             |
| T <sub>QVHX</sub> | Output data set-up to clock rising edge  |
| T <sub>XHQX</sub> | Output data hold after clock rising edge |
| T <sub>XHDX</sub> | Input data hold after clock rising edge  |
| T <sub>XHDV</sub> | Clock rising edge to input data valid    |

Table 43. AC Parameters for a Fix Clock

| Speed             | -1<br>40 N | M<br>MHz | -<br>X2 n<br>30 N<br>60 MH | V<br>node<br>⁄IHz<br>z equiv. | standar<br>40 N | V<br>•d mode<br>⁄IHz | X2 n<br>20 N<br>40 MH | L<br>node<br>⁄IHz<br>z equiv. | standar<br>30 N | L<br>·d mode<br>⁄IHz | Units |
|-------------------|------------|----------|----------------------------|-------------------------------|-----------------|----------------------|-----------------------|-------------------------------|-----------------|----------------------|-------|
| Symbol            | Min        | Max      | Min                        | Max                           | Min             | Max                  | Min                   | Max                           | Min             | Max                  |       |
| T <sub>XLXL</sub> | 300        |          | 200                        |                               | 300             |                      | 300                   |                               | 400             |                      | ns    |
| T <sub>QVHX</sub> | 200        |          | 117                        |                               | 200             |                      | 200                   |                               | 283             |                      | ns    |
| T <sub>XHQX</sub> | 30         |          | 13                         |                               | 30              |                      | 30                    |                               | 47              |                      | ns    |
| T <sub>XHDX</sub> | 0          |          | 0                          |                               | 0               |                      | 0                     |                               | 0               |                      | ns    |
| T <sub>XHDV</sub> |            | 117      |                            | 34                            |                 | 117                  |                       | 117                           |                 | 200                  | ns    |



### **10.5.11. External Clock Drive Characteristics (XTAL1)**

| Table | 46. | AC | <b>Parameters</b> |
|-------|-----|----|-------------------|
|-------|-----|----|-------------------|

| Symbol                               | Parameter               | Min | Max | Units |
|--------------------------------------|-------------------------|-----|-----|-------|
| T <sub>CLCL</sub>                    | Oscillator Period       | 25  |     | ns    |
| T <sub>CHCX</sub>                    | High Time               | 5   |     | ns    |
| T <sub>CLCX</sub>                    | Low Time                | 5   |     | ns    |
| T <sub>CLCH</sub>                    | Rise Time               |     | 5   | ns    |
| T <sub>CHCL</sub>                    | Fall Time               |     | 5   | ns    |
| T <sub>CHCX</sub> /T <sub>CLCX</sub> | Cyclic ratio in X2 mode | 40  | 60  | %     |

### 10.5.12. External Clock Drive Waveforms



#### Figure 30. External Clock Drive Waveforms

#### 10.5.13. AC Testing Input/Output Waveforms



Figure 31. AC Testing Input/Output Waveforms

AC inputs during testing are driven at  $V_{CC}$  - 0.5 for a logic "1" and 0.45V for a logic "0". Timing measurement are made at  $V_{IH}$  min for a logic "1" and  $V_{IL}$  max for a logic "0".

#### **10.5.14. Float Waveforms**



Figure 32. Float Waveforms



|      | TS80C51RA2/RD2 ROMless | TS83C51RB2/RC2/RD2zzz<br>ROM | TS87C51RB2/RC2/RD2 OTP |
|------|------------------------|------------------------------|------------------------|
| -MCA | Х                      | Х                            | X                      |
| -MCB | Х                      | Х                            | X                      |
| -MCE | Х                      | Х                            | X                      |
| -MCL | RD2 only               | RD2 only                     | RD2 only               |
| -MCM | RD2 only               | RD2 only                     | RD2 only               |
| -VCA | Х                      | Х                            | X                      |
| -VCB | Х                      | Х                            | X                      |
| -VCE | Х                      | Х                            | X                      |
| -VCL | RD2 only               | RD2 only                     | RD2 only               |
| -VCM | RD2 only               | RD2 only                     | RD2 only               |
| -LCA | Х                      | Х                            | X                      |
| -LCB | Х                      | Х                            | X                      |
| -LCE | Х                      | Х                            | X                      |
| -LCL | RD2 only               | RD2 only                     | RD2 only               |
| -LCM | RD2 only               | RD2 only                     | RD2 only               |
| -MIA | Х                      | Х                            | X                      |
| -MIB | X                      | Х                            | X                      |
| -MIE | Х                      | Х                            | X                      |
| -MIL | RD2 only               | RD2 only                     | RD2 only               |
| -MIM | RD2 only               | RD2 only                     | RD2 only               |
| -VIA | Х                      | Х                            | X                      |
| -VIB | X                      | Х                            | X                      |
| -VIE | Х                      | Х                            | X                      |
| -VIL | RD2 only               | RD2 only                     | RD2 only               |
| -VIM | RD2 only               | RD2 only                     | RD2 only               |
| -LIA | Х                      | Х                            | X                      |
| -LIB | Х                      | Х                            | X                      |
| -LIE | Х                      | Х                            | X                      |
| -LIL | RD2 only               | RD2 only                     | RD2 only               |
| -LIM | RD2 only               | RD2 only                     | RD2 only               |
| -EA  | Х                      |                              | X                      |
| -EB  | Х                      |                              | X                      |
| -EE  | Х                      |                              | X                      |
| -EL  | RD2 only               |                              | RD2 only               |
| -EM  | RD2 only               |                              | RD2 only               |
| -EJ  |                        |                              | RC2 and RD2 only       |
| -EK  |                        |                              | RC2 and RD2 only       |
| -EN  |                        |                              | RD2 only               |

### Table 48. Possible Ordering Entries

• -Ex for samples

- Tape and Reel available for B, E, L and M packages
- Dry pack mandatory for E and M packages