



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                    |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 40/30MHz                                                                 |
| Connectivity               | UART/USART                                                               |
| Peripherals                | POR, PWM, WDT                                                            |
| Number of I/O              | 32                                                                       |
| Program Memory Size        | -                                                                        |
| Program Memory Type        | ROMIess                                                                  |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 768 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                              |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                          |
| Mounting Type              | Through Hole                                                             |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                 |
| Supplier Device Package    | 40-PDIL                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/ts80c51rd2-vca |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong







It is possible to use timer 2 as a baud rate generator and a clock generator simultaneously. For this configuration, the baud rates and clock frequencies are not independent since both functions use the values in the RCAP2H and RCAP2L registers.



Figure 6. Clock-Out Mode  $C/\overline{T2} = 0$ 



### Table 7. T2MOD Register

T2MOD - Timer 2 Mode Control Register (C9h)

|   |   |   | , |   |   |      |      |
|---|---|---|---|---|---|------|------|
| 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0    |
|   |   |   |   |   |   |      |      |
| - | - | - | - | - | - | T2OE | DCEN |

| Bit Number | Bit<br>Mnemonic | Description                                                                                                                  |
|------------|-----------------|------------------------------------------------------------------------------------------------------------------------------|
| 7          | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                              |
| 6          | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                       |
| 5          | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                       |
| 4          | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                       |
| 3          | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                       |
| 2          | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                              |
| 1          | T2OE            | Timer 2 Output Enable bit<br>Clear to program P1.0/T2 as clock input or I/O port.<br>Set to program P1.0/T2 as clock output. |
| 0          | DCEN            | <b>Down Counter Enable bit</b><br>Clear to disable timer 2 as up/down counter.<br>Set to enable timer 2 as up/down counter.  |

Reset Value = XXXX XX00b Not bit addressable



## 6.5. Programmable Counter Array PCA

The PCA provides more timing capabilities with less CPU intervention than the standard timer/counters. Its advantages include reduced software overhead and improved accuracy. The PCA consists of a dedicated timer/counter which serves as the time base for an array of five compare/ capture modules. Its clock input can be programmed to count any one of the following signals:

- Oscillator frequency  $\div$  12 ( $\div$  6 in X2 mode)
- Oscillator frequency  $\div$  4 ( $\div$  2 in X2 mode)
- Timer 0 overflow
- External input on ECI (P1.2)

Each compare/capture modules can be programmed in any one of the following modes:

- rising and/or falling edge capture,
- software timer,
- high-speed output, or
- pulse width modulator.

Module 4 can also be programmed as a watchdog timer (See Section "PCA Watchdog Timer", page 33).

When the compare/capture modules are programmed in the capture mode, software timer, or high speed output mode, an interrupt can be generated when the module executes its function. All five modules plus the PCA timer overflow share one interrupt vector.

The PCA timer/counter and compare/capture modules share Port 1 for external I/O. These pins are listed below. If the port is not used for the PCA, it can still be used for standard I/O.

| PCA component   | External I/O Pin |
|-----------------|------------------|
| 16-bit Counter  | P1.2 / ECI       |
| 16-bit Module 0 | P1.3 / CEX0      |
| 16-bit Module 1 | P1.4 / CEX1      |
| 16-bit Module 2 | P1.5 / CEX2      |
| 16-bit Module 3 | P1.6 / CEX3      |
| 16-bit Module 4 | P1.7 / CEX4      |

**The PCA timer** is a common time base for all five modules (See Figure 7). The timer count source is determined from the CPS1 and CPS0 bits in the **CMOD SFR** (See Table 8) and can be programmed to run at:

- 1/12 the oscillator frequency. (Or 1/6 in X2 Mode)
- 1/4 the oscillator frequency. (Or 1/2 in X2 Mode)
- The Timer 0 overflow
- The input on the ECI pin (P1.2)





Figure 8. PCA Interrupt System

PCA Modules: each one of the five compare/capture modules has six possible functions. It can perform:

- 16-bit Capture, positive-edge triggered,
- 16-bit Capture, negative-edge triggered,
- 16-bit Capture, both positive and negative-edge triggered,
- 16-bit Software Timer,
- 16-bit High Speed Output,
- 8-bit Pulse Width Modulator.

In addition, module 4 can be used as a Watchdog Timer.

Each module in the PCA has a special function register associated with it. These registers are: CCAPM0 for module 0, CCAPM1 for module 1, etc. (See Table 10). The registers contain the bits that control the mode that each module will operate in.

- The ECCF bit (CCAPMn.0 where n=0, 1, 2, 3, or 4 depending on the module) enables the CCF flag in the CCON SFR to generate an interrupt when a match or compare occurs in the associated module.
- PWM (CCAPMn.1) enables the pulse width modulation mode.
- The TOG bit (CCAPMn.2) when set causes the CEX output associated with the module to toggle when there is a match between the PCA counter and the module's capture/compare register.
- The match bit MAT (CCAPMn.3) when set will cause the CCFn bit in the CCON register to be set when there is a match between the PCA counter and the module's capture/compare register.
- The next two bits CAPN (CCAPMn.4) and CAPP (CCAPMn.5) determine the edge that a capture input will be active on. The CAPN bit enables the negative edge, and the CAPP bit enables the positive edge. If both bits are set both edges will be enabled and a capture will occur for either transition.
- The last bit in the register ECOM (CCAPMn.6) when set enables the comparator function.

Table 11 shows the CCAPMn settings for the various PCA functions.

CCA



| Table 10. | <b>CCAPMn:</b> | PCA | Modules | Compare/Capt | ure Control | Registers |
|-----------|----------------|-----|---------|--------------|-------------|-----------|
|-----------|----------------|-----|---------|--------------|-------------|-----------|

| PMn Address<br>n = 0 - 4 |                                               | CCAP<br>CCAP<br>CCAP<br>CCAP<br>CCAP | M0=0DAH<br>M1=0DBH<br>M2=0DCH<br>M3=0DDH<br>M4=0DEH |                                                                                                                              |                         |                        |                        |             |                          |            |            |  |
|--------------------------|-----------------------------------------------|--------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------|------------------------|-------------|--------------------------|------------|------------|--|
|                          |                                               |                                      |                                                     | -                                                                                                                            | ECOMn                   | CAPPn                  | CAPNn                  | MATn        | TOGn                     | PWMm       | ECCFn      |  |
|                          |                                               | Res                                  | et value                                            | Х                                                                                                                            | 0                       | 0                      | 0                      | 0           | 0                        | 0          | 0          |  |
|                          | Syı                                           | nbol                                 | Function                                            | l                                                                                                                            |                         |                        |                        |             |                          |            |            |  |
|                          | -                                             |                                      | Not implen                                          | Not implemented, reserved for future use. <sup>a</sup>                                                                       |                         |                        |                        |             |                          |            |            |  |
|                          | ECOM                                          | In                                   | Enable Cor                                          | Enable Comparator. ECOMn = 1 enables the comparator function.                                                                |                         |                        |                        |             |                          |            |            |  |
|                          | CAPP                                          | n                                    | Capture Po                                          | apture Positive, CAPPn = 1 enables positive edge capture.                                                                    |                         |                        |                        |             |                          |            |            |  |
|                          | CAPN                                          | n                                    | Capture Ne                                          | rre Negative, CAPNn = 1 enables negative edge capture.                                                                       |                         |                        |                        |             |                          |            |            |  |
|                          | MATn                                          | 1                                    | Match. Wh<br>register cau                           | en MATn<br>ises the C                                                                                                        | = 1, a ma<br>CFn bit in | atch of the<br>CCON to | PCA cou<br>be set, fla | nter with a | this modul<br>interrupt. | le's compa | re/capture |  |
|                          | TOGnToggle.<br>registerPWMnPulse W<br>modulat |                                      |                                                     | Toggle. When TOGn = 1, a match of the PCA counter with this module's compare/capture register causes the CEXn pin to toggle. |                         |                        |                        |             |                          |            |            |  |
|                          |                                               |                                      |                                                     | Pulse Width Modulation Mode. PWMn = 1 enables the CEXn pin to be used as a pulse width modulated output.                     |                         |                        |                        |             |                          |            |            |  |
|                          | ECCF                                          | n                                    | Enable CC                                           | Enable CCF interrupt. Enables compare/capture flag CCFn in the CCON register to generate an interrupt.                       |                         |                        |                        |             |                          |            |            |  |

a. User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.

| ECOMn | CAPPn | CAPNn | MATn | TOGn | PWMm | ECCFn | Module Function                                      |
|-------|-------|-------|------|------|------|-------|------------------------------------------------------|
| 0     | 0     | 0     | 0    | 0    | 0    | 0     | No Operation                                         |
| X     | 1     | 0     | 0    | 0    | 0    | Х     | 16-bit capture by a positive-edge trigger<br>on CEXn |
| X     | 0     | 1     | 0    | 0    | 0    | Х     | 16-bit capture by a negative trigger on CEXn         |
| X     | 1     | 1     | 0    | 0    | 0    | Х     | 16-bit capture by a transition on CEXn               |
| 1     | 0     | 0     | 1    | 0    | 0    | Х     | 16-bit Software Timer / Compare mode.                |
| 1     | 0     | 0     | 1    | 1    | 0    | Х     | 16-bit High Speed Output                             |
| 1     | 0     | 0     | 0    | 0    | 1    | 0     | 8-bit PWM                                            |
| 1     | 0     | 0     | 1    | Х    | 0    | Х     | Watchdog Timer (module 4 only)                       |

Table 11. PCA Module Modes (CCAPMn Registers)

There are two additional registers associated with each of the PCA modules. They are CCAPnH and CCAPnL and these are the registers that store the 16-bit count when a capture occurs or a compare should occur. When a module is used in the PWM mode these registers are used to control the duty cycle of the output (See Table 12 & Table 13)



## 6.5.2. 16-bit Software Timer / Compare Mode

The PCA modules can be used as software timers by setting both the ECOM and MAT bits in the modules CCAPMn register. The PCA timer will be compared to the module's capture registers and when a match occurs an interrupt will occur if the CCFn (CCON SFR) and the ECCFn (CCAPMn SFR) bits for the module are both set (See Figure 10).



\* Only for Module 4

### Figure 10. PCA Compare Mode and PCA Watchdog Timer

Before enabling ECOM bit, CCAPnL and CCAPnH should be set with a non zero value, otherwise an unwanted match could happen. Writing to CCAPnH will set the ECOM bit.

Once ECOM set, writing CCAPnL will clear ECOM so that an unwanted match doesn't occur while modifying the compare value. Writing to CCAPnH will set ECOM. For this reason, user software should write CCAPnL first, and then CCAPnH. Of course, the ECOM bit can still be controlled by accessing to CCAPMn register.



## Table 16. SCON Register

#### SCON - Serial Control Register (98h)

| 7          | 6               | 5                                                                              | 4                                                                                                                                                                                                                                                     | 3                                                             | 2                                                                                | 1                                                    | 0                  |  |  |
|------------|-----------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------|--------------------|--|--|
| FE/SM0     | SM1             | SM2                                                                            | SM2 REN TB8 RB8 TI                                                                                                                                                                                                                                    |                                                               |                                                                                  |                                                      |                    |  |  |
| Bit Number | Bit<br>Mnemonic |                                                                                |                                                                                                                                                                                                                                                       | Descrip                                                       | tion                                                                             |                                                      |                    |  |  |
| 7          | FE              | Framing Error bit<br>Clear to reset the<br>Set by hardware<br>SMOD0 must be    | aming Error bit (SMOD0=1)<br>Clear to reset the error state, not cleared by a valid stop bit.<br>Set by hardware when an invalid stop bit is detected.<br>SMOD0 must be set to enable access to the FE bit                                            |                                                               |                                                                                  |                                                      |                    |  |  |
|            | SM0             | Serial port Mode bi<br>Refer to SM1 fo<br>SMOD0 must be                        | t 0<br>r serial port mode s<br>cleared to enable                                                                                                                                                                                                      | selection.<br>access to the SM0                               | bit                                                                              |                                                      |                    |  |  |
|            | 6141            | Serial port Mode bi<br>SM0 SM                                                  | t 1<br>11 <u>Mode</u>                                                                                                                                                                                                                                 | Description                                                   | on Baud Rate                                                                     | 2<br>2 (/( := <b>X</b> 2 === 1=)                     |                    |  |  |
| 6          | SMI             | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                          | 1<br>2<br>3                                                                                                                                                                                                                                           | 8-bit UAI<br>9-bit UAI<br>9-bit UAI                           | RT F <sub>XTAL</sub> /I<br>RT Variable<br>RT F <sub>XTAL</sub> /6<br>RT Variable | 2 (/6 in X2 mode)<br>4 or F <sub>XTAL</sub> /32 (/32 | 2,/16 in X2 mode)  |  |  |
| 5          | SM2             | Serial port Mod<br>Clear to disable<br>Set to enable mu<br>be cleared in mo    | e 2 bit / Multipro<br>multiprocessor cor<br>ltiprocessor comm<br>de 0.                                                                                                                                                                                | cessor Communic<br>nmunication featur<br>unication feature in | ation Enable bit<br>e.<br>mode 2 and 3, and                                      | eventually mode                                      | 1. This bit should |  |  |
| 4          | REN             | Reception Enable b<br>Clear to disable<br>Set to enable ser                    | it<br>serial reception.<br>ial reception.                                                                                                                                                                                                             |                                                               |                                                                                  |                                                      |                    |  |  |
| 3          | TB8             | Transmitter Bit 8 /<br>Clear to transmi<br>Set to transmit a                   | Ninth bit to trans<br>t a logic 0 in the 9t<br>logic 1 in the 9th b                                                                                                                                                                                   | <b>mit in modes 2 an</b><br>h bit.<br>bit.                    | d 3.                                                                             |                                                      |                    |  |  |
| 2          | RB8             | Receiver Bit 8 / Nin<br>Cleared by hard<br>Set by hardware<br>In mode 1, if SM | Receiver Bit 8 / Ninth bit received in modes 2 and 3<br>Cleared by hardware if 9th bit received is a logic 0.<br>Set by hardware if 9th bit received is a logic 1.<br>In mode 1, if SM2 = 0, RB8 is the received stop bit. In mode 0 RB8 is not used. |                                                               |                                                                                  |                                                      |                    |  |  |
| 1          | TI              | Transmit Interrupt<br>Clear to acknow<br>Set by hardware<br>modes.             | <b>Transmit Interrupt flag</b><br>Clear to acknowledge interrupt.<br>Set by hardware at the end of the 8th bit time in mode 0 or at the beginning of the stop bit in the other<br>nodes.                                                              |                                                               |                                                                                  |                                                      |                    |  |  |
| 0          | RI              | Receive Interrupt fl<br>Clear to acknow<br>Set by hardware                     | Receive Interrupt flag<br>Clear to acknowledge interrupt.<br>Set by hardware at the end of the 8th bit time in mode 0, see Figure 14. and Figure 15. in the other modes.                                                                              |                                                               |                                                                                  |                                                      |                    |  |  |

Reset Value = 0000 0000b Bit addressable



## Table 17. PCON Register

#### PCON - Power Control Register (87h)

| 7          | 6               | 5                                                              | 4                                                                                                             | 3                   | 2                    | 1                   | 0   |  |  |  |
|------------|-----------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------|----------------------|---------------------|-----|--|--|--|
| SMOD1      | SMOD            | ) -                                                            | POF                                                                                                           | GF1                 | GF0                  | PD                  | IDL |  |  |  |
| Bit Number | Bit<br>Mnemonic |                                                                | Description                                                                                                   |                     |                      |                     |     |  |  |  |
| 7          | SMOD1           | Serial port Mode bi<br>Set to select dou                       | <b>ial port Mode bit 1</b><br>Set to select double baud rate in mode 1, 2 or 3.                               |                     |                      |                     |     |  |  |  |
| 6          | SMOD0           | Serial port Mode bi<br>Clear to select S<br>Set to to select F | ial port Mode bit 0<br>Clear to select SM0 bit in SCON register.<br>Set to to select FE bit in SCON register. |                     |                      |                     |     |  |  |  |
| 5          | -               | Reserved<br>The value read fr                                  | om this bit is inde                                                                                           | terminate. Do not   | set this bit.        |                     |     |  |  |  |
| 4          | POF             | Power-Off Flag<br>Clear to recogniz<br>Set by hardware         | e next reset type.<br>when VCC rises fi                                                                       | rom 0 to its nomina | al voltage. Can also | o be set by softwar | e.  |  |  |  |
| 3          | GF1             | General purpose Fla<br>Cleared by user for g                   | eneral purpose Flag<br>Cleared by user for general purpose usage.<br>Set by user for general purpose usage.   |                     |                      |                     |     |  |  |  |
| 2          | GF0             | General purpose Fla<br>Cleared by user for g                   | eneral purpose Flag<br>Cleared by user for general purpose usage.<br>Set by user for general purpose usage.   |                     |                      |                     |     |  |  |  |
| 1          | PD              | Power-Down mode<br>Cleared by hardy<br>Set to enter powe       | ower-Down mode bit<br>Cleared by hardware when reset occurs.<br>Set to enter power-down mode.                 |                     |                      |                     |     |  |  |  |
| 0          | IDL             | Idle mode bit<br>Clear by hardwar<br>Set to enter idle         | lle mode bit<br>Clear by hardware when interrupt or reset occurs.<br>Set to enter idle mode.                  |                     |                      |                     |     |  |  |  |

Reset Value = 00X1 0000b Not bit addressable

Power-off flag reset value will be 1 only after a power on (cold reset). A warm reset doesn't affect the value of this bit.



## 6.7. Interrupt System

The TS80C51Rx2 has a total of 7 interrupt vectors: two external interrupts ( $\overline{INT0}$  and  $\overline{INT1}$ ), three timer interrupts (timers 0, 1 and 2), the serial port interrupt and the PCA global interrupt. These interrupts are shown in Figure 16.

WARNING: Note that in the first version of RC devices, the PCA interrupt is in the lowest priority. Thus the order in INTO, TF0, INT1, TF1, RI or TI, TF2 or EXF2, PCA.



### Figure 16. Interrupt Control System

Each of the interrupt sources can be individually enabled or disabled by setting or clearing a bit in the Interrupt Enable register (See Table 19.). This register also contains a global disable bit, which must be cleared to disable all interrupts at once.

Each interrupt source can also be individually programmed to one out of four priority levels by setting or clearing a bit in the Interrupt Priority register (See Table 20.) and in the Interrupt Priority High register (See Table 21.). shows the bit values and priority levels associated with each combination.

The PCA interrupt vector is located at address 0033H. All other vector addresses are the same as standard C52 devices.



#### Table 21. IPH Register

#### IPH - Interrupt Priority High Register (B7h)

| 7             | 6               | 5                                                                      | 4                                                                | 3                                                             | 2            | 1 | 0 |  |  |
|---------------|-----------------|------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------|--------------|---|---|--|--|
| -             | РРСН            | РТ2Н                                                                   | PT2H PSH PT1H PX1H PT0H PX(                                      |                                                               |              |   |   |  |  |
| Bit<br>Number | Bit<br>Mnemonic |                                                                        |                                                                  | Descript                                                      | tion         |   |   |  |  |
| 7             | -               | <b>Reserved</b><br>The value read f                                    | rom this bit is inde                                             | terminate. Do not s                                           | et this bit. |   |   |  |  |
| 6             | РРСН            | PCA interrupt prio<br><u>PPCH</u><br>0<br>1<br>1                       | rity bit high.<br><u>PPC</u> Prio<br>0<br>1<br>0<br>1            | <u>rity Level</u><br>Lowest<br>Highest                        |              |   |   |  |  |
| 5             | РТ2Н            | Timer 2 overflow in           PT2H           0           1           1 | terrupt Priority E<br><u>PT2</u><br>0<br>1<br>0<br>1             | <b>ligh bit</b><br><u>Priority Level</u><br>Lowest<br>Highest |              |   |   |  |  |
| 4             | PSH             | Serial port Priority<br>PSH<br>0<br>1<br>1                             | High bit<br><u>PS</u><br>0<br>1<br>0<br>1                        | <u>Priority Level</u><br>Lowest<br>Highest                    |              |   |   |  |  |
| 3             | PT1H            | <b>Timer 1 overflow in</b><br><u>PT1H</u><br>0<br>0<br>1<br>1<br>1     | terrupt Priority E<br><u>PT1</u><br>0<br>1<br>0<br>1<br>1        | <b>ligh bit</b><br><u>Priority Level</u><br>Lowest<br>Highest |              |   |   |  |  |
| 2             | PX1H            | External interrupt 1<br><u>PX1H</u><br>0<br>0<br>1<br>1<br>1           | l <b>Priority High bi</b><br><u>PX1</u><br>0<br>1<br>0<br>1<br>1 | t<br><u>Priority Level</u><br>Lowest<br>Highest               |              |   |   |  |  |
| 1             | РТОН            | Timer 0 overflow in <u>PT0H</u> 0           1           1              | terrupt Priority E<br><u>PTO</u><br>0<br>1<br>0<br>1<br>1        | <b>ligh bit</b><br><u>Priority Level</u><br>Lowest<br>Highest |              |   |   |  |  |
| 0             | РХ0Н            | External interrupt (<br><u>PX0H</u><br>0<br>0<br>1<br>1<br>1           | ) Priority High bi<br><u>PX0</u><br>0<br>1<br>0<br>1             | t<br><u>Priority Level</u><br>Lowest<br>Highest               |              |   |   |  |  |

Reset Value = X000 0000b Not bit addressable



# 6.11. ONCE<sup>TM</sup> Mode (ON Chip Emulation)

The ONCE mode facilitates testing and debugging of systems using TS80C51Rx2 without removing the circuit from the board. The ONCE mode is invoked by driving certain pins of the TS80C51Rx2; the following sequence must be exercised:

- Pull ALE low while the device is in reset (RST high) and  $\overline{\text{PSEN}}$  is high.
- Hold ALE low as RST is deactivated.

While the TS80C51Rx2 is in ONCE mode, an emulator or test CPU can be used to drive the circuit Table 26. shows the status of the port pins during ONCE mode.

Normal operation is restored when normal reset is applied.

#### Table 25. External Pin Status during ONCE Mode

| ALE          | PSEN         | Port 0 | Port 1       | Port 2       | Port 3       | XTAL1/2 |
|--------------|--------------|--------|--------------|--------------|--------------|---------|
| Weak pull-up | Weak pull-up | Float  | Weak pull-up | Weak pull-up | Weak pull-up | Active  |



## 8. TS87C51RB2/RC2/RD2 EPROM

## 8.1. EPROM Structure

The TS87C51RB2/RC2/RD2 EPROM is divided in two different arrays:

| •  | the code array:                                         |
|----|---------------------------------------------------------|
| •  | the encryption array:                                   |
| In | addition a third non programmable array is implemented: |
| •  | the signature array:                                    |

## 8.2. EPROM Lock System

The program Lock system, when programmed, protects the on-chip program against software piracy.

## 8.2.1. Encryption Array

Within the EPROM array are 64 bytes of encryption array that are initially unprogrammed (all FF's). Every time a byte is addressed during program verify, 6 address lines are used to select a byte of the encryption array. This byte is then exclusive-NOR'ed (XNOR) with the code byte, creating an encrypted verify byte. The algorithm, with the encryption array in the unprogrammed state, will return the code in its original, unmodified form.

When using the encryption array, one important factor needs to be considered. If a byte has the value FFh, verifying the byte will produce the encryption byte value. If a large block (>64 bytes) of code is left unprogrammed, a verification routine will display the content of the encryption array. For this reason all the unused code bytes should be programmed with random values. This will ensure program protection.

### 8.2.2. Program Lock Bits

The three lock bits, when programmed according to Table 29.8.2.3., will provide different level of protection for the on-chip code and data.

| Program Lock Bits |     |     |     | Protection description                                                                                                                                                                                                |  |  |  |  |
|-------------------|-----|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Security level    | LB1 | LB2 | LB3 |                                                                                                                                                                                                                       |  |  |  |  |
| 1                 | U   | U   | U   | No program lock features enabled. Code verify will still be encrypted by the encryption array if programmed. MOVC instruction executed from external program memory returns non encrypted data.                       |  |  |  |  |
| 2                 | Р   | U   | U   | MOVC instruction executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on reset, and further programming of the EPROM is disabled. |  |  |  |  |
| 3                 | U   | Р   | U   | Same as 2, also verify is disabled.                                                                                                                                                                                   |  |  |  |  |
| 4                 | U   | U   | Р   | Same as 3, also external execution is disabled.                                                                                                                                                                       |  |  |  |  |

| Table 29 | . Program | Lock | bits |
|----------|-----------|------|------|
|----------|-----------|------|------|

U: unprogrammed,

P: programmed

WARNING: Security level 2 and 3 should only be programmed after EPROM and Core verification.

## 8.2.3. Signature bytes

The TS87C51RB2/RC2/RD2 contains 4 factory programmed signatures bytes. To read these bytes, perform the process described in section 8.3.





\* See Table 31. for proper value on these inputs

Figure 18. Set-Up Modes Configuration

### 8.3.3. Programming Algorithm

The Improved Quick Pulse algorithm is based on the Quick Pulse algorithm and decreases the number of pulses applied during byte programming from 25 to 1.

To program the TS87C51RB2/RC2/RD2 the following sequence must be exercised:

- Step 1: Activate the combination of control signals.
- Step 2: Input the valid address on the address lines.
- Step 3: Input the appropriate data on the data lines.
- Step 4: Raise  $\overline{EA}/VPP$  from VCC to VPP (typical 12.75V).
- Step 5: Pulse ALE/PROG once.
- Step 6: Lower  $\overline{EA}/VPP$  from VPP to VCC

Repeat step 2 through 6 changing the address and data for the entire array or until the end of the object file is reached (See Figure 19.).

### 8.3.4. Verify algorithm

Code array verify must be done after each byte or block of bytes is programmed. In either case, a complete verify of the programmed array will ensure reliable programming of the TS87C51RB2/RC2/RD2.

P 2.7 is used to enable data output.

To verify the TS87C51RB2/RC2/RD2 code the following sequence must be exercised:

- Step 1: Activate the combination of program and control signals.
- Step 2: Input the valid address on the address lines.
- Step 3: Read data on the data lines.

Repeat step 2 through 3 changing the address for the entire array verification (See Figure 19.)

The encryption array cannot be directly verified. Verification of the encryption array is done by observing that the code array is well encrypted.



## **10.5.2. External Program Memory Characteristics**

| Table 36. Symbol Description | Table 3 | 36. | Symbol | Description |
|------------------------------|---------|-----|--------|-------------|
|------------------------------|---------|-----|--------|-------------|

| Symbol            | Parameter                         |
|-------------------|-----------------------------------|
| Т                 | Oscillator clock period           |
| T <sub>LHLL</sub> | ALE pulse width                   |
| T <sub>AVLL</sub> | Address Valid to ALE              |
| T <sub>LLAX</sub> | Address Hold After ALE            |
| T <sub>LLIV</sub> | ALE to Valid Instruction In       |
| T <sub>LLPL</sub> | ALE to PSEN                       |
| T <sub>PLPH</sub> | PSEN Pulse Width                  |
| T <sub>PLIV</sub> | PSEN to Valid Instruction In      |
| T <sub>PXIX</sub> | Input Instruction Hold After PSEN |
| T <sub>PXIZ</sub> | Input Instruction FloatAfter PSEN |
| T <sub>PXAV</sub> | PSEN to Address Valid             |
| T <sub>AVIV</sub> | Address to Valid Instruction In   |
| T <sub>PLAZ</sub> | PSEN Low to Address Float         |

## Table 37. AC Parameters for Fix Clock

| Speed             | -1<br>40 N | М<br>ЛНz | X2 r<br>30 M<br>60 MH | V<br>node<br>MHz<br>z equiv. | -V<br>standard mode<br>40 MHz |     | -L-LX2 modestandard mode20 MHz30 MHz40 MHz equiv. |     | Units |     |    |
|-------------------|------------|----------|-----------------------|------------------------------|-------------------------------|-----|---------------------------------------------------|-----|-------|-----|----|
| Symbol            | Min        | Max      | Min                   | Max                          | Min                           | Max | Min                                               | Max | Min   | Max |    |
| Т                 | 25         |          | 33                    |                              | 25                            |     | 50                                                |     | 33    |     | ns |
| T <sub>LHLL</sub> | 40         |          | 25                    |                              | 42                            |     | 35                                                |     | 52    |     | ns |
| T <sub>AVLL</sub> | 10         |          | 4                     |                              | 12                            |     | 5                                                 |     | 13    |     | ns |
| T <sub>LLAX</sub> | 10         |          | 4                     |                              | 12                            |     | 5                                                 |     | 13    |     | ns |
| T <sub>LLIV</sub> |            | 70       |                       | 45                           |                               | 78  |                                                   | 65  |       | 98  | ns |
| T <sub>LLPL</sub> | 15         |          | 9                     |                              | 17                            |     | 10                                                |     | 18    |     | ns |
| T <sub>PLPH</sub> | 55         |          | 35                    |                              | 60                            |     | 50                                                |     | 75    |     | ns |
| T <sub>PLIV</sub> |            | 35       |                       | 25                           |                               | 50  |                                                   | 30  |       | 55  | ns |
| T <sub>PXIX</sub> | 0          |          | 0                     |                              | 0                             |     | 0                                                 |     | 0     |     | ns |
| T <sub>PXIZ</sub> |            | 18       |                       | 12                           |                               | 20  |                                                   | 10  |       | 18  | ns |
| T <sub>AVIV</sub> |            | 85       |                       | 53                           |                               | 95  |                                                   | 80  |       | 122 | ns |
| T <sub>PLAZ</sub> |            | 10       |                       | 10                           |                               | 10  |                                                   | 10  |       | 10  | ns |



| Speed             | -]<br>40 M | M<br>MHz | X2 1<br>30 M<br>60 MH | V<br>node<br>MHz<br>z equiv. | -V<br>standard mode<br>40 MHz |     | -L<br>X2 mode<br>20 MHz<br>40 MHz equiv. |     | ode -L -L<br>X2 mode<br>20 MHz<br>40 MHz equiv. 30 MHz |     | Units |
|-------------------|------------|----------|-----------------------|------------------------------|-------------------------------|-----|------------------------------------------|-----|--------------------------------------------------------|-----|-------|
| Symbol            | Min        | Max      | Min                   | Max                          | Min                           | Max | Min                                      | Max | Min                                                    | Max |       |
| T <sub>RLRH</sub> | 130        |          | 85                    |                              | 135                           |     | 125                                      |     | 175                                                    |     | ns    |
| T <sub>WLWH</sub> | 130        |          | 85                    |                              | 135                           |     | 125                                      |     | 175                                                    |     | ns    |
| T <sub>RLDV</sub> |            | 100      |                       | 60                           |                               | 102 |                                          | 95  |                                                        | 137 | ns    |
| T <sub>RHDX</sub> | 0          |          | 0                     |                              | 0                             |     | 0                                        |     | 0                                                      |     | ns    |
| T <sub>RHDZ</sub> |            | 30       |                       | 18                           |                               | 35  |                                          | 25  |                                                        | 42  | ns    |
| T <sub>LLDV</sub> |            | 160      |                       | 98                           |                               | 165 |                                          | 155 |                                                        | 222 | ns    |
| T <sub>AVDV</sub> |            | 165      |                       | 100                          |                               | 175 |                                          | 160 |                                                        | 235 | ns    |
| T <sub>LLWL</sub> | 50         | 100      | 30                    | 70                           | 55                            | 95  | 45                                       | 105 | 70                                                     | 130 | ns    |
| T <sub>AVWL</sub> | 75         |          | 47                    |                              | 80                            |     | 70                                       |     | 103                                                    |     | ns    |
| T <sub>QVWX</sub> | 10         |          | 7                     |                              | 15                            |     | 5                                        |     | 13                                                     |     | ns    |
| T <sub>QVWH</sub> | 160        |          | 107                   |                              | 165                           |     | 155                                      |     | 213                                                    |     | ns    |
| T <sub>WHQX</sub> | 15         |          | 9                     |                              | 17                            |     | 10                                       |     | 18                                                     |     | ns    |
| T <sub>RLAZ</sub> |            | 0        |                       | 0                            |                               | 0   |                                          | 0   |                                                        | 0   | ns    |
| T <sub>WHLH</sub> | 10         | 40       | 7                     | 27                           | 15                            | 35  | 5                                        | 45  | 13                                                     | 53  | ns    |

Table 40. AC Parameters for a Fix Clock



| Symbol            | Туре | Standard<br>Clock | X2 Clock  | -M | -V | -L | Units |
|-------------------|------|-------------------|-----------|----|----|----|-------|
| T <sub>RLRH</sub> | Min  | 6 T - x           | 3 T - x   | 20 | 15 | 25 | ns    |
| T <sub>WLWH</sub> | Min  | 6 T - x           | 3 T - x   | 20 | 15 | 25 | ns    |
| T <sub>RLDV</sub> | Max  | 5 T - x           | 2.5 T - x | 25 | 23 | 30 | ns    |
| T <sub>RHDX</sub> | Min  | x                 | X         | 0  | 0  | 0  | ns    |
| T <sub>RHDZ</sub> | Max  | 2 T - x           | T - x     | 20 | 15 | 25 | ns    |
| T <sub>LLDV</sub> | Max  | 8 T - x           | 4T -x     | 40 | 35 | 45 | ns    |
| T <sub>AVDV</sub> | Max  | 9 T - x           | 4.5 T - x | 60 | 50 | 65 | ns    |
| T <sub>LLWL</sub> | Min  | 3 T - x           | 1.5 T - x | 25 | 20 | 30 | ns    |
| T <sub>LLWL</sub> | Max  | 3 T + x           | 1.5 T + x | 25 | 20 | 30 | ns    |
| T <sub>AVWL</sub> | Min  | 4 T - x           | 2 T - x   | 25 | 20 | 30 | ns    |
| T <sub>QVWX</sub> | Min  | T - x             | 0.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>QVWH</sub> | Min  | 7 T - x           | 3.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>WHQX</sub> | Min  | T - x             | 0.5 T - x | 10 | 8  | 15 | ns    |
| T <sub>RLAZ</sub> | Max  | x                 | х         | 0  | 0  | 0  | ns    |
| T <sub>WHLH</sub> | Min  | T - x             | 0.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>WHLH</sub> | Max  | T + x             | 0.5 T + x | 15 | 10 | 20 | ns    |

| Table 41. AC Parameters | for | a | Variable | <b>Clock:</b> | derating | formula |
|-------------------------|-----|---|----------|---------------|----------|---------|
|-------------------------|-----|---|----------|---------------|----------|---------|

## 10.5.5. External Data Memory Write Cycle



Figure 26. External Data Memory Write Cycle



## **10.5.9. EPROM Programming and Verification Characteristics**

TA = 21°C to 27°C;  $V_{SS} = 0V$ ;  $V_{CC} = 5V \pm 10\%$  while programming.  $V_{CC}$  = operating range while verifying

| Symbol              | Parameter                         | Min                  | Max                  | Units |
|---------------------|-----------------------------------|----------------------|----------------------|-------|
| V <sub>PP</sub>     | Programming Supply Voltage        | 12.5                 | 13                   | V     |
| I <sub>PP</sub>     | Programming Supply Current        |                      | 75                   | mA    |
| 1/T <sub>CLCL</sub> | Oscillator Frquency               | 4                    | 6                    | MHz   |
| T <sub>AVGL</sub>   | Address Setup to PROG Low         | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>GHAX</sub>   | Adress Hold after PROG            | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>DVGL</sub>   | Data Setup to PROG Low            | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>GHDX</sub>   | Data Hold after PROG              | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>EHSH</sub>   | (Enable) High to V <sub>PP</sub>  | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>SHGL</sub>   | V <sub>PP</sub> Setup to PROG Low | 10                   |                      | μs    |
| T <sub>GHSL</sub>   | V <sub>PP</sub> Hold after PROG   | 10                   |                      | μs    |
| T <sub>GLGH</sub>   | PROG Width                        | 90                   | 110                  | μs    |
| T <sub>AVQV</sub>   | Address to Valid Data             |                      | 48 T <sub>CLCL</sub> |       |
| T <sub>ELQV</sub>   | ENABLE Low to Data Valid          |                      | 48 T <sub>CLCL</sub> |       |
| T <sub>EHQZ</sub>   | Data Float after ENABLE           | 0                    | 48 T <sub>CLCL</sub> |       |

### Table 45. EPROM Programming Parameters

### 10.5.10. EPROM Programming and Verification Waveforms



\* 8KB: up to P2.4, 16KB: up to P2.5, 32KB: up to P3.4, 64KB: up to P3.5

### Figure 29. EPROM Programming and Verification Waveforms



For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs and begins to float when a 100 mV change from the loaded  $V_{OH}/V_{OL}$  level occurs.  $I_{OL}/I_{OH} \ge \pm 20$ mA.

### 10.5.15. Clock Waveforms

Valid in normal clock mode. In X2 mode XTAL2 signal must be changed to XTAL2 divided by two.



This diagram indicates when signals are clocked internally. The time it takes the signals to propagate to the pins, however, ranges from 25 to 125 ns. This propagation delay is dependent on variables such as temperature and pin loading. Propagation also varies from output to output and component. Typically though ( $T_A=25^{\circ}C$  fully loaded) RD and WR propagation delays are approximately 50ns. The other signals are typically 85 ns. Propagation delays are incorporated in the AC specifications.



# **11. Ordering Information**



(\*) Check with Atmel Wireless & Microcontrollers Sales Office for availability. Ceramic packages (J, K, N) are available for proto typing, not for volume production. Ceramic packages are available for OTP only.

| Table | 47. | Maximum | Clock | Frequency |
|-------|-----|---------|-------|-----------|
|-------|-----|---------|-------|-----------|

| Code                                   | -M | -V        | -L        | Unit |
|----------------------------------------|----|-----------|-----------|------|
| Standard Mode, oscillator frequency    | 40 | 40        | 30        | MHz  |
| Standard Mode, internal frequency      | 40 | 40        | 30        |      |
| X2 Mode, oscillator frequency          | 20 | 30        | 20        | MHz  |
| X2 Mode, internal equivalent frequency | 40 | <b>60</b> | <b>40</b> |      |