



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                    |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 40/30MHz                                                                 |
| Connectivity               | UART/USART                                                               |
| Peripherals                | POR, PWM, WDT                                                            |
| Number of I/O              | 32                                                                       |
| Program Memory Size        | 32KB (32K x 8)                                                           |
| Program Memory Type        | OTP                                                                      |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 512 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                              |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 44-LCC (J-Lead)                                                          |
| Supplier Device Package    | 44-PLCC (16.6x16.6)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/ts87c51rc2-vcb |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



|                 | Pin Number |              | T            |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|-----------------|------------|--------------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Mnemonic        | DIL        | LCC          | VQFP 1.4     | Туре | Name And Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| V <sub>SS</sub> | 20         | 22           | 16           | Ι    | Ground: 0V reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| Vss1            |            | 1            | 39           | Ι    | Optional Ground: Contact the Sales Office for ground connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| V <sub>CC</sub> | 40         | 44           | 38           | Ι    | <b>Power Supply:</b> This is the power supply voltage for normal, idle and podown operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| P0.0-P0.7       | 39-32      | 43-36        | 37-30        | I/O  | <b>Port 0</b> : Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high impedance inputs. Port 0 pins must be polarized to Vcc or Vss in order to prevent any parasitic current consumption. Port 0 is also the multiplexed low-order address and data bus during access to external program and data memory. In this application, it uses strong internal pull-up when emitting 1s. Port 0 also inputs the code bytes during EPROM programming. External pull-ups are required during program verification during which P0 outputs the code bytes.                                                                                                                                                                        |  |
| P1.0-P1.7       | 1-8        | 2-9          | 40-44<br>1-3 | I/O  | <b>Port 1:</b> Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 1 pins that are externally pulled low will source current because of the internal pull-ups. Port 1 also receives the low-orde address byte during memory programming and verification. Alternate functions for Port 1 include:                                                                                                                                                                                                                                                                                                                                                 |  |
|                 | 1          | 2            | 40           | I/O  | T2 (P1.0): Timer/Counter 2 external count input/Clockout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|                 | 2          | 3            | 41           | I    | T2EX (P1.1): Timer/Counter 2 Reload/Capture/Direction Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|                 | 3          | 4            | 42           | Ι    | ECI (P1.2): External Clock for the PCA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|                 | 4          | 5            | 43           | I/O  | CEX0 (P1.3): Capture/Compare External I/O for PCA module 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|                 | 5          | 6            | 44           | I/O  | CEX1 (P1.4): Capture/Compare External I/O for PCA module 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|                 | 6          | 7            | 45           | I/O  | CEX0 (P1.5): Capture/Compare External I/O for PCA module 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|                 | 7          | 8            | 46           | I/O  | CEX0 (P1.6): Capture/Compare External I/O for PCA module 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|                 | 8          | 9            | 47           | I/O  | CEX0 (P1.7): Capture/Compare External I/O for PCA module 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| P2.0-P2.7       | 21-28      | 24-31        | 18-25        | I/O  | <b>Port 2</b> : Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 2 pins that are externally pulled low will source current because of the internal pull-ups. Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR).In this application, it uses strong internal pull-ups emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @Ri), port 2 emits the contents of the P2 SFR. Some Port 2 pins (P2.0 to P2.5) receive the high order address bits during EPROM programming and verification: |  |
| P3.0-P3.7       | 10-17      | 11,<br>13-19 | 5,<br>7-13   | I/O  | <b>Port 3:</b> Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 3 pins that are externally pulled low will source current because of the internal pull-ups. Some Port 3 pins (P3.4 to P3.5) receive the high order address bits during EPROM programming and verification. Port 3 also serves the special features of the 80C51 family, as listed below.                                                                                                                                                                                                                                                                                     |  |
|                 | 10         | 11           | 5            | I    | RXD (P3.0): Serial input port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|                 | 11         | 13           | 7            | 0    | TXD (P3.1): Serial output port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|                 | 12         | 14           | 8            | I    | <b>INTO</b> (P3.2): External interrupt 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|                 | 13         | 15           | 9            | I    | <b>INT1</b> (P3.3): External interrupt 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|                 | 14         | 16           | 10           | I    | T0 (P3.4): Timer 0 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|                 | 15         | 17           | 11           | I    | T1 (P3.5): Timer 1 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|                 | 16         | 18           | 12           | 0    | WR (P3.6): External data memory write strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                 | 17         | 19           | 13           | 0    | RD (P3.7): External data memory read strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |



# 6. TS80C51Rx2 Enhanced Features

In comparison to the original 80C52, the TS80C51Rx2 implements some new features, which are:

- The X2 option.
- The Dual Data Pointer.
- The extended RAM.
- The Programmable Counter Array (PCA).
- The Watchdog.
- The 4 level interrupt priority system.
- The power-off flag.
- The ONCE mode.
- The ALE disabling.
- Some enhanced features are also located in the UART and the timer 2.

### 6.1. X2 Feature

The TS80C51Rx2 core needs only 6 clock periods per machine cycle. This feature called "X2" provides the following advantages:

- Divide frequency crystals by 2 (cheaper crystals) while keeping same CPU power.
- Save power consumption while keeping same CPU power (oscillator power saving).
- Save power consumption by dividing dynamically operating frequency by 2 in operating and idle modes.
- Increase CPU power by 2 while keeping same crystal frequency.

In order to keep the original C51 compatibility, a divider by 2 is inserted between the XTAL1 signal and the main clock input of the core (phase generator). This divider may be disabled by software.

### 6.1.1. Description

The clock for the whole circuit and peripheral is first divided by two before being used by the CPU core and peripherals. This allows any cyclic ratio to be accepted on XTAL1 input. In X2 mode, as this divider is bypassed, the signals on XTAL1 must have a cyclic ratio between 40 to 60%. Figure 1. shows the clock generation block diagram. X2 bit is validated on XTAL1÷2 rising edge to avoid glitches when switching from X2 to STD mode. Figure 2. shows the mode switching waveforms.



Figure 1. Clock Generation Diagram







The X2 bit in the CKCON register (See Table 3.) allows to switch from 12 clock cycles per instruction to 6 clock cycles and vice versa. At reset, the standard speed is activated (STD mode). Setting this bit activates the X2 feature (X2 mode).

### CAUTION

In order to prevent any incorrect operation while operating in X2 mode, user must be aware that all peripherals using clock frequency as time reference (UART, timers, PCA...) will have their time reference divided by two. For example a free running timer generating an interrupt every 20 ms will then generate an interrupt every 10 ms. UART with 4800 baud rate will have 9600 baud rate.



### 6.2. Dual Data Pointer Register Ddptr

The additional data pointer can be used to speed up code execution and reduce code size in a number of ways.

The dual DPTR structure is a way by which the chip will specify the address of an external data memory location. There are two 16-bit DPTR registers that address the external memory, and a single bit called DPS = AUXR1/bit0 (See Table 4.) that allows the program code to switch between them (Refer to Figure 3).



Figure 3. Use of Dual Pointer

 Table 4. AUXR1: Auxiliary Register 1

| AUXR1<br>Address 0A2H |             | - | - | - | - | GF3 | - | - | DPS |
|-----------------------|-------------|---|---|---|---|-----|---|---|-----|
|                       | Reset value | X | Х | X | Х | 0   | Х | Х | 0   |

| Symbol | Function        |                                                        |  |  |  |
|--------|-----------------|--------------------------------------------------------|--|--|--|
| -      | Not implemen    | Not implemented, reserved for future use. <sup>a</sup> |  |  |  |
| DPS    | Data Pointer S  | Data Pointer Selection.                                |  |  |  |
|        | DPS             | Operating Mode                                         |  |  |  |
|        | 0               | DPTR0 Selected                                         |  |  |  |
|        | 1               | DPTR1 Selected                                         |  |  |  |
| GF3    | This bit is a g | This bit is a general purpose user flag <sup>b</sup> . |  |  |  |

a. User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new feature. In that case, the reset value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.

b. GF3 will not be available on first version of the RC devices.

### Application

Software can take advantage of the additional data pointers to both increase speed and reduce code size, for example, block operations (copy, compare, search ...) are well served by using one data pointer as a 'source' pointer and the other one as a "destination" pointer.



It is possible to use timer 2 as a baud rate generator and a clock generator simultaneously. For this configuration, the baud rates and clock frequencies are not independent since both functions use the values in the RCAP2H and RCAP2L registers.



Figure 6. Clock-Out Mode  $C/\overline{T2} = 0$ 



### Table 6. T2CON Register

### T2CON - Timer 2 Control Register (C8h)

| 7          | 6               | 5                                                                                                                                                                                                                                    | 4                                                                                                                                                                                                                                                                                                                           | 3     | 2   | 1     | 0       |  |  |  |
|------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|---------|--|--|--|
| TF2        | EXF2            | RCLK                                                                                                                                                                                                                                 | TCLK                                                                                                                                                                                                                                                                                                                        | EXEN2 | TR2 | C/T2# | CP/RL2# |  |  |  |
| Bit Number | Bit<br>Mnemonic |                                                                                                                                                                                                                                      | Description                                                                                                                                                                                                                                                                                                                 |       |     |       |         |  |  |  |
| 7          | TF2             | Timer 2 overflow Fla<br>Must be cleared<br>Set by hardware                                                                                                                                                                           | <b>Fimer 2 overflow Flag</b><br>Must be cleared by software.<br>Set by hardware on timer 2 overflow, if RCLK = 0 and TCLK = 0.                                                                                                                                                                                              |       |     |       |         |  |  |  |
| 6          | EXF2            | Timer 2 External Fl<br>Set when a captu<br>When set, causes<br>Must be cleared                                                                                                                                                       | Fimer 2 External Flag<br>Set when a capture or a reload is caused by a negative transition on T2EX pin if EXEN2=1.<br>When set, causes the CPU to vector to timer 2 interrupt routine when timer 2 interrupt is enabled.<br>Must be cleared by software. EXF2 doesn't cause an interrupt in Up/down counter mode (DCEN = 1) |       |     |       |         |  |  |  |
| 5          | RCLK            | Receive Clock bit<br>Clear to use time<br>Set to use timer 2                                                                                                                                                                         | Receive Clock bit<br>Clear to use timer 1 overflow as receive clock for serial port in mode 1 or 3.<br>Set to use timer 2 overflow as receive clock for serial port in mode 1 or 3.                                                                                                                                         |       |     |       |         |  |  |  |
| 4          | TCLK            | Transmit Clock bit<br>Clear to use time<br>Set to use timer 2                                                                                                                                                                        | <b>Transmit Clock bit</b><br>Clear to use timer 1 overflow as transmit clock for serial port in mode 1 or 3.<br>Set to use timer 2 overflow as transmit clock for serial port in mode 1 or 3.                                                                                                                               |       |     |       |         |  |  |  |
| 3          | EXEN2           | Timer 2 External Enable bit<br>Clear to ignore events on T2EX pin for timer 2 operation.<br>Set to cause a capture or reload when a negative transition on T2EX pin is detected, if timer 2 is not used to<br>clock the serial port. |                                                                                                                                                                                                                                                                                                                             |       |     |       |         |  |  |  |
| 2          | TR2             | Timer 2 Run control bit<br>Clear to turn off timer 2.<br>Set to turn on timer 2.                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                             |       |     |       |         |  |  |  |
| 1          | C/T2#           | Timer/Counter 2 select bit         Clear for timer operation (input from internal clock system: F <sub>OSC</sub> ).         Set for counter operation (input from T2 input pin, falling edge trigger). Must be 0 for clock out mode. |                                                                                                                                                                                                                                                                                                                             |       |     |       |         |  |  |  |
| 0          | CP/RL2#         | Timer 2 Capture/Re<br>If RCLK=1 or To<br>Clear to auto-relo<br>Set to capture on                                                                                                                                                     | Timer 2 Capture/Reload bit<br>If RCLK=1 or TCLK=1, CP/RL2# is ignored and timer is forced to auto-reload on timer 2 overflow.<br>Clear to auto-reload on timer 2 overflows or negative transitions on T2EX pin if EXEN2=1.<br>Set to capture on negative transitions on T2EX pin if EXEN2=1.                                |       |     |       |         |  |  |  |

Reset Value = 0000 0000b Bit addressable





Figure 7. PCA Timer/Counter

| Table | 8. | CMOD:  | PCA  | Counter | Mode | Register |
|-------|----|--------|------|---------|------|----------|
| abic  | υ. | CITOD. | IUII | Counter | mout | Register |

| CM<br>Addres | OD<br>s 0D9H |                                                                                                                                                         | CI                                                                                                                              | DL                                                        | WDTE        | -                   | -                         | -        | CPS1 | CPS0 | ECF |
|--------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------|---------------------|---------------------------|----------|------|------|-----|
|              | Rese         | et value                                                                                                                                                | (                                                                                                                               | )                                                         | 0           | Х                   | Х                         | Х        | 0    | 0    | 0   |
| Syı          | nbol         | Function                                                                                                                                                |                                                                                                                                 |                                                           |             |                     |                           |          |      |      |     |
| CIDL         |              | Counter Idle control: $CIDL = 0$ programs the PCA Counter to continue functioning during idle Mode. $CIDL = 1$ programs it to be gated off during idle. |                                                                                                                                 |                                                           |             |                     |                           |          |      |      |     |
| WDTE         | C            | Watchd<br>WDTE                                                                                                                                          | Vatchdog Timer Enable: $WDTE = 0$ disables Watchdog Timer function on PCA Module 4.<br>WDTE = 1 enables it.                     |                                                           |             |                     |                           |          |      |      |     |
| -            |              | Not imp                                                                                                                                                 | Not implemented, reserved for future use. <sup>a</sup>                                                                          |                                                           |             |                     |                           |          |      |      |     |
| CPS1         |              | PCA Co                                                                                                                                                  | ount Puls                                                                                                                       | se Se                                                     | lect bit 1. |                     |                           |          |      |      |     |
| CPS0         |              | PCA Co                                                                                                                                                  | ount Puls                                                                                                                       | se Se                                                     | lect bit 0. |                     |                           |          |      |      |     |
|              |              | CPS1                                                                                                                                                    | CPS0                                                                                                                            | Sele                                                      | cted PCA    | input. <sup>b</sup> |                           |          |      |      |     |
|              |              | 0                                                                                                                                                       | 0                                                                                                                               | Inte                                                      | rnal clock  | $f_{osc}/12$ ( C    | Dr f <sub>osc</sub> /6 in | X2 Mode  | e).  |      |     |
|              |              | 0                                                                                                                                                       | 1                                                                                                                               | Inte                                                      | rnal clock  | $f_{osc}/4$ ( Or    | f <sub>osc</sub> /2 in    | X2 Mode) |      |      |     |
|              |              | 1                                                                                                                                                       | 0                                                                                                                               | Timer 0 Overflow                                          |             |                     |                           |          |      |      |     |
|              |              | 1                                                                                                                                                       | 1                                                                                                                               | External clock at ECI/P1.2 pin (max rate = $f_{osc}$ / 8) |             |                     |                           |          |      |      |     |
| ECF          |              | PCA Ei<br>interrup                                                                                                                                      | A Enable Counter Overflow interrupt: ECF = 1 enables CF bit in CCON to generate an rrupt. ECF = 0 disables that function of CF. |                                                           |             |                     |                           |          |      |      |     |

User software should not write 1s to reserved bits. These bits may be used in future 8051 family a. products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate. b.  $f_{osc} = oscillator frequency$ 

The CMOD SFR includes three additional bits associated with the PCA (See Figure 7 and Table 8).

- The CIDL bit which allows the PCA to stop during idle mode. •
- The WDTE bit which enables or disables the watchdog function on module 4. •





Figure 8. PCA Interrupt System

PCA Modules: each one of the five compare/capture modules has six possible functions. It can perform:

- 16-bit Capture, positive-edge triggered,
- 16-bit Capture, negative-edge triggered,
- 16-bit Capture, both positive and negative-edge triggered,
- 16-bit Software Timer,
- 16-bit High Speed Output,
- 8-bit Pulse Width Modulator.

In addition, module 4 can be used as a Watchdog Timer.

Each module in the PCA has a special function register associated with it. These registers are: CCAPM0 for module 0, CCAPM1 for module 1, etc. (See Table 10). The registers contain the bits that control the mode that each module will operate in.

- The ECCF bit (CCAPMn.0 where n=0, 1, 2, 3, or 4 depending on the module) enables the CCF flag in the CCON SFR to generate an interrupt when a match or compare occurs in the associated module.
- PWM (CCAPMn.1) enables the pulse width modulation mode.
- The TOG bit (CCAPMn.2) when set causes the CEX output associated with the module to toggle when there is a match between the PCA counter and the module's capture/compare register.
- The match bit MAT (CCAPMn.3) when set will cause the CCFn bit in the CCON register to be set when there is a match between the PCA counter and the module's capture/compare register.
- The next two bits CAPN (CCAPMn.4) and CAPP (CCAPMn.5) determine the edge that a capture input will be active on. The CAPN bit enables the negative edge, and the CAPP bit enables the positive edge. If both bits are set both edges will be enabled and a capture will occur for either transition.
- The last bit in the register ECOM (CCAPMn.6) when set enables the comparator function.

Table 11 shows the CCAPMn settings for the various PCA functions.



## 6.5.1. PCA Capture Mode

To use one of the PCA modules in the capture mode either one or both of the CCAPM bits CAPN and CAPP for that module must be set. The external CEX input for the module (on port 1) is sampled for a transition. When a valid transition occurs the PCA hardware loads the value of the PCA counter registers (CH and CL) into the module's capture registers (CCAPnL and CCAPnH). If the CCFn bit for the module in the CCON SFR and the ECCFn bit in the CCAPMn SFR are set then an interrupt will be generated (Refer to Figure 9).



Figure 9. PCA Capture Mode



## 6.5.3. High Speed Output Mode

In this mode the CEX output (on port 1) associated with the PCA module will toggle each time a match occurs between the PCA counter and the module's capture registers. To activate this mode the TOG, MAT, and ECOM bits in the module's CCAPMn SFR must be set (See Figure 11).

A prior write must be done to CCAPnL and CCAPnH before writing the ECOMn bit.



Figure 11. PCA High Speed Output Mode

Before enabling ECOM bit, CCAPnL and CCAPnH should be set with a non zero value, otherwise an unwanted match could happen.

Once ECOM set, writing CCAPnL will clear ECOM so that an unwanted match doesn't occur while modifying the compare value. Writing to CCAPnH will set ECOM. For this reason, user software should write CCAPnL first, and then CCAPnH. Of course, the ECOM bit can still be controlled by accessing to CCAPMn register.



### 6.6.3. Given Address

Each device has an individual address that is specified in SADDR register; the SADEN register is a mask byte that contains don't-care bits (defined by zeros) to form the device's given address. The don't-care bits provide the flexibility to address one or more slaves at a time. The following example illustrates how a given address is formed. To address a device by its individual address, the SADEN mask byte must be 1111 1111b. For example:

| SADDR | 0101 0110b |
|-------|------------|
| SADEN | 1111 1100b |
| Given | 0101 01XXb |

The following is an example of how to use given addresses to address different slaves:

| Slave A: | SADDR<br><u>SADEN</u><br>Given | 1111 0001b<br><u>1111 1010b</u><br>1111 0X0Xb |
|----------|--------------------------------|-----------------------------------------------|
| Slave B: | SADDR<br><u>SADEN</u><br>Given | 1111 0011b<br><u>1111 1001b</u><br>1111 0XX1b |
| Slave C: | SADDR<br><u>SADEN</u><br>Given | 1111 0010b<br><u>1111 1101b</u><br>1111 00X1b |

The SADEN byte is selected so that each slave may be addressed separately.

For slave A, bit 0 (the LSB) is a don't-care bit; for slaves B and C, bit 0 is a 1. To communicate with slave A only, the master must send an address where bit 0 is clear (e.g. 1111 0000b).

For slave A, bit 1 is a 1; for slaves B and C, bit 1 is a don't care bit. To communicate with slaves B and C, but not slave A, the master must send an address with bits 0 and 1 both set (e.g. 1111 0011b).

To communicate with slaves A, B and C, the master must send an address with bit 0 set, bit 1 clear, and bit 2 clear (e.g. 1111 0001b).

### 6.6.4. Broadcast Address

A broadcast address is formed from the logical OR of the SADDR and SADEN registers with zeros defined as don't-care bits, e.g.:

| 0101 | 0110b                |
|------|----------------------|
| 1111 | 1100b                |
| 1111 | 111Xb                |
|      | 0101<br>1111<br>1111 |

The use of don't-care bits provides flexibility in defining the broadcast address, however in most applications, a broadcast address is FFh. The following is an example of using broadcast addresses:

| Slave A: | SADDR<br><u>SADEN</u><br>Broadcast  | 1111 0001b<br><u>1111 1010b</u><br>1111 1X11b, |
|----------|-------------------------------------|------------------------------------------------|
| Slave B: | SADDR<br><u>SADEN</u><br>Broadcast  | 1111 0011b<br><u>1111 1001b</u><br>1111 1X11B, |
| Slave C: | SADDR=<br><u>SADEN</u><br>Broadcast | 1111 0010b<br><u>1111 1101b</u><br>1111 1111b  |

For slaves A and B, bit 2 is a don't care bit; for slave C, bit 2 is set. To communicate with all of the slaves, the master must send an address FFh. To communicate with slaves A and B, but not slave C, the master can send and address FBh.



### Table 18. Priority Level Bit Values

| IPH.x | IP.x | Interrupt Level Priority |
|-------|------|--------------------------|
| 0     | 0    | 0 (Lowest)               |
| 0     | 1    | 1                        |
| 1     | 0    | 2                        |
| 1     | 1    | 3 (Highest)              |

A low-priority interrupt can be interrupted by a high priority interrupt, but not by another low-priority interrupt. A high-priority interrupt can't be interrupted by any other interrupt source.

If two interrupt requests of different priority levels are received simultaneously, the request of higher priority level is serviced. If interrupt requests of the same priority level are received simultaneously, an internal polling sequence determines which request is serviced. Thus within each priority level there is a second priority structure determined by the polling sequence.

### Table 19. IE Register

#### IE - Interrupt Enable Register (A8h)

| 7  | 6  | 5   | 4  | 3   | 2   | 1   | 0   |
|----|----|-----|----|-----|-----|-----|-----|
| EA | EC | ET2 | ES | ET1 | EX1 | ЕТО | EX0 |

| Bit Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                 |
|------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EA              | Enable All interrupt bit<br>Clear to disable all interrupts.<br>Set to enable all interrupts.<br>If EA=1, each interrupt source is individually enabled or disabled by setting or clearing its own interrupt<br>enable bit. |
| 6          | EC              | PCA interrupt enable bit<br>Clear to disable . Set to enable.                                                                                                                                                               |
| 5          | ET2             | Timer 2 overflow interrupt Enable bit<br>Clear to disable timer 2 overflow interrupt.<br>Set to enable timer 2 overflow interrupt.                                                                                          |
| 4          | ES              | Serial port Enable bit<br>Clear to disable serial port interrupt.<br>Set to enable serial port interrupt.                                                                                                                   |
| 3          | ET1             | Timer 1 overflow interrupt Enable bit<br>Clear to disable timer 1 overflow interrupt.<br>Set to enable timer 1 overflow interrupt.                                                                                          |
| 2          | EX1             | External interrupt 1 Enable bit<br>Clear to disable external interrupt 1.<br>Set to enable external interrupt 1.                                                                                                            |
| 1          | ET0             | Timer 0 overflow interrupt Enable bit<br>Clear to disable timer 0 overflow interrupt.<br>Set to enable timer 0 overflow interrupt.                                                                                          |
| 0          | EX0             | External interrupt 0 Enable bit<br>Clear to disable external interrupt 0.<br>Set to enable external interrupt 0.                                                                                                            |

Reset Value = 0000 0000b Bit addressable



### Table 20. IP Register

#### **IP - Interrupt Priority Register (B8h)**

| 7 | 6   | 5   | 4  | 3   | 2   | 1   | 0   |
|---|-----|-----|----|-----|-----|-----|-----|
| - | PPC | PT2 | PS | PT1 | PX1 | PT0 | PX0 |

| Bit Number | Bit<br>Mnemonic | Description                                                                     |
|------------|-----------------|---------------------------------------------------------------------------------|
| 7          | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |
| 6          | PPC             | PCA interrupt priority bit<br>Refer to PPCH for priority level.                 |
| 5          | PT2             | Timer 2 overflow interrupt Priority bit<br>Refer to PT2H for priority level.    |
| 4          | PS              | Serial port Priority bit<br>Refer to PSH for priority level.                    |
| 3          | PT1             | Timer 1 overflow interrupt Priority bit<br>Refer to PT1H for priority level.    |
| 2          | PX1             | External interrupt 1 Priority bit<br>Refer to PX1H for priority level.          |
| 1          | PT0             | Timer 0 overflow interrupt Priority bit<br>Refer to PT0H for priority level.    |
| 0          | PX0             | External interrupt 0 Priority bit<br>Refer to PX0H for priority level.          |

Reset Value = X000 0000b Bit addressable



#### Table 21. IPH Register

#### IPH - Interrupt Priority High Register (B7h)

| 7             | 6               | 5                                                                  | 4                                                                | 3                                                             | 2            | 1    | 0    |  |  |  |  |
|---------------|-----------------|--------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------|--------------|------|------|--|--|--|--|
| -             | РРСН            | РТ2Н                                                               | PSH                                                              | PT1H                                                          | PX1H         | РТОН | РХОН |  |  |  |  |
| Bit<br>Number | Bit<br>Mnemonic |                                                                    | Description                                                      |                                                               |              |      |      |  |  |  |  |
| 7             | -               | <b>Reserved</b><br>The value read f                                | rom this bit is inde                                             | terminate. Do not s                                           | et this bit. |      |      |  |  |  |  |
| 6             | РРСН            | PCA interrupt prio<br><u>PPCH</u><br>0<br>1<br>1                   | rity bit high.<br><u>PPC</u> Prio<br>0<br>1<br>0<br>1            | <u>rity Level</u><br>Lowest<br>Highest                        |              |      |      |  |  |  |  |
| 5             | РТ2Н            | Timer 2 overflow in<br><u>PT2H</u><br>0<br>1<br>1<br>1             | terrupt Priority E<br><u>PT2</u><br>0<br>1<br>0<br>1             | <b>ligh bit</b><br><u>Priority Level</u><br>Lowest<br>Highest |              |      |      |  |  |  |  |
| 4             | PSH             | Serial port Priority<br>PSH<br>0<br>1<br>1                         | High bit<br><u>PS</u><br>0<br>1<br>0<br>1                        | <u>Priority Level</u><br>Lowest<br>Highest                    |              |      |      |  |  |  |  |
| 3             | PT1H            | <b>Timer 1 overflow in</b><br><u>PT1H</u><br>0<br>0<br>1<br>1<br>1 | terrupt Priority E<br><u>PT1</u><br>0<br>1<br>0<br>1<br>1        | <b>ligh bit</b><br><u>Priority Level</u><br>Lowest<br>Highest |              |      |      |  |  |  |  |
| 2             | PX1H            | External interrupt 1<br><u>PX1H</u><br>0<br>0<br>1<br>1<br>1       | l <b>Priority High bi</b><br><u>PX1</u><br>0<br>1<br>0<br>1<br>1 | t<br><u>Priority Level</u><br>Lowest<br>Highest               |              |      |      |  |  |  |  |
| 1             | РТОН            | Timer 0 overflow in <u>PT0H</u> 0           1           1          | terrupt Priority E<br><u>PTO</u><br>0<br>1<br>0<br>1<br>1        | <b>ligh bit</b><br><u>Priority Level</u><br>Lowest<br>Highest |              |      |      |  |  |  |  |
| 0             | РХ0Н            | External interrupt (<br><u>PX0H</u><br>0<br>0<br>1<br>1<br>1       | ) Priority High bi<br><u>PX0</u><br>0<br>1<br>0<br>1             | t<br><u>Priority Level</u><br>Lowest<br>Highest               |              |      |      |  |  |  |  |

Reset Value = X000 0000b Not bit addressable



### 6.8. Idle mode

An instruction that sets PCON.0 causes that to be the last instruction executed before going into the Idle mode. In the Idle mode, the internal clock signal is gated off to the CPU, but not to the interrupt, Timer, and Serial Port functions. The CPU status is preserved in its entirely : the Stack Pointer, Program Counter, Program Status Word, Accumulator and all other registers maintain their data during Idle. The port pins hold the logical states they had at the time Idle was activated. ALE and PSEN hold at logic high levels.

There are two ways to terminate the Idle. Activation of any enabled interrupt will cause PCON.0 to be cleared by hardware, terminating the Idle mode. The interrupt will be serviced, and following RETI the next instruction to be executed will be the one following the instruction that put the device into idle.

The flag bits GF0 and GF1 can be used to give an indication if an interrupt occured during normal operation or during an Idle. For example, an instruction that activates Idle can also set one or both flag bits. When Idle is terminated by an interrupt, the interrupt service routine can examine the flag bits.

The other way of terminating the Idle mode is with a hardware reset. Since the clock oscillator is still running, the hardware reset needs to be held active for only two machine cycles (24 oscillator periods) to complete the reset.

## 6.9. Power-Down Mode

To save maximum power, a power-down mode can be invoked by software (Refer to Table 17., PCON register).

In power-down mode, the oscillator is stopped and the instruction that invoked power-down mode is the last instruction executed. The internal RAM and SFRs retain their value until the power-down mode is terminated.  $V_{CC}$  can be lowered to save further power. Either a hardware reset or an external interrupt can cause an exit from power-down. To properly terminate power-down, the reset or external interrupt should not be executed before  $V_{CC}$  is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize.

Only external interrupts  $\overline{INT0}$  and  $\overline{INT1}$  are useful to exit from power-down. For that, interrupt must be enabled and configured as level or edge sensitive interrupt input.

Holding the pin low restarts the oscillator but bringing the pin high completes the exit as detailed in Figure 17. When both interrupts are enabled, the oscillator restarts as soon as one of the two inputs is held low and power down exit will be completed when the first input will be released. In this case the higher priority interrupt service routine is executed.

Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put TS80C51Rx2 into power-down mode.



### Figure 17. Power-Down Exit Waveform

Exit from power-down by reset redefines all the SFRs, exit from power-down by external interrupt does no affect the SFRs.

Exit from power-down by either reset or external interrupt does not affect the internal RAM content. NOTE: If idle mode is activated with power-down mode (IDL and PD bits set), the exit sequence is unchanged, when execution is vectored to interrupt, PD and IDL bits are cleared and idle mode is not entered.



#### Table 24. WDTPRG Register

| 7          | 6               |                 | 5                                            | 4                                                                                                                                                                                                                                         | 3                                                                                                                                                                                                                               | 1                                                                                                                                             | 0       |  |  |  |
|------------|-----------------|-----------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|
| T4         | Т3              |                 | T2                                           | T1                                                                                                                                                                                                                                        | TO                                                                                                                                                                                                                              | S2                                                                                                                                            | 2 S1 S0 |  |  |  |
| Bit Number | Bit<br>Mnemonic | Description     |                                              |                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                 |                                                                                                                                               |         |  |  |  |
| 7          | T4              |                 |                                              |                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                 |                                                                                                                                               |         |  |  |  |
| 6          | T3              |                 |                                              |                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                 |                                                                                                                                               |         |  |  |  |
| 5          | T2              | Reserve<br>Do 1 | d<br>not try to set                          | or clear this bit.                                                                                                                                                                                                                        |                                                                                                                                                                                                                                 |                                                                                                                                               |         |  |  |  |
| 4          | T1              |                 |                                              |                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                 |                                                                                                                                               |         |  |  |  |
| 3          | TO              |                 |                                              |                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                 |                                                                                                                                               |         |  |  |  |
| 2          | S2              | WDT Ti          | ime-out sele                                 | et bit 2                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                 |                                                                                                                                               |         |  |  |  |
| 1          | S1              | WDT Ti          | ime-out sele                                 | et bit 1                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                 |                                                                                                                                               |         |  |  |  |
| 0          | SO              | WDT Ti          | ime-out sele                                 | et bit 0                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                 |                                                                                                                                               |         |  |  |  |
|            |                 |                 | <u>S1</u><br>0<br>1<br>1<br>0<br>0<br>1<br>1 | $\begin{array}{c cccc} \underline{S0} & \underline{Selecter} \\ 0 & (2^{14} - 1) \\ 1 & (2^{15} - 1) \\ 0 & (2^{16} - 1) \\ 1 & (2^{17} - 1) \\ 0 & (2^{18} - 1) \\ 1 & (2^{19} - 1) \\ 0 & (2^{20} - 1) \\ 1 & (2^{21} - 1) \end{array}$ | 1 Time-out<br>9 machine cycles, 10<br>9 machine cycles, 32<br>9 machine cycles, 63<br>9 machine cycles, 12<br>9 machine cycles, 20<br>9 machine cycles, 55<br>9 machine cycles, 1<br>9 machine cycles, 1<br>9 machine cycles, 2 | 5.3 ms @ 12 MHz<br>2.7 ms @ 12 MHz<br>5.5 ms @ 12 MHz<br>31 ms @ 12 MHz<br>62 ms @ 12 MHz<br>42 ms @ 12 MHz<br>05 s @ 12 MHz<br>09 s @ 12 MHz |         |  |  |  |

Reset value XXXX X000

### 6.10.2. WDT during Power Down and Idle

In Power Down mode the oscillator stops, which means the WDT also stops. While in Power Down mode the user does not need to service the WDT. There are 2 methods of exiting Power Down mode: by a hardware reset or via a level activated external interrupt which is enabled prior to entering Power Down mode. When Power Down is exited with hardware reset, servicing the WDT should occur as it normally should whenever the TS80C51Rx2 is reset. Exiting Power Down with an interrupt is significantly different. The interrupt is held low long enough for the oscillator to stabilize. When the interrupt is brought high, the interrupt is serviced. To prevent the WDT from resetting the device while the interrupt pin is held low, the WDT is not started until the interrupt is pulled high. It is suggested that the WDT be reset during the interrupt service routine.

To ensure that the WDT does not overflow within a few states of exiting of powerdown, it is best to reset the WDT just before entering powerdown.

In the Idle mode, the oscillator continues to run. To prevent the WDT from resetting the TS80C51Rx2 while in Idle mode, the user should always set up a timer that will periodically exit Idle, service the WDT, and re-enter Idle mode.

## WDTPRG Address (0A7h)



## 10.3. DC Parameters for Standard Voltage

TA = 0°C to +70°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 5 V ± 10%; F = 0 to 40 MHz. TA = -40°C to +85°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 5 V ± 10%; F = 0 to 40 MHz.

### Table 32. DC Parameters in Standard Voltage

| Symbol                            | Parameter                                                    | Min                                                                     | Тур               | Max                                               | Unit        | Test Conditions                                                                                                                     |
|-----------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------|-------------------|---------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>                   | Input Low Voltage                                            | -0.5                                                                    |                   | 0.2 V <sub>CC</sub> - 0.1                         | V           |                                                                                                                                     |
| V <sub>IH</sub>                   | Input High Voltage except XTAL1, RST                         | $0.2 V_{CC} + 0.9$                                                      |                   | V <sub>CC</sub> + 0.5                             | v           |                                                                                                                                     |
| V <sub>IH1</sub>                  | Input High Voltage, XTAL1, RST                               | 0.7 V <sub>CC</sub>                                                     |                   | V <sub>CC</sub> + 0.5                             | V           |                                                                                                                                     |
| V <sub>OL</sub>                   | Output Low Voltage, ports 1, 2, 3, 4, 5 <sup>(6)</sup>       |                                                                         |                   | 0.3<br>0.45<br>1.0                                | V<br>V<br>V | $I_{OL} = 100 \ \mu A^{(4)}$ $I_{OL} = 1.6 \ m A^{(4)}$ $I_{OL} = 3.5 \ m A^{(4)}$                                                  |
| V <sub>OL1</sub>                  | Output Low Voltage, port 0 <sup>(6)</sup>                    |                                                                         |                   | 0.3<br>0.45<br>1.0                                | V<br>V<br>V | $I_{OL} = 200 \ \mu A^{(4)}$ $I_{OL} = 3.2 \ m A^{(4)}$ $I_{OL} = 7.0 \ m A^{(4)}$                                                  |
| V <sub>OL2</sub>                  | Output Low Voltage, ALE, PSEN                                |                                                                         |                   | 0.3<br>0.45<br>1.0                                | V<br>V<br>V | $\begin{split} I_{OL} &= 100 \; \mu A^{(4)} \\ I_{OL} &= 1.6 \; m A^{(4)} \\ I_{OL} &= 3.5 \; m A^{(4)} \end{split}$                |
| V <sub>OH</sub>                   | Output High Voltage, ports 1, 2, 3, 4, 5                     | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |                   |                                                   | V<br>V<br>V | $\begin{split} I_{OH} &= -10 \; \mu A \\ I_{OH} &= -30 \; \mu A \\ I_{OH} &= -60 \; \mu A \\ V_{CC} &= 5 \; V \pm 10\% \end{split}$ |
| V <sub>OH1</sub>                  | Output High Voltage, port 0                                  | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |                   |                                                   | V<br>V<br>V | $I_{OH} = -200 \ \mu A$<br>$I_{OH} = -3.2 \ m A$<br>$I_{OH} = -7.0 \ m A$<br>$V_{CC} = 5 \ V \pm 10\%$                              |
| V <sub>OH2</sub>                  | Output High Voltage, ALE, PSEN                               | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |                   |                                                   | V<br>V<br>V | $I_{OH} = -100 \ \mu A$<br>$I_{OH} = -1.6 \ m A$<br>$I_{OH} = -3.5 \ m A$<br>$V_{CC} = 5 \ V \pm 10\%$                              |
| R <sub>RST</sub>                  | RST Pulldown Resistor                                        | 50                                                                      | 90 <sup>(5)</sup> | 200                                               | kΩ          |                                                                                                                                     |
| I <sub>IL</sub>                   | Logical 0 Input Current ports 1, 2, 3, 4, 5                  |                                                                         |                   | -50                                               | μΑ          | Vin = 0.45 V                                                                                                                        |
| I <sub>LI</sub>                   | Input Leakage Current                                        |                                                                         |                   | ±10                                               | μΑ          | 0.45 V < Vin < V <sub>CC</sub>                                                                                                      |
| I <sub>TL</sub>                   | Logical 1 to 0 Transition Current, ports 1, 2, 3, 4, 5       |                                                                         |                   | -650                                              | μA          | Vin = 2.0 V                                                                                                                         |
| C <sub>IO</sub>                   | Capacitance of I/O Buffer                                    |                                                                         |                   | 10                                                | pF          | $Fc = 1 MHz$ $TA = 25^{\circ}C$                                                                                                     |
| I <sub>PD</sub>                   | Power Down Current                                           |                                                                         | 20 (5)            | 50                                                | μΑ          | $2.0 \ V < V_{CC} < 5.5 \ V^{(3)}$                                                                                                  |
| I <sub>CC</sub><br>under<br>RESET | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                                                                         |                   | 1 + 0.4 Freq<br>(MHz)<br>@12MHz 5.8<br>@16MHz 7.4 | mA          | $V_{CC} = 5.5 V^{(1)}$                                                                                                              |





All other pins are disconnected.





All other pins are disconnected.

Figure 22. I<sub>CC</sub> Test Condition, Idle Mode



Figure 23. I<sub>CC</sub> Test Condition, Power-Down Mode



Figure 24. Clock Signal Waveform for  $I_{\mbox{\scriptsize CC}}$  Tests in Active and Idle Modes



| Symbol            | Туре | Standard<br>Clock | X2 Clock  | -M | -V | -L | Units |
|-------------------|------|-------------------|-----------|----|----|----|-------|
| T <sub>RLRH</sub> | Min  | 6 T - x           | 3 T - x   | 20 | 15 | 25 | ns    |
| T <sub>WLWH</sub> | Min  | 6 T - x           | 3 T - x   | 20 | 15 | 25 | ns    |
| T <sub>RLDV</sub> | Max  | 5 T - x           | 2.5 T - x | 25 | 23 | 30 | ns    |
| T <sub>RHDX</sub> | Min  | x                 | X         | 0  | 0  | 0  | ns    |
| T <sub>RHDZ</sub> | Max  | 2 T - x           | T - x     | 20 | 15 | 25 | ns    |
| T <sub>LLDV</sub> | Max  | 8 T - x           | 4T -x     | 40 | 35 | 45 | ns    |
| T <sub>AVDV</sub> | Max  | 9 T - x           | 4.5 T - x | 60 | 50 | 65 | ns    |
| T <sub>LLWL</sub> | Min  | 3 T - x           | 1.5 T - x | 25 | 20 | 30 | ns    |
| T <sub>LLWL</sub> | Max  | 3 T + x           | 1.5 T + x | 25 | 20 | 30 | ns    |
| T <sub>AVWL</sub> | Min  | 4 T - x           | 2 T - x   | 25 | 20 | 30 | ns    |
| T <sub>QVWX</sub> | Min  | T - x             | 0.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>QVWH</sub> | Min  | 7 T - x           | 3.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>WHQX</sub> | Min  | T - x             | 0.5 T - x | 10 | 8  | 15 | ns    |
| T <sub>RLAZ</sub> | Max  | x                 | х         | 0  | 0  | 0  | ns    |
| T <sub>WHLH</sub> | Min  | T - x             | 0.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>WHLH</sub> | Max  | T + x             | 0.5 T + x | 15 | 10 | 20 | ns    |

| Table 41. AC Parameters | for | a | Variable | <b>Clock:</b> | derating | formula |
|-------------------------|-----|---|----------|---------------|----------|---------|
|-------------------------|-----|---|----------|---------------|----------|---------|

## 10.5.5. External Data Memory Write Cycle



Figure 26. External Data Memory Write Cycle



### 10.5.6. External Data Memory Read Cycle



Figure 27. External Data Memory Read Cycle

## 10.5.7. Serial Port Timing - Shift Register Mode

### Table 42. Symbol Description

| Symbol            | Parameter                                |
|-------------------|------------------------------------------|
| T <sub>XLXL</sub> | Serial port clock cycle time             |
| T <sub>QVHX</sub> | Output data set-up to clock rising edge  |
| T <sub>XHQX</sub> | Output data hold after clock rising edge |
| T <sub>XHDX</sub> | Input data hold after clock rising edge  |
| T <sub>XHDV</sub> | Clock rising edge to input data valid    |

Table 43. AC Parameters for a Fix Clock

| Speed             | -1<br>40 N | M<br>MHz | -<br>X2 n<br>30 N<br>60 MH | V<br>node<br>⁄IHz<br>z equiv. | -<br>standar<br>40 N | -V<br>standard mode<br>40 MHz |     | -L -L<br>X2 mode standard mode<br>20 MHz 30 MHz<br>40 MHz equiv. |     | Units |    |
|-------------------|------------|----------|----------------------------|-------------------------------|----------------------|-------------------------------|-----|------------------------------------------------------------------|-----|-------|----|
| Symbol            | Min        | Max      | Min                        | Max                           | Min                  | Max                           | Min | Max                                                              | Min | Max   |    |
| T <sub>XLXL</sub> | 300        |          | 200                        |                               | 300                  |                               | 300 |                                                                  | 400 |       | ns |
| T <sub>QVHX</sub> | 200        |          | 117                        |                               | 200                  |                               | 200 |                                                                  | 283 |       | ns |
| T <sub>XHQX</sub> | 30         |          | 13                         |                               | 30                   |                               | 30  |                                                                  | 47  |       | ns |
| T <sub>XHDX</sub> | 0          |          | 0                          |                               | 0                    |                               | 0   |                                                                  | 0   |       | ns |
| T <sub>XHDV</sub> |            | 117      |                            | 34                            |                      | 117                           |     | 117                                                              |     | 200   | ns |