



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                  |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                     |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 30/20MHz                                                                  |
| Connectivity               | UART/USART                                                                |
| Peripherals                | POR, PWM, WDT                                                             |
| Number of I/O              | 48                                                                        |
| Program Memory Size        | 64KB (64K x 8)                                                            |
| Program Memory Type        | ОТР                                                                       |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 1K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                               |
| Data Converters            | -                                                                         |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 64-LQFP                                                                   |
| Supplier Device Package    | 64-LQFP (10x10)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/ts87c51rd2-lcmd |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## 4. SFR Mapping

The Special Function Registers (SFRs) of the TS80C51Rx2 fall into the following categories:

- C51 core registers: ACC, B, DPH, DPL, PSW, SP, AUXR1
- I/O port registers: P0, P1, P2, P3, P4, P5
- Timer registers: T2CON, T2MOD, TCON, TH0, TH1, TH2, TMOD, TL0, TL1, TL2, RCAP2L, RCAP2H
- Serial I/O port registers: SADDR, SADEN, SBUF, SCON
- Power and clock control registers: PCON
- HDW Watchdog Timer Reset: WDTRST, WDTPRG
- PCA registers: CL, CH, CCAPiL, CCAPiH, CCON, CMOD, CCAPMi
- Interrupt system registers: IE, IP, IPH
- Others: AUXR, CKCON

#### Table 1. All SFRs with their address and their reset value

|     | Bit<br>addressable                 |                    |                     | Noi                 | n Bit address        | able                 |                      |                                     |    |
|-----|------------------------------------|--------------------|---------------------|---------------------|----------------------|----------------------|----------------------|-------------------------------------|----|
|     | 0/8                                | 1/9                | 2/A                 | 3/B                 | 4/C                  | 5/D                  | 6/E                  | 7/F                                 |    |
| F8h |                                    | CH<br>0000 0000    | CCAP0H<br>XXXX XXXX | CCAP1H<br>XXXX XXXX | CCAPL2H<br>XXXX XXXX | CCAPL3H<br>XXXX XXXX | CCAPL4H<br>XXXX XXXX |                                     | F  |
| F0h | B<br>0000 0000                     |                    |                     |                     |                      |                      |                      |                                     | F  |
| E8h | P5 bit<br>addressable<br>1111 1111 | CL<br>0000 0000    | CCAP0L<br>XXXX XXXX | CCAP1L<br>XXXX XXXX | CCAPL2L<br>XXXX XXXX | CCAPL3L<br>XXXX XXXX | CCAPL4L<br>XXXX XXXX |                                     | E  |
| E0h | ACC 0000 0000                      |                    |                     |                     |                      |                      |                      |                                     | E  |
| D8h | CCON<br>00X0 0000                  | CMOD<br>00XX X000  | CCAPM0<br>X000 0000 | CCAPM1<br>X000 0000 | CCAPM2<br>X000 0000  | CCAPM3<br>X000 0000  | CCAPM4<br>X000 0000  |                                     | D  |
| D0h | PSW<br>0000 0000                   |                    |                     |                     |                      |                      |                      |                                     | D  |
| C8h | T2CON<br>0000 0000                 | T2MOD<br>XXXX XX00 | RCAP2L<br>0000 0000 | RCAP2H<br>0000 0000 | TL2<br>0000 0000     | TH2<br>0000 0000     |                      |                                     | C  |
| C0h | P4 bit<br>addressable<br>1111 1111 |                    |                     |                     |                      |                      |                      | P5 byte<br>addressable<br>1111 1111 | C  |
| B8h | IP<br>X000 000                     | SADEN<br>0000 0000 |                     |                     |                      |                      |                      |                                     | B  |
| B0h | P3<br>1111 1111                    |                    |                     |                     |                      |                      |                      | IPH<br>X000 0000                    | В  |
| A8h | IE<br>0000 0000                    | SADDR<br>0000 0000 |                     |                     |                      |                      |                      |                                     | A  |
| A0h | P2<br>1111 1111                    |                    | AUXR1<br>XXXX0XX0   |                     |                      |                      | WDTRST<br>XXXX XXXX  | WDTPRG<br>XXXX X000                 | A  |
| 98h | SCON<br>0000 0000                  | SBUF<br>XXXX XXXX  |                     |                     |                      |                      |                      |                                     | 91 |
| 90h | P1<br>1111 1111                    |                    |                     |                     |                      |                      |                      |                                     | 9  |
| 88h | TCON<br>0000 0000                  | TMOD<br>0000 0000  | TL0<br>0000 0000    | TL1<br>0000 0000    | TH0<br>0000 0000     | TH1<br>0000 0000     | AUXR<br>XXXXXX00     | CKCON<br>XXXX XXX0                  | 81 |
| 80h | P0<br>1111 1111                    | SP<br>0000 0111    | DPL<br>0000 0000    | DPH<br>0000 0000    |                      |                      |                      | PCON<br>00X1 0000                   | 8  |
|     | 0/8                                | 1/9                | 2/A                 | 3/B                 | 4/C                  | 5/D                  | 6/E                  | 7/F                                 |    |

reserved



| Reset | 9 | 10 | 4 | Ι | Reset: A high on this pin for two machine cycles while the oscillator is running,                        |
|-------|---|----|---|---|----------------------------------------------------------------------------------------------------------|
|       |   |    |   |   | resets the device. An internal diffused resistor to $V_{\mbox{\scriptsize SS}}$ permits a power-on reset |
|       |   |    |   |   | using only an external capacitor to $V_{CC}$ . If the hardware watchdog reaches its                      |
|       |   |    |   |   | time-out, the reset pin becomes an output during the time the internal reset is                          |
|       |   |    |   |   | activated.                                                                                               |



| Mnemonic           | Pin Number |    | mber | Туре  | Name And Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------|------------|----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALE/PROG           | 30         | 33 | 27   | O (I) | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 (1/3 in X2 mode) the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during EPROM programming. ALE can be disabled by setting SFR's AUXR.0 bit. With this bit set, ALE will be inactive during internal fetches.                                                                                                       |
| PSEN               | 29         | 32 | 26   | 0     | <b>Program Store ENable:</b> The read strobe to external program memory. When executing code from the external program memory, $\overrightarrow{PSEN}$ is activated twice each machine cycle, except that two $\overrightarrow{PSEN}$ activations are skipped during each access to external data memory. $\overrightarrow{PSEN}$ is not activated during fetches from internal program memory.                                                                                                                                                                                                                                                                           |
| EA/V <sub>pp</sub> | 31         | 35 | 29   | I     | <b>External Access Enable/Programming Supply Voltage:</b> $\overline{\text{EA}}$ must be externally held low to enable the device to fetch code from external program memory locations 0000H and 3FFFH (RB) or 7FFFH (RC), or FFFFH (RD). If EA is held high, the device executes from internal program memory unless the program counter contains an address greater than 3FFFH (RB) or 7FFFH (RC) $\overline{\text{EA}}$ must be held low for ROMless devices. This pin also receives the 12.75V programming supply voltage (V <sub>PP</sub> ) during EPROM programming. If security level 1 is programmed, $\overline{\text{EA}}$ will be internally latched on Reset. |
| XTAL1              | 19         | 21 | 15   | Ι     | <b>Crystal 1:</b> Input to the inverting oscillator amplifier and input to the internal clock generator circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| XTAL2              | 18         | 20 | 14   | 0     | Crystal 2: Output from the inverting oscillator amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



### Table 3. CKCON Register

#### CKCON - Clock Control Register (8Fh)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0  |  |  |  |  |  |  |
|---|---|---|---|---|---|---|----|--|--|--|--|--|--|
| - | - | - | - | - | - | - | X2 |  |  |  |  |  |  |

| Bit Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                     |
|------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 6          | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 5          | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 4          | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 3          | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 2          | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 1          | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                          |
| 0          | X2              | <b>CPU and peripheral clock bit</b><br>Clear to select 12 clock periods per machine cycle (STD mode, $F_{OSC}=F_{XTAL}/2$ ).<br>Set to select 6 clock periods per machine cycle (X2 mode, $F_{OSC}=F_{XTAL}$ ). |

Reset Value = XXXX XXX0b Not bit addressable

For further details on the X2 feature, please refer to ANM072 available on the web (http://www.atmel-wm.com)





Figure 4. Internal and External Data Memory Address

| AUXR<br>ress 08EH |            | -                                                 | -                                            | -                   | -           | -          | -          | EXTRA<br>M    | AO       |  |  |
|-------------------|------------|---------------------------------------------------|----------------------------------------------|---------------------|-------------|------------|------------|---------------|----------|--|--|
| Reset             | value      | X                                                 | Х                                            | Х                   | Х           | Х          | Х          | 0             | 0        |  |  |
| Symbol            |            |                                                   |                                              |                     | Functior    | 1          |            |               |          |  |  |
| -                 | Not imp    | aplemented, reserved for future use. <sup>a</sup> |                                              |                     |             |            |            |               |          |  |  |
| AO                | Disable/I  | le/Enable ALE                                     |                                              |                     |             |            |            |               |          |  |  |
|                   | AO         | Operating Mode                                    |                                              |                     |             |            |            |               |          |  |  |
|                   | 0          | ALI<br>X2                                         | E is emitte<br>mode is u                     | ed at a cor<br>sed) | istant rate | of 1/6 the | oscillator | frequency (or | r 1/3 if |  |  |
|                   | 1          | AL                                                | E is active                                  | only duri           | ng a MOV    | X or MO    | VC instruc | tion          |          |  |  |
| EXTRAM            | Internal/I | External R                                        | AM (00H-                                     | FFH) acce           | ess using N | AOVX @     | Ri/ @ DP   | TR            |          |  |  |
|                   | EXTR       | AM Op                                             | Operating Mode                               |                     |             |            |            |               |          |  |  |
|                   | 0          | Inte                                              | Internal XRAM access using MOVX @ Ri/ @ DPTR |                     |             |            |            |               |          |  |  |
|                   | 1          | Ext                                               | ernal data                                   | memory a            | ccess       |            |            |               |          |  |  |

 Table 5. Auxiliary Register AUXR

a. User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.



### 6.4. Timer 2

The timer 2 in the TS80C51RX2 is compatible with the timer 2 in the 80C52.

It is a 16-bit timer/counter: the count is maintained by two eight-bit timer registers, TH2 and TL2, connected in cascade. It is controlled by T2CON register (See Table 6) and T2MOD register (See Table 7). Timer 2 operation is similar to Timer 0 and Timer 1. C/T2 selects  $F_{OSC}/12$  (timer operation) or external pin T2 (counter operation) as the timer clock input. Setting TR2 allows TL2 to be incremented by the selected input.

Timer 2 has 3 operating modes: capture, autoreload and Baud Rate Generator. These modes are selected by the combination of RCLK, TCLK and  $CP/\overline{RL2}$  (T2CON), as described in the Atmel Wireless & Microcontrollers 8-bit Microcontroller Hardware description.

Refer to the Atmel Wireless & Microcontrollers 8-bit Microcontroller Hardware description for the description of Capture and Baud Rate Generator Modes.

In TS80C51RX2 Timer 2 includes the following enhancements:

- Auto-reload mode with up or down counter
- Programmable clock-output

### 6.4.1. Auto-Reload Mode

The auto-reload mode configures timer 2 as a 16-bit timer or event counter with automatic reload. If DCEN bit in T2MOD is cleared, timer 2 behaves as in 80C52 (refer to the Atmel Wireless & Microcontrollers 8-bit Microcontroller Hardware description). If DCEN bit is set, timer 2 acts as an Up/down timer/counter as shown in Figure 5. In this mode the T2EX pin controls the direction of count.

When T2EX is high, timer 2 counts up. Timer overflow occurs at FFFFh which sets the TF2 flag and generates an interrupt request. The overflow also causes the 16-bit value in RCAP2H and RCAP2L registers to be loaded into the timer registers TH2 and TL2.

When T2EX is low, timer 2 counts down. Timer underflow occurs when the count in the timer registers TH2 and TL2 equals the value stored in RCAP2H and RCAP2L registers. The underflow sets TF2 flag and reloads FFFFh into the timer registers.

The EXF2 bit toggles when timer 2 overflows or underflows according to the direction of the count. EXF2 does not generate any interrupt. This bit can be used to provide 17-bit resolution.





Figure 5. Auto-Reload Mode Up/Down Counter (DCEN = 1)

#### 6.4.2. Programmable Clock-Output

In the clock-out mode, timer 2 operates as a 50%-duty-cycle, programmable clock generator (See Figure 6) . The input clock increments TL2 at frequency  $F_{OSC}/2$ . The timer repeatedly counts to overflow from a loaded value. At overflow, the contents of RCAP2H and RCAP2L registers are loaded into TH2 and TL2. In this mode, timer 2 overflows do not generate interrupts. The formula gives the clock-out frequency as a function of the system oscillator frequency and the value in the RCAP2H and RCAP2L registers :

$$Clock - OutFrequency = \frac{F_{osc}}{4 \times (65536 - RCAP2H/RCAP2L)}$$

For a 16 MHz system clock, timer 2 has a programmable frequency range of 61 Hz  $(F_{OSC}/2^{16})$  to 4 MHz  $(F_{OSC}/4)$ . The generated clock signal is brought out to T2 pin (P1.0).

Timer 2 is programmed for the clock-out mode as follows:

- Set T2OE bit in T2MOD register.
- Clear C/T2 bit in T2CON register.
- Determine the 16-bit reload value from the formula and enter it in RCAP2H/RCAP2L registers.
- Enter a 16-bit initial value in timer registers TH2/TL2. It can be the same as the reload value or a different one depending on the application.
- To start the timer, set TR2 run control bit in T2CON register.



| Table 12 | 2. CCAPnH: | PCA Modu | es Capture/C | Compare | Registers | High |
|----------|------------|----------|--------------|---------|-----------|------|
|----------|------------|----------|--------------|---------|-----------|------|

| CCAPnH Address<br>n = 0 - 4 | CCAP0H=0FAH<br>CCAP1H=0FBH<br>CCAP2H=0FCH<br>CCAP3H=0FDH<br>CCAP3H=0FEH |   |   |   |   |   |   |   |   |
|-----------------------------|-------------------------------------------------------------------------|---|---|---|---|---|---|---|---|
|                             |                                                                         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|                             | Reset value                                                             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

### Table 13. CCAPnL: PCA Modules Capture/Compare Registers Low

| CCAPnL Address<br>n = 0 - 4 | CCAP0L=0EAH<br>CCAP1L=0EBH<br>CCAP2L=0ECH<br>CCAP3L=0EDH<br>CCAP4L=0EEH |   |   |   |   |   |   |   |   |
|-----------------------------|-------------------------------------------------------------------------|---|---|---|---|---|---|---|---|
|                             |                                                                         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|                             | Reset value                                                             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

### Table 14. CH: PCA Counter High

| CH<br>Address 0F9H |             |   |   |   |   |   |   |   |   |
|--------------------|-------------|---|---|---|---|---|---|---|---|
|                    |             | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|                    | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

### Table 15. CL: PCA Counter Low

| CL<br>Address 0E9H |             |   |   |   |   |   |   |   |   |
|--------------------|-------------|---|---|---|---|---|---|---|---|
|                    |             | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|                    | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |



## Table 16. SCON Register

#### SCON - Serial Control Register (98h)

| 7          | 6               | 5                                                                                                                                                                                                                                                                 | 4                                                                                                                                                                                                            | 3                   | 2                 | 1                 | 0                                                                                                                                                                        |  |  |  |  |  |
|------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| FE/SM0     | SM1             | SM2                                                                                                                                                                                                                                                               | REN                                                                                                                                                                                                          | TB8                 | RB8               | TI                | RI                                                                                                                                                                       |  |  |  |  |  |
| Bit Number | Bit<br>Mnemonic |                                                                                                                                                                                                                                                                   | Description                                                                                                                                                                                                  |                     |                   |                   |                                                                                                                                                                          |  |  |  |  |  |
| 7          | FE              | Framing Error bit<br>Clear to reset the<br>Set by hardware<br>SMOD0 must be                                                                                                                                                                                       | 'raming Error bit (SMOD0=1)<br>Clear to reset the error state, not cleared by a valid stop bit.<br>Set by hardware when an invalid stop bit is detected.<br>SMOD0 must be set to enable access to the FE bit |                     |                   |                   |                                                                                                                                                                          |  |  |  |  |  |
|            | SM0             | Serial port Mode bi<br>Refer to SM1 fo<br>SMOD0 must be                                                                                                                                                                                                           | erial port Mode bit 0<br>Refer to SM1 for serial port mode selection.<br>SMOD0 must be cleared to enable access to the SM0 bit                                                                               |                     |                   |                   |                                                                                                                                                                          |  |  |  |  |  |
|            |                 | Serial port Mode bi                                                                                                                                                                                                                                               | t 1<br>[1]Mode                                                                                                                                                                                               | Descriptio          | on Baud Rate      | 2                 |                                                                                                                                                                          |  |  |  |  |  |
| 6          | SMI             | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                             |                                                                                                                                                                                                              |                     |                   |                   |                                                                                                                                                                          |  |  |  |  |  |
| 5          | SM2             | Serial port Mode 2 bit / Multiprocessor Communication Enable bit<br>Clear to disable multiprocessor communication feature.<br>Set to enable multiprocessor communication feature in mode 2 and 3, and eventually mode 1. This bit should<br>be cleared in mode 0. |                                                                                                                                                                                                              |                     |                   |                   |                                                                                                                                                                          |  |  |  |  |  |
| 4          | REN             | Reception Enable bit<br>Clear to disable serial reception.<br>Set to enable serial reception.                                                                                                                                                                     |                                                                                                                                                                                                              |                     |                   |                   |                                                                                                                                                                          |  |  |  |  |  |
| 3          | TB8             | Transmitter Bit 8 / Clear to transmi<br>Set to transmit a                                                                                                                                                                                                         | Transmitter Bit 8 / Ninth bit to transmit in modes 2 and 3.<br>Clear to transmit a logic 0 in the 9th bit.<br>Set to transmit a logic 1 in the 9th bit.                                                      |                     |                   |                   |                                                                                                                                                                          |  |  |  |  |  |
| 2          | RB8             | Receiver Bit 8 / Ninth bit received in modes 2 and 3<br>Cleared by hardware if 9th bit received is a logic 0.<br>Set by hardware if 9th bit received is a logic 1.<br>In mode 1, if SM2 = 0, RB8 is the received stop bit. In mode 0 RB8 is not used.             |                                                                                                                                                                                                              |                     |                   |                   |                                                                                                                                                                          |  |  |  |  |  |
| 1          | TI              | <b>Transmit Interrupt flag</b><br>Clear to acknowledge interrupt.<br>Set by hardware at the end of the 8th bit time in mode 0 or at the beginning of the stop bit in the other modes.                                                                             |                                                                                                                                                                                                              |                     |                   |                   |                                                                                                                                                                          |  |  |  |  |  |
| 0          | RI              | Receive Interrupt fl<br>Clear to acknow<br>Set by hardware                                                                                                                                                                                                        | ag<br>ledge interrupt.<br>at the end of the 8                                                                                                                                                                | th bit time in mode | 0, see Figure 14. | and Figure 15. in | Receive Interrupt flag<br>Clear to acknowledge interrupt.<br>Set by hardware at the end of the 8th bit time in mode 0, see Figure 14. and Figure 15. in the other modes. |  |  |  |  |  |

Reset Value = 0000 0000b Bit addressable



### 6.7. Interrupt System

The TS80C51Rx2 has a total of 7 interrupt vectors: two external interrupts ( $\overline{INT0}$  and  $\overline{INT1}$ ), three timer interrupts (timers 0, 1 and 2), the serial port interrupt and the PCA global interrupt. These interrupts are shown in Figure 16.

WARNING: Note that in the first version of RC devices, the PCA interrupt is in the lowest priority. Thus the order in INTO, TF0, INT1, TF1, RI or TI, TF2 or EXF2, PCA.



#### Figure 16. Interrupt Control System

Each of the interrupt sources can be individually enabled or disabled by setting or clearing a bit in the Interrupt Enable register (See Table 19.). This register also contains a global disable bit, which must be cleared to disable all interrupts at once.

Each interrupt source can also be individually programmed to one out of four priority levels by setting or clearing a bit in the Interrupt Priority register (See Table 20.) and in the Interrupt Priority High register (See Table 21.). shows the bit values and priority levels associated with each combination.

The PCA interrupt vector is located at address 0033H. All other vector addresses are the same as standard C52 devices.



#### Table 20. IP Register

#### **IP - Interrupt Priority Register (B8h)**

| 7 | 6   | 5   | 4  | 3   | 2   | 1   | 0   |
|---|-----|-----|----|-----|-----|-----|-----|
| - | PPC | PT2 | PS | PT1 | PX1 | PT0 | PX0 |

| Dit Number   | Bit      | Description                                                                            |  |  |  |  |  |
|--------------|----------|----------------------------------------------------------------------------------------|--|--|--|--|--|
| Dit Nullibei | Mnemonic | Description                                                                            |  |  |  |  |  |
| 7            | -        | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit. |  |  |  |  |  |
| 6            | PPC      | PCA interrupt priority bit<br>Refer to PPCH for priority level.                        |  |  |  |  |  |
| 5            | PT2      | Timer 2 overflow interrupt Priority bit<br>Refer to PT2H for priority level.           |  |  |  |  |  |
| 4            | PS       | Serial port Priority bit<br>Refer to PSH for priority level.                           |  |  |  |  |  |
| 3            | PT1      | Timer 1 overflow interrupt Priority bit<br>Refer to PT1H for priority level.           |  |  |  |  |  |
| 2            | PX1      | External interrupt 1 Priority bit<br>Refer to PX1H for priority level.                 |  |  |  |  |  |
| 1            | PT0      | Timer 0 overflow interrupt Priority bit<br>Refer to PT0H for priority level.           |  |  |  |  |  |
| 0            | PX0      | External interrupt 0 Priority bit<br>Refer to PX0H for priority level.                 |  |  |  |  |  |

Reset Value = X000 0000b Bit addressable



### 6.10. Hardware Watchdog Timer

The WDT is intended as a recovery method in situations where the CPU may be subjected to software upset. The WDT consists of a 14-bit counter and the WatchDog Timer ReSeT (WDTRST) SFR. The WDT is by default disabled from exiting reset. To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output RESET HIGH pulse at the RST-pin.

### 6.10.1. Using the WDT

To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, the user needs to service it by writing to 01EH and 0E1H to WDTRST to avoid WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH) and this will reset the device. When WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycle. To reset the WDT the user must write 01EH and 0E1H to WDTRST. WDTRST is a write only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the RST-pin. The RESET pulse duration is 96 x  $T_{OSC}$ , where  $T_{OSC} = 1/F_{OSC}$ . To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset.

To have a more powerful WDT, a  $2^7$  counter has been added to extend the Time-out capability, ranking from 16ms to 2s @  $F_{OSC} = 12$ MHz. To manage this feature, refer to WDTPRG register description, Table 24. (SFR0A7h).

#### Table 23. WDTRST Register

#### WDTRST Address (0A6h)

|             | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
|-------------|---|---|---|---|---|---|---|
| Reset value | Х | Х | Х | Х | Х | Х | Х |

Write only, this SFR is used to reset/enable the WDT by writing 01EH then 0E1H in sequence.





\* See Table 31. for proper value on these inputs

Figure 18. Set-Up Modes Configuration

### 8.3.3. Programming Algorithm

The Improved Quick Pulse algorithm is based on the Quick Pulse algorithm and decreases the number of pulses applied during byte programming from 25 to 1.

To program the TS87C51RB2/RC2/RD2 the following sequence must be exercised:

- Step 1: Activate the combination of control signals.
- Step 2: Input the valid address on the address lines.
- Step 3: Input the appropriate data on the data lines.
- Step 4: Raise  $\overline{EA}/VPP$  from VCC to VPP (typical 12.75V).
- Step 5: Pulse ALE/PROG once.
- Step 6: Lower  $\overline{EA}/VPP$  from VPP to VCC

Repeat step 2 through 6 changing the address and data for the entire array or until the end of the object file is reached (See Figure 19.).

### 8.3.4. Verify algorithm

Code array verify must be done after each byte or block of bytes is programmed. In either case, a complete verify of the programmed array will ensure reliable programming of the TS87C51RB2/RC2/RD2.

P 2.7 is used to enable data output.

To verify the TS87C51RB2/RC2/RD2 code the following sequence must be exercised:

- Step 1: Activate the combination of program and control signals.
- Step 2: Input the valid address on the address lines.
- Step 3: Read data on the data lines.

Repeat step 2 through 3 changing the address for the entire array verification (See Figure 19.)

The encryption array cannot be directly verified. Verification of the encryption array is done by observing that the code array is well encrypted.





Figure 19. Programming and Verification Signal's Waveform

## 8.4. EPROM Erasure (Windowed Packages Only)

Erasing the EPROM erases the code array, the encryption array and the lock bits returning the parts to full functionality.

Erasure leaves all the EPROM cells in a 1's state (FF).

### 8.4.1. Erasure Characteristics

The recommended erasure procedure is exposure to ultraviolet light (at 2537 Å) to an integrated dose at least 15 W-sec/cm<sup>2</sup>. Exposing the EPROM to an ultraviolet lamp of 12,000  $\mu$ W/cm<sup>2</sup> rating for 30 minutes, at a distance of about 25 mm, should be sufficient. An exposure of 1 hour is recommended with most of standard erasers.

Erasure of the EPROM begins to occur when the chip is exposed to light with wavelength shorter than approximately 4,000 Å. Since sunlight and fluorescent lighting have wavelengths in this range, exposure to these light sources over an extended time (about 1 week in sunlight, or 3 years in room-level fluorescent lighting) could cause inadvertent erasure. If an application subjects the device to this type of exposure, it is suggested that an opaque label be placed over the window.



| Symbol            | Туре | Standard<br>Clock | X2 Clock  | -M | -V | -L | Units |
|-------------------|------|-------------------|-----------|----|----|----|-------|
| T <sub>LHLL</sub> | Min  | 2 T - x           | T - x     | 10 | 8  | 15 | ns    |
| T <sub>AVLL</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLAX</sub> | Min  | T - x             | 0.5 T - x | 15 | 13 | 20 | ns    |
| T <sub>LLIV</sub> | Max  | 4 T - x           | 2 T - x   | 30 | 22 | 35 | ns    |
| T <sub>LLPL</sub> | Min  | T - x             | 0.5 T - x | 10 | 8  | 15 | ns    |
| T <sub>PLPH</sub> | Min  | 3 T - x           | 1.5 T - x | 20 | 15 | 25 | ns    |
| T <sub>PLIV</sub> | Max  | 3 T - x           | 1.5 T - x | 40 | 25 | 45 | ns    |
| T <sub>PXIX</sub> | Min  | x                 | x         | 0  | 0  | 0  | ns    |
| T <sub>PXIZ</sub> | Max  | T - x             | 0.5 T - x | 7  | 5  | 15 | ns    |
| T <sub>AVIV</sub> | Max  | 5 T - x           | 2.5 T - x | 40 | 30 | 45 | ns    |
| T <sub>PLAZ</sub> | Max  | x                 | x         | 10 | 10 | 10 | ns    |

 Table 38. AC Parameters for a Variable Clock: derating formula

## 10.5.3. External Program Memory Read Cycle



Figure 25. External Program Memory Read Cycle



## **10.5.4. External Data Memory Characteristics**

| Table 57. Symbol Description |                                                                   |  |  |  |  |  |
|------------------------------|-------------------------------------------------------------------|--|--|--|--|--|
| Symbol                       | Parameter                                                         |  |  |  |  |  |
| T <sub>RLRH</sub>            | RD Pulse Width                                                    |  |  |  |  |  |
| T <sub>WLWH</sub>            | WR Pulse Width                                                    |  |  |  |  |  |
| T <sub>RLDV</sub>            | RD to Valid Data In                                               |  |  |  |  |  |
| T <sub>RHDX</sub>            | Data Hold After RD                                                |  |  |  |  |  |
| T <sub>RHDZ</sub>            | Data Float After RD                                               |  |  |  |  |  |
| T <sub>LLDV</sub>            | ALE to Valid Data In                                              |  |  |  |  |  |
| T <sub>AVDV</sub>            | Address to Valid Data In                                          |  |  |  |  |  |
| T <sub>LLWL</sub>            | ALE to WR or RD                                                   |  |  |  |  |  |
| T <sub>AVWL</sub>            | Address to WR or RD                                               |  |  |  |  |  |
| T <sub>QVWX</sub>            | Data Valid to WR Transition                                       |  |  |  |  |  |
| T <sub>QVWH</sub>            | Data set-up to WR High                                            |  |  |  |  |  |
| T <sub>WHQX</sub>            | Data Hold After WR                                                |  |  |  |  |  |
| T <sub>RLAZ</sub>            | RD Low to Address Float                                           |  |  |  |  |  |
| T <sub>WHLH</sub>            | $\overline{\text{RD}}$ or $\overline{\text{WR}}$ High to ALE high |  |  |  |  |  |
|                              |                                                                   |  |  |  |  |  |

### Table 39. Symbol Description



| Speed             | -]<br>40 M | M<br>MHz | X2 1<br>30 M<br>60 MH | V<br>node<br>MHz<br>z equiv. | -<br>standar<br>40 M | V<br>°d mode<br>MHz |     | L<br>node<br>MHz<br>z equiv. | -<br>standar<br>30 M | L<br>rd mode<br>MHz | Units |
|-------------------|------------|----------|-----------------------|------------------------------|----------------------|---------------------|-----|------------------------------|----------------------|---------------------|-------|
| Symbol            | Min        | Max      | Min                   | Max                          | Min                  | Max                 | Min | Max                          | Min                  | Max                 |       |
| T <sub>RLRH</sub> | 130        |          | 85                    |                              | 135                  |                     | 125 |                              | 175                  |                     | ns    |
| T <sub>WLWH</sub> | 130        |          | 85                    |                              | 135                  |                     | 125 |                              | 175                  |                     | ns    |
| T <sub>RLDV</sub> |            | 100      |                       | 60                           |                      | 102                 |     | 95                           |                      | 137                 | ns    |
| T <sub>RHDX</sub> | 0          |          | 0                     |                              | 0                    |                     | 0   |                              | 0                    |                     | ns    |
| T <sub>RHDZ</sub> |            | 30       |                       | 18                           |                      | 35                  |     | 25                           |                      | 42                  | ns    |
| T <sub>LLDV</sub> |            | 160      |                       | 98                           |                      | 165                 |     | 155                          |                      | 222                 | ns    |
| T <sub>AVDV</sub> |            | 165      |                       | 100                          |                      | 175                 |     | 160                          |                      | 235                 | ns    |
| T <sub>LLWL</sub> | 50         | 100      | 30                    | 70                           | 55                   | 95                  | 45  | 105                          | 70                   | 130                 | ns    |
| T <sub>AVWL</sub> | 75         |          | 47                    |                              | 80                   |                     | 70  |                              | 103                  |                     | ns    |
| T <sub>QVWX</sub> | 10         |          | 7                     |                              | 15                   |                     | 5   |                              | 13                   |                     | ns    |
| T <sub>QVWH</sub> | 160        |          | 107                   |                              | 165                  |                     | 155 |                              | 213                  |                     | ns    |
| T <sub>WHQX</sub> | 15         |          | 9                     |                              | 17                   |                     | 10  |                              | 18                   |                     | ns    |
| T <sub>RLAZ</sub> |            | 0        |                       | 0                            |                      | 0                   |     | 0                            |                      | 0                   | ns    |
| T <sub>WHLH</sub> | 10         | 40       | 7                     | 27                           | 15                   | 35                  | 5   | 45                           | 13                   | 53                  | ns    |

Table 40. AC Parameters for a Fix Clock



### **10.5.9. EPROM Programming and Verification Characteristics**

TA = 21°C to 27°C;  $V_{SS} = 0V$ ;  $V_{CC} = 5V \pm 10\%$  while programming.  $V_{CC}$  = operating range while verifying

| Symbol              | Parameter                         | Min                  | Max                  | Units |
|---------------------|-----------------------------------|----------------------|----------------------|-------|
| V <sub>PP</sub>     | Programming Supply Voltage        | 12.5                 | 13                   | V     |
| I <sub>PP</sub>     | Programming Supply Current        |                      | 75                   | mA    |
| 1/T <sub>CLCL</sub> | Oscillator Frquency               | 4                    | 6                    | MHz   |
| T <sub>AVGL</sub>   | Address Setup to PROG Low         | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>GHAX</sub>   | Adress Hold after PROG            | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>DVGL</sub>   | Data Setup to PROG Low            | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>GHDX</sub>   | Data Hold after PROG              | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>EHSH</sub>   | (Enable) High to V <sub>PP</sub>  | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>SHGL</sub>   | V <sub>PP</sub> Setup to PROG Low | 10                   |                      | μs    |
| T <sub>GHSL</sub>   | V <sub>PP</sub> Hold after PROG   | 10                   |                      | μs    |
| T <sub>GLGH</sub>   | PROG Width                        | 90                   | 110                  | μs    |
| T <sub>AVQV</sub>   | Address to Valid Data             |                      | 48 T <sub>CLCL</sub> |       |
| T <sub>ELQV</sub>   | ENABLE Low to Data Valid          |                      | 48 T <sub>CLCL</sub> |       |
| T <sub>EHQZ</sub>   | Data Float after ENABLE           | 0                    | 48 T <sub>CLCL</sub> |       |

### Table 45. EPROM Programming Parameters

### 10.5.10. EPROM Programming and Verification Waveforms



\* 8KB: up to P2.4, 16KB: up to P2.5, 32KB: up to P3.4, 64KB: up to P3.5

#### Figure 29. EPROM Programming and Verification Waveforms



For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs and begins to float when a 100 mV change from the loaded  $V_{OH}/V_{OL}$  level occurs.  $I_{OL}/I_{OH} \ge \pm 20$ mA.

### 10.5.15. Clock Waveforms

Valid in normal clock mode. In X2 mode XTAL2 signal must be changed to XTAL2 divided by two.



This diagram indicates when signals are clocked internally. The time it takes the signals to propagate to the pins, however, ranges from 25 to 125 ns. This propagation delay is dependent on variables such as temperature and pin loading. Propagation also varies from output to output and component. Typically though ( $T_A=25^{\circ}C$  fully loaded) RD and WR propagation delays are approximately 50ns. The other signals are typically 85 ns. Propagation delays are incorporated in the AC specifications.



## 11. Ordering Information



(\*) Check with Atmel Wireless & Microcontrollers Sales Office for availability. Ceramic packages (J, K, N) are available for proto typing, not for volume production. Ceramic packages are available for OTP only.

| Table | 47. | Maximum | Clock | Frequency |
|-------|-----|---------|-------|-----------|
|-------|-----|---------|-------|-----------|

| Code                                   | -M | -V        | -L        | Unit |
|----------------------------------------|----|-----------|-----------|------|
| Standard Mode, oscillator frequency    | 40 | 40        | 30        | MHz  |
| Standard Mode, internal frequency      | 40 | 40        | 30        |      |
| X2 Mode, oscillator frequency          | 20 | 30        | 20        | MHz  |
| X2 Mode, internal equivalent frequency | 40 | <b>60</b> | <b>40</b> |      |