



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                    |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 40/20MHz                                                                 |
| Connectivity               | UART/USART                                                               |
| Peripherals                | POR, PWM, WDT                                                            |
| Number of I/O              | 32                                                                       |
| Program Memory Size        | 64KB (64K x 8)                                                           |
| Program Memory Type        | ОТР                                                                      |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 1K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                              |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Through Hole                                                             |
| Package / Case             | 40-DIP (0.600", 15.24mm)                                                 |
| Supplier Device Package    | 40-PDIL                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/ts87c51rd2-mia |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Mnemonic           | 1  | Pin Nu | mber | Туре  | Name And Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------|----|--------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALE/PROG           | 30 | 33     | 27   | O (I) | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 (1/3 in X2 mode) the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during EPROM programming. ALE can be disabled by setting SFR's AUXR.0 bit. With this bit set, ALE will be inactive during internal fetches.                                                                                                       |
| PSEN               | 29 | 32     | 26   | 0     | <b>Program Store ENable:</b> The read strobe to external program memory. When executing code from the external program memory, $\overrightarrow{PSEN}$ is activated twice each machine cycle, except that two $\overrightarrow{PSEN}$ activations are skipped during each access to external data memory. $\overrightarrow{PSEN}$ is not activated during fetches from internal program memory.                                                                                                                                                                                                                                                                           |
| ĒĀ/V <sub>PP</sub> | 31 | 35     | 29   | I     | <b>External Access Enable/Programming Supply Voltage:</b> $\overline{\text{EA}}$ must be externally held low to enable the device to fetch code from external program memory locations 0000H and 3FFFH (RB) or 7FFFH (RC), or FFFFH (RD). If EA is held high, the device executes from internal program memory unless the program counter contains an address greater than 3FFFH (RB) or 7FFFH (RC) $\overline{\text{EA}}$ must be held low for ROMless devices. This pin also receives the 12.75V programming supply voltage (V <sub>PP</sub> ) during EPROM programming. If security level 1 is programmed, $\overline{\text{EA}}$ will be internally latched on Reset. |
| XTAL1              | 19 | 21     | 15   | Ι     | <b>Crystal 1:</b> Input to the inverting oscillator amplifier and input to the internal clock generator circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| XTAL2              | 18 | 20     | 14   | 0     | Crystal 2: Output from the inverting oscillator amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



### ASSEMBLY LANGUAGE

; Block move using dual data pointers ; Destroys DPTR0, DPTR1, A and PSW ; note: DPS exits opposite of entry state ; unless an extra INC AUXR1 is added

| 00A2                                         | AUXR1 EQU 0A2H                                  |                                                                                                              |
|----------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| ;<br>0000 909000<br>0003 05A2<br>0005 90A000 | MOV DPTR,#SOURCE<br>INC AUXR1<br>MOV DPTR,#DEST | ; address of SOURCE<br>; switch data pointers<br>; address of DEST                                           |
| 0008<br>0008 05A2<br>000A E0                 | LOOP:<br>INC AUXR1<br>MOVX A,@DPTR              | ; switch data pointers<br>; get a byte from SOURCE                                                           |
| 000A E0<br>000B A3<br>000C 05A2<br>000E F0   | INC DPTR<br>INC AUXR1<br>MOVX @DPTR.A           | ; increment SOURCE address<br>; switch data pointers<br>; write the byte to DEST                             |
| 000E F0<br>000F A3<br>0010 70F6<br>0012 05A2 | INC DPTR<br>JNZ LOOP<br>INC AUXR1               | ; write the byte to DEST<br>; increment DEST address<br>; check for 0 terminator<br>; (optional) restore DPS |
|                                              |                                                 |                                                                                                              |

INC is a short (2 bytes) and fast (12 clocks) way to manipulate the DPS bit in the AUXR1 SFR. However, note that the INC instruction does not directly force the DPS bit to a particular state, but simply toggles it. In simple routines, such as the block move example, only the fact that DPS is toggled in the proper sequence matters, not its actual value. In other words, the block move routine works the same whether DPS is '0' or '1' on entry. Observe that without the last instruction (INC AUXR1), the routine will exit with DPS in the opposite state.





Figure 5. Auto-Reload Mode Up/Down Counter (DCEN = 1)

### 6.4.2. Programmable Clock-Output

In the clock-out mode, timer 2 operates as a 50%-duty-cycle, programmable clock generator (See Figure 6) . The input clock increments TL2 at frequency  $F_{OSC}/2$ . The timer repeatedly counts to overflow from a loaded value. At overflow, the contents of RCAP2H and RCAP2L registers are loaded into TH2 and TL2. In this mode, timer 2 overflows do not generate interrupts. The formula gives the clock-out frequency as a function of the system oscillator frequency and the value in the RCAP2H and RCAP2L registers :

$$Clock - OutFrequency = \frac{F_{osc}}{4 \times (65536 - RCAP2H/RCAP2L)}$$

For a 16 MHz system clock, timer 2 has a programmable frequency range of 61 Hz  $(F_{OSC}/2^{16})$  to 4 MHz  $(F_{OSC}/4)$ . The generated clock signal is brought out to T2 pin (P1.0).

Timer 2 is programmed for the clock-out mode as follows:

- Set T2OE bit in T2MOD register.
- Clear  $C/\overline{T2}$  bit in T2CON register.
- Determine the 16-bit reload value from the formula and enter it in RCAP2H/RCAP2L registers.
- Enter a 16-bit initial value in timer registers TH2/TL2. It can be the same as the reload value or a different one depending on the application.
- To start the timer, set TR2 run control bit in T2CON register.



It is possible to use timer 2 as a baud rate generator and a clock generator simultaneously. For this configuration, the baud rates and clock frequencies are not independent since both functions use the values in the RCAP2H and RCAP2L registers.



Figure 6. Clock-Out Mode  $C/\overline{T2} = 0$ 



• The ECF bit which when set causes an interrupt and the PCA overflow flag CF (in the CCON SFR) to be set when the PCA timer overflows.



**The CCON SFR** contains the run control bit for the PCA and the flags for the PCA timer (CF) and each module (Refer to Table 9).

- Bit CR (CCON.6) must be set by software to run the PCA. The PCA is shut off by clearing this bit.
- Bit CF: The CF bit (CCON.7) is set when the PCA counter overflows and an interrupt will be generated if the ECF bit in the CMOD register is set. The CF bit can only be cleared by software.
- Bits 0 through 4 are the flags for the modules (bit 0 for module 0, bit 1 for module 1, etc.) and are set by hardware when either a match or a capture occurs. These flags also can only be cleared by software.

|      | CCON<br>Address 0D8H |                                                                                                        | CF                                                                                                                                                                                                               | CR         | -         | CCF4       | CCF3       | CCF2       | CCF1       | CCF0      |  |  |
|------|----------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|------------|------------|------------|------------|-----------|--|--|
|      | Rese                 | et value                                                                                               | 0                                                                                                                                                                                                                | 0          | X         | 0          | 0          | 0          | 0          | 0         |  |  |
| Sy   | nbol                 | Function                                                                                               | Function                                                                                                                                                                                                         |            |           |            |            |            |            |           |  |  |
| CF   |                      | an interrup                                                                                            | PCA Counter Overflow flag. Set by hardware when the counter rolls over. CF flags<br>an interrupt if bit ECF in CMOD is set. CF may be set by either hardware or software but<br>can only be cleared by software. |            |           |            |            |            |            |           |  |  |
| CR   |                      | 1                                                                                                      | PCA Counter Run control bit. Set by software to turn the PCA counter on. Must be cleared by software to turn the PCA counter off.                                                                                |            |           |            |            |            |            |           |  |  |
| -    |                      | Not implen                                                                                             | Not implemented, reserved for future use. <sup>a</sup>                                                                                                                                                           |            |           |            |            |            |            |           |  |  |
| CCF4 |                      | PCA Modu cleared by                                                                                    |                                                                                                                                                                                                                  | rupt flag. | Set by ha | ardware wh | nen a matc | h or captu | are occurs | . Must be |  |  |
| CCF3 |                      | PCA Modu cleared by                                                                                    |                                                                                                                                                                                                                  | rupt flag. | Set by ha | ardware wł | nen a matc | h or captu | are occurs | . Must be |  |  |
| CCF2 |                      |                                                                                                        | PCA Module 2 interrupt flag. Set by hardware when a match or capture occurs. Must be cleared by software.                                                                                                        |            |           |            |            |            |            |           |  |  |
| CCF1 |                      | PCA Module 1 interrupt flag. Set by hardware when a match or capture occurs. Must cleared by software. |                                                                                                                                                                                                                  |            |           |            |            |            |            | . Must be |  |  |
| CCF0 |                      | PCA Modu cleared by                                                                                    |                                                                                                                                                                                                                  | rupt flag. | Set by ha | ardware wł | nen a matc | h or captu | are occurs | . Must be |  |  |

 Table 9. CCON: PCA Counter Control Register

a. User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.

The watchdog timer function is implemented in module 4 (See Figure 10).

The PCA interrupt system is shown in Figure 8



| Table 12. | CCAPnH: | PCA | Modules | Capture/C | ompare | Registers | High |
|-----------|---------|-----|---------|-----------|--------|-----------|------|
|           |         |     |         |           |        |           |      |

| CCAPnH Address<br>n = 0 - 4 | CCAP0H=0FAH<br>CCAP1H=0FBH<br>CCAP2H=0FCH<br>CCAP3H=0FDH<br>CCAP3H=0FEH |   |   |   |   |   |   |   |   |
|-----------------------------|-------------------------------------------------------------------------|---|---|---|---|---|---|---|---|
|                             |                                                                         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|                             | Reset value                                                             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

### Table 13. CCAPnL: PCA Modules Capture/Compare Registers Low

| CCAPnL Address<br>n = 0 - 4 | CCAP0L=0EAH<br>CCAP1L=0EBH<br>CCAP2L=0ECH<br>CCAP3L=0EDH<br>CCAP4L=0EEH |   |   |   |   |   |   |   |   |
|-----------------------------|-------------------------------------------------------------------------|---|---|---|---|---|---|---|---|
|                             |                                                                         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|                             | Reset value                                                             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

### Table 14. CH: PCA Counter High

| CH<br>Address 0F9H |             |   |   |   |   |   |   |   |   |
|--------------------|-------------|---|---|---|---|---|---|---|---|
|                    |             | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|                    | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

### Table 15. CL: PCA Counter Low

| CL<br>Address 0E9H |             |   |   |   |   |   |   |   |   |
|--------------------|-------------|---|---|---|---|---|---|---|---|
|                    |             | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|                    | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |



### 6.5.2. 16-bit Software Timer / Compare Mode

The PCA modules can be used as software timers by setting both the ECOM and MAT bits in the modules CCAPMn register. The PCA timer will be compared to the module's capture registers and when a match occurs an interrupt will occur if the CCFn (CCON SFR) and the ECCFn (CCAPMn SFR) bits for the module are both set (See Figure 10).



\* Only for Module 4

### Figure 10. PCA Compare Mode and PCA Watchdog Timer

Before enabling ECOM bit, CCAPnL and CCAPnH should be set with a non zero value, otherwise an unwanted match could happen. Writing to CCAPnH will set the ECOM bit.

Once ECOM set, writing CCAPnL will clear ECOM so that an unwanted match doesn't occur while modifying the compare value. Writing to CCAPnH will set ECOM. For this reason, user software should write CCAPnL first, and then CCAPnH. Of course, the ECOM bit can still be controlled by accessing to CCAPMn register.



### Table 17. PCON Register

#### PCON - Power Control Register (87h)

| 7          | 6               | 5                                                                                             | 4                                                                                                                                                   |   | 3   | 2   | 1  | 0   |  |  |  |  |  |
|------------|-----------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|-----|----|-----|--|--|--|--|--|
| SMOD1      | SMOD            | ) -                                                                                           | POI                                                                                                                                                 | F | GF1 | GF0 | PD | IDL |  |  |  |  |  |
| Bit Number | Bit<br>Mnemonic |                                                                                               | Description                                                                                                                                         |   |     |     |    |     |  |  |  |  |  |
| 7          | SMOD1           |                                                                                               | Serial port Mode bit 1<br>Set to select double baud rate in mode 1, 2 or 3.                                                                         |   |     |     |    |     |  |  |  |  |  |
| 6          | SMOD0           | Clear to se                                                                                   | ferial port Mode bit 0<br>Clear to select SM0 bit in SCON register.<br>Set to to select FE bit in SCON register.                                    |   |     |     |    |     |  |  |  |  |  |
| 5          | -               | Reserved<br>The value                                                                         | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                     |   |     |     |    |     |  |  |  |  |  |
| 4          | POF             | Clear to re                                                                                   | Power-Off Flag<br>Clear to recognize next reset type.<br>Set by hardware when VCC rises from 0 to its nominal voltage. Can also be set by software. |   |     |     |    |     |  |  |  |  |  |
| 3          | GF1             |                                                                                               | se Flag<br>user for general j<br>for general purp                                                                                                   |   |     |     |    |     |  |  |  |  |  |
| 2          | GF0             |                                                                                               | se Flag<br>user for general j<br>for general purp                                                                                                   |   |     |     |    |     |  |  |  |  |  |
| 1          | PD              | Cleared by                                                                                    | Power-Down mode bit<br>Cleared by hardware when reset occurs.<br>Set to enter power-down mode.                                                      |   |     |     |    |     |  |  |  |  |  |
| 0          | IDL             | Idle mode bit<br>Clear by hardware when interrupt or reset occurs.<br>Set to enter idle mode. |                                                                                                                                                     |   |     |     |    |     |  |  |  |  |  |

Reset Value = 00X1 0000b Not bit addressable

Power-off flag reset value will be 1 only after a power on (cold reset). A warm reset doesn't affect the value of this bit.



### 6.7. Interrupt System

The TS80C51Rx2 has a total of 7 interrupt vectors: two external interrupts ( $\overline{INT0}$  and  $\overline{INT1}$ ), three timer interrupts (timers 0, 1 and 2), the serial port interrupt and the PCA global interrupt. These interrupts are shown in Figure 16.

WARNING: Note that in the first version of RC devices, the PCA interrupt is in the lowest priority. Thus the order in INTO, TF0, INT1, TF1, RI or TI, TF2 or EXF2, PCA.



### Figure 16. Interrupt Control System

Each of the interrupt sources can be individually enabled or disabled by setting or clearing a bit in the Interrupt Enable register (See Table 19.). This register also contains a global disable bit, which must be cleared to disable all interrupts at once.

Each interrupt source can also be individually programmed to one out of four priority levels by setting or clearing a bit in the Interrupt Priority register (See Table 20.) and in the Interrupt Priority High register (See Table 21.). shows the bit values and priority levels associated with each combination.

The PCA interrupt vector is located at address 0033H. All other vector addresses are the same as standard C52 devices.



### 6.8. Idle mode

An instruction that sets PCON.0 causes that to be the last instruction executed before going into the Idle mode. In the Idle mode, the internal clock signal is gated off to the CPU, but not to the interrupt, Timer, and Serial Port functions. The CPU status is preserved in its entirely : the Stack Pointer, Program Counter, Program Status Word, Accumulator and all other registers maintain their data during Idle. The port pins hold the logical states they had at the time Idle was activated. ALE and PSEN hold at logic high levels.

There are two ways to terminate the Idle. Activation of any enabled interrupt will cause PCON.0 to be cleared by hardware, terminating the Idle mode. The interrupt will be serviced, and following RETI the next instruction to be executed will be the one following the instruction that put the device into idle.

The flag bits GF0 and GF1 can be used to give an indication if an interrupt occured during normal operation or during an Idle. For example, an instruction that activates Idle can also set one or both flag bits. When Idle is terminated by an interrupt, the interrupt service routine can examine the flag bits.

The other way of terminating the Idle mode is with a hardware reset. Since the clock oscillator is still running, the hardware reset needs to be held active for only two machine cycles (24 oscillator periods) to complete the reset.

## 6.9. Power-Down Mode

To save maximum power, a power-down mode can be invoked by software (Refer to Table 17., PCON register).

In power-down mode, the oscillator is stopped and the instruction that invoked power-down mode is the last instruction executed. The internal RAM and SFRs retain their value until the power-down mode is terminated.  $V_{CC}$  can be lowered to save further power. Either a hardware reset or an external interrupt can cause an exit from power-down. To properly terminate power-down, the reset or external interrupt should not be executed before  $V_{CC}$  is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize.

Only external interrupts  $\overline{INT0}$  and  $\overline{INT1}$  are useful to exit from power-down. For that, interrupt must be enabled and configured as level or edge sensitive interrupt input.

Holding the pin low restarts the oscillator but bringing the pin high completes the exit as detailed in Figure 17. When both interrupts are enabled, the oscillator restarts as soon as one of the two inputs is held low and power down exit will be completed when the first input will be released. In this case the higher priority interrupt service routine is executed.

Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put TS80C51Rx2 into power-down mode.



### Figure 17. Power-Down Exit Waveform

Exit from power-down by reset redefines all the SFRs, exit from power-down by external interrupt does no affect the SFRs.

Exit from power-down by either reset or external interrupt does not affect the internal RAM content. NOTE: If idle mode is activated with power-down mode (IDL and PD bits set), the exit sequence is unchanged, when execution is vectored to interrupt, PD and IDL bits are cleared and idle mode is not entered.



## 6.12. Power-Off Flag

The power-off flag allows the user to distinguish between a "cold start" reset and a "warm start" reset.

A cold start reset is the one induced by  $V_{CC}$  switch-on. A warm start reset occurs while  $V_{CC}$  is still applied to the device and could be generated for example by an exit from power-down.

The power-off flag (POF) is located in PCON register (See Table 26.). POF is set by hardware when  $V_{CC}$  rises from 0 to its nominal voltage. The POF can be set or cleared by software allowing the user to determine the type of reset.

The POF value is only relevant with a Vcc range from 4.5V to 5.5V. For lower Vcc value, reading POF bit will return indeterminate value.

#### Table 26. PCON Register

#### PCON - Power Control Register (87h)

| 7          | 6               | 5                                                                                             | 4                                                                                                                                                               | 3   | 2   | 1  | 0   |  |  |  |  |  |
|------------|-----------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|----|-----|--|--|--|--|--|
| SMOD1      | SMOD0           | -                                                                                             | POF                                                                                                                                                             | GF1 | GF0 | PD | IDL |  |  |  |  |  |
| Bit Number | Bit<br>Mnemonic |                                                                                               | Description                                                                                                                                                     |     |     |    |     |  |  |  |  |  |
| 7          | SMOD1           |                                                                                               | <b>Serial port Mode bit 1</b><br>Set to select double baud rate in mode 1, 2 or 3.                                                                              |     |     |    |     |  |  |  |  |  |
| 6          | SMOD0           | Clear to select S                                                                             | erial port Mode bit 0<br>Clear to select SM0 bit in SCON register.<br>Set to to select FE bit in SCON register.                                                 |     |     |    |     |  |  |  |  |  |
| 5          | -               | <b>Reserved</b><br>The value read fr                                                          | eserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                                  |     |     |    |     |  |  |  |  |  |
| 4          | POF             | <b>Power-Off Flag</b><br>Clear to recogniz<br>Set by hardware                                 | Power-Off Flag<br>Clear to recognize next reset type.<br>Set by hardware when V <sub>CC</sub> rises from 0 to its nominal voltage. Can also be set by software. |     |     |    |     |  |  |  |  |  |
| 3          | GF1             |                                                                                               | <b>ag</b><br>for general purpose<br>eneral purpose usa                                                                                                          |     |     |    |     |  |  |  |  |  |
| 2          | GF0             |                                                                                               | <b>ag</b><br>for general purpose<br>eneral purpose usa                                                                                                          |     |     |    |     |  |  |  |  |  |
| 1          | PD              | Cleared by hardy                                                                              | Power-Down mode bit<br>Cleared by hardware when reset occurs.<br>Set to enter power-down mode.                                                                  |     |     |    |     |  |  |  |  |  |
| 0          | IDL             | Idle mode bit<br>Clear by hardware when interrupt or reset occurs.<br>Set to enter idle mode. |                                                                                                                                                                 |     |     |    |     |  |  |  |  |  |

Reset Value = 00X1 0000b Not bit addressable





Figure 19. Programming and Verification Signal's Waveform

## 8.4. EPROM Erasure (Windowed Packages Only)

Erasing the EPROM erases the code array, the encryption array and the lock bits returning the parts to full functionality.

Erasure leaves all the EPROM cells in a 1's state (FF).

### 8.4.1. Erasure Characteristics

The recommended erasure procedure is exposure to ultraviolet light (at 2537 Å) to an integrated dose at least 15 W-sec/cm<sup>2</sup>. Exposing the EPROM to an ultraviolet lamp of 12,000  $\mu$ W/cm<sup>2</sup> rating for 30 minutes, at a distance of about 25 mm, should be sufficient. An exposure of 1 hour is recommended with most of standard erasers.

Erasure of the EPROM begins to occur when the chip is exposed to light with wavelength shorter than approximately 4,000 Å. Since sunlight and fluorescent lighting have wavelengths in this range, exposure to these light sources over an extended time (about 1 week in sunlight, or 3 years in room-level fluorescent lighting) could cause inadvertent erasure. If an application subjects the device to this type of exposure, it is suggested that an opaque label be placed over the window.



# **10. Electrical Characteristics**

## 10.1. Absolute Maximum Ratings <sup>(1)</sup>

| Ambiant Temperature Under Bias:               |                                    |
|-----------------------------------------------|------------------------------------|
| C = commercial                                | 0°C to 70°C                        |
| I = industrial                                | -40°C to 85°C                      |
| Storage Temperature                           | $-65^{\circ}C$ to $+ 150^{\circ}C$ |
| Voltage on V <sub>CC</sub> to V <sub>SS</sub> | -0.5 V to + 7 V                    |
| Voltage on V <sub>PP</sub> to V <sub>SS</sub> | -0.5 V to + 13 V                   |
| Voltage on Any Pin to V <sub>SS</sub>         | -0.5 V to $V_{CC}$ + 0.5 V         |
| Power Dissipation                             | $1 W^{(2)}$                        |

NOTES

1. Stresses at or above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

2. This value is based on the maximum allowable die temperature and the thermal resistance of the package.

### 10.2. Power consumption measurement

Since the introduction of the first C51 devices, every manufacturer made operating Icc measurements under reset, which made sense for the designs were the CPU was running under reset. In Atmel Wireless & Microcontrollers new devices, the CPU is no more active during reset, so the power consumption is very low but is not really representative of what will happen in the customer system. That's why, while keeping measurements under Reset, Atmel Wireless & Microcontrollers presents a new way to measure the operating Icc:

Using an internal test ROM, the following code is executed:

Label: SJMP Label (80 FE)

Ports 1, 2, 3 are disconnected, Port 0 is tied to FFh, EA = Vcc, RST = Vss, XTAL2 is not connected and XTAL1 is driven by the clock.

This is much more representative of the real operating Icc.



## 10.3. DC Parameters for Standard Voltage

TA = 0°C to +70°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 5 V ± 10%; F = 0 to 40 MHz. TA = -40°C to +85°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 5 V ± 10%; F = 0 to 40 MHz.

### Table 32. DC Parameters in Standard Voltage

| Symbol                            | Parameter                                                    | Min                                                                     | Тур               | Max                                               | Unit        | Test Conditions                                                                                                      |
|-----------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------|-------------------|---------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>                   | Input Low Voltage                                            | -0.5                                                                    |                   | 0.2 V <sub>CC</sub> - 0.1                         | v           |                                                                                                                      |
| V <sub>IH</sub>                   | Input High Voltage except XTAL1, RST                         | 0.2 V <sub>CC</sub> + 0.9                                               |                   | V <sub>CC</sub> + 0.5                             | V           |                                                                                                                      |
| V <sub>IH1</sub>                  | Input High Voltage, XTAL1, RST                               | 0.7 V <sub>CC</sub>                                                     |                   | V <sub>CC</sub> + 0.5                             | V           |                                                                                                                      |
| V <sub>OL</sub>                   | Output Low Voltage, ports 1, 2, 3, 4, 5 <sup>(6)</sup>       |                                                                         |                   | 0.3<br>0.45<br>1.0                                | V<br>V<br>V | $\begin{split} I_{OL} &= 100 \; \mu A^{(4)} \\ I_{OL} &= 1.6 \; m A^{(4)} \\ I_{OL} &= 3.5 \; m A^{(4)} \end{split}$ |
| V <sub>OL1</sub>                  | Output Low Voltage, port 0 <sup>(6)</sup>                    |                                                                         |                   | 0.3<br>0.45<br>1.0                                | V<br>V<br>V | $I_{OL} = 200 \ \mu A^{(4)}$ $I_{OL} = 3.2 \ m A^{(4)}$ $I_{OL} = 7.0 \ m A^{(4)}$                                   |
| V <sub>OL2</sub>                  | Output Low Voltage, ALE, PSEN                                |                                                                         |                   | 0.3<br>0.45<br>1.0                                | V<br>V<br>V | $I_{OL} = 100 \ \mu A^{(4)}$ $I_{OL} = 1.6 \ m A^{(4)}$ $I_{OL} = 3.5 \ m A^{(4)}$                                   |
| V <sub>OH</sub>                   | Output High Voltage, ports 1, 2, 3, 4, 5                     | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |                   |                                                   | V<br>V<br>V | $I_{OH} = -10 \ \mu A$<br>$I_{OH} = -30 \ \mu A$<br>$I_{OH} = -60 \ \mu A$<br>$V_{CC} = 5 \ V \pm 10\%$              |
| V <sub>OH1</sub>                  | Output High Voltage, port 0                                  | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |                   |                                                   | V<br>V<br>V | $I_{OH} = -200 \ \mu A$ $I_{OH} = -3.2 \ m A$ $I_{OH} = -7.0 \ m A$ $V_{CC} = 5 \ V \pm 10\%$                        |
| V <sub>OH2</sub>                  | Output High Voltage, ALE, PSEN                               | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |                   |                                                   | V<br>V<br>V | $I_{OH} = -100 \ \mu A$<br>$I_{OH} = -1.6 \ m A$<br>$I_{OH} = -3.5 \ m A$<br>$V_{CC} = 5 \ V \pm 10\%$               |
| R <sub>RST</sub>                  | RST Pulldown Resistor                                        | 50                                                                      | 90 <sup>(5)</sup> | 200                                               | kΩ          |                                                                                                                      |
| I <sub>IL</sub>                   | Logical 0 Input Current ports 1, 2, 3, 4, 5                  |                                                                         |                   | -50                                               | μΑ          | Vin = 0.45 V                                                                                                         |
| I <sub>LI</sub>                   | Input Leakage Current                                        |                                                                         |                   | ±10                                               | μΑ          | 0.45 V < Vin < V <sub>CC</sub>                                                                                       |
| I <sub>TL</sub>                   | Logical 1 to 0 Transition Current, ports 1, 2, 3, 4, 5       |                                                                         |                   | -650                                              | μΑ          | Vin = 2.0 V                                                                                                          |
| C <sub>IO</sub>                   | Capacitance of I/O Buffer                                    |                                                                         |                   | 10                                                | pF          | $Fc = 1 MHz$ $TA = 25^{\circ}C$                                                                                      |
| I <sub>PD</sub>                   | Power Down Current                                           |                                                                         | 20 <sup>(5)</sup> | 50                                                | μΑ          | $2.0 \text{ V} < \text{V}_{\text{CC}} < 5.5 \text{ V}^{(3)}$                                                         |
| I <sub>CC</sub><br>under<br>RESET | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                                                                         |                   | 1 + 0.4 Freq<br>(MHz)<br>@12MHz 5.8<br>@16MHz 7.4 | mA          | $V_{CC} = 5.5 V^{(1)}$                                                                                               |



| Symbol                       | Parameter                                                    | Min | Тур | Max                                                 | Unit | Test Conditions        |
|------------------------------|--------------------------------------------------------------|-----|-----|-----------------------------------------------------|------|------------------------|
| I <sub>CC</sub><br>operating | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |     |     | 3 + 0.6 Freq<br>(MHz)<br>@12MHz 10.2<br>@16MHz 12.6 | mA   | $V_{CC} = 5.5 V^{(8)}$ |
| I <sub>CC</sub><br>idle      | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |     |     | 0.25+0.3Freq<br>(MHz)<br>@12MHz 3.9<br>@16MHz 5.1   | mA   | $V_{CC} = 5.5 V^{(2)}$ |

## **10.4. DC Parameters for Low Voltage**

TA = 0°C to +70°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 2.7 V to 5.5 V  $\pm$  10%; F = 0 to 30 MHz. TA = -40°C to +85°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 2.7 V to 5.5 V  $\pm$  10%; F = 0 to 30 MHz.

| Table 33. | <b>DC</b> Parameters | for Low | Voltage |
|-----------|----------------------|---------|---------|
|-----------|----------------------|---------|---------|

| Symbol                            | Parameter                                                    | Min                       | Тур                                    | Max                                               | Unit | Test Conditions                                                                                      |
|-----------------------------------|--------------------------------------------------------------|---------------------------|----------------------------------------|---------------------------------------------------|------|------------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>                   | Input Low Voltage                                            | -0.5                      |                                        | 0.2 V <sub>CC</sub> - 0.1                         | v    |                                                                                                      |
| V <sub>IH</sub>                   | Input High Voltage except XTAL1, RST                         | 0.2 V <sub>CC</sub> + 0.9 |                                        | V <sub>CC</sub> + 0.5                             | v    |                                                                                                      |
| V <sub>IH1</sub>                  | Input High Voltage, XTAL1, RST                               | 0.7 V <sub>CC</sub>       |                                        | V <sub>CC</sub> + 0.5                             | V    |                                                                                                      |
| V <sub>OL</sub>                   | Output Low Voltage, ports 1, 2, 3, 4, 5 <sup>(6)</sup>       |                           |                                        | 0.45                                              | V    | $I_{OL} = 0.8 \text{ mA}^{(4)}$                                                                      |
| V <sub>OL1</sub>                  | Output Low Voltage, port 0, ALE, PSEN (6)                    |                           |                                        | 0.45                                              | v    | $I_{OL} = 1.6 \text{ mA}^{(4)}$                                                                      |
| V <sub>OH</sub>                   | Output High Voltage, ports 1, 2, 3, 4, 5                     | 0.9 V <sub>CC</sub>       |                                        |                                                   | V    | $I_{OH} = -10 \ \mu A$                                                                               |
| V <sub>OH1</sub>                  | Output High Voltage, port 0, ALE, PSEN                       | 0.9 V <sub>CC</sub>       |                                        |                                                   | V    | $I_{OH} = -40 \ \mu A$                                                                               |
| I <sub>IL</sub>                   | Logical 0 Input Current ports 1, 2, 3, 4, 5                  |                           |                                        | -50                                               | μΑ   | Vin = 0.45 V                                                                                         |
| I <sub>LI</sub>                   | Input Leakage Current                                        |                           |                                        | ±10                                               | μΑ   | 0.45 V < Vin < V <sub>CC</sub>                                                                       |
| I <sub>TL</sub>                   | Logical 1 to 0 Transition Current, ports 1, 2, 3, 4, 5       |                           |                                        | -650                                              | μΑ   | Vin = 2.0 V                                                                                          |
| R <sub>RST</sub>                  | RST Pulldown Resistor                                        | 50                        | 90 <sup>(5)</sup>                      | 200                                               | kΩ   |                                                                                                      |
| CIO                               | Capacitance of I/O Buffer                                    |                           |                                        | 10                                                | pF   | $Fc = 1 MHz$ $TA = 25^{\circ}C$                                                                      |
| I <sub>PD</sub>                   | Power Down Current                                           |                           | 20 <sup>(5)</sup><br>10 <sup>(5)</sup> | 50<br>30                                          | μΑ   | $V_{CC} = 2.0 \text{ V to } 5.5 \text{ V}^{(3)}$<br>$V_{CC} = 2.0 \text{ V to } 3.3 \text{ V}^{(3)}$ |
| I <sub>CC</sub><br>under<br>RESET | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                           |                                        | 1 + 0.2 Freq<br>(MHz)<br>@12MHz 3.4<br>@16MHz 4.2 | mA   | $V_{\rm CC} = 3.3 \ V^{(1)}$                                                                         |
| I <sub>CC</sub><br>operating      | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                           |                                        | 1 + 0.3 Freq<br>(MHz)<br>@12MHz 4.6<br>@16MHz 5.8 | mA   | $V_{\rm CC} = 3.3 \ V^{(8)}$                                                                         |



| Symbol                  | Parameter                                                    | Min | Тур | Max                                                | Unit | Test Conditions        |
|-------------------------|--------------------------------------------------------------|-----|-----|----------------------------------------------------|------|------------------------|
| I <sub>CC</sub><br>idle | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |     |     | 0.15 Freq<br>(MHz) + 0.2<br>@12MHz 2<br>@16MHz 2.6 | mA   | $V_{CC} = 3.3 V^{(2)}$ |

NOTES

1.  $I_{CC}$  under reset is measured with all output pins disconnected; XTAL1 driven with  $T_{CLCH}$ ,  $T_{CHCL} = 5$  ns (see Figure 24.),  $V_{IL} = V_{SS} + 0.5$  V,  $V_{IH} = V_{CC} - 0.5$ V; XTAL2 N.C.;  $\overline{EA} = RST = Port \ 0 = V_{CC}$ .  $I_{CC}$  would be slightly higher if a crystal oscillator used.

2. Idle  $I_{CC}$  is measured with all output pins disconnected; XTAL1 driven with  $T_{CLCH}$ ,  $T_{CHCL} = 5$  ns,  $V_{IL} = V_{SS} + 0.5$  V,  $V_{IH} = V_{CC} - 0.5$  V; XTAL2 N.C; Port  $0 = V_{CC}$ ;  $\overline{EA} = RST = V_{SS}$  (see Figure 22.).

3. Power Down  $I_{CC}$  is measured with all output pins disconnected;  $\overline{EA} = V_{SS}$ , PORT  $0 = V_{CC}$ ; XTAL2 NC.; RST =  $V_{SS}$  (see Figure 23.).

4. Capacitance loading on Ports 0 and 2 may cause spurious noise pulses to be superimposed on the  $V_{OL}s$  of ALE and Ports 1 and 3. The noise is due to external bus capacitance discharging into the Port 0 and Port 2 pins when these pins make 1 to 0 transitions during bus operation. In the worst cases (capacitive loading 100pF), the noise pulse on the ALE line may exceed 0.45V with maxi  $V_{OL}$  peak 0.6V. A Schmitt Trigger use is not necessary.

5. Typicals are based on a limited number of samples and are not guaranteed. The values listed are at room temperature and 5V.

6. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows:

Maximum I<sub>OL</sub> per port pin: 10 mA Maximum I<sub>OL</sub> per 8-bit port:

Port 0: 26 mA

Ports 1, 2, 3 and 4 and 5 when available: 15 mA

Maximum total I<sub>OL</sub> for all output pins: 71 mA

If  $I_{OL}$  exceeds the test condition,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions. 7. For other values, please contact your sales office.

8. Operating  $I_{CC}$  is measured with all output pins disconnected; XTAL1 driven with  $T_{CLCH}$ ,  $T_{CHCL} = 5$  ns (see Figure 24.),  $V_{IL} = V_{SS} + 0.5$  V,

 $V_{IH} = V_{CC} - 0.5V$ ; XTAL2 N.C.;  $\overline{EA} = Port 0 = V_{CC}$ ; RST =  $V_{SS}$ . The internal ROM runs the code 80 FE (label: SJMP label).  $I_{CC}$  would be slightly higher if a crystal oscillator is used. Measurements are made with OTP products when possible, which is the worst case.



All other pins are disconnected.

Figure 20. I<sub>CC</sub> Test Condition, under reset



| Speed             | -M<br>40 MHz |     | -V<br>X2 mode<br>30 MHz<br>60 MHz equiv. |     | -V<br>standard mode<br>40 MHz |     | -L<br>X2 mode<br>20 MHz<br>40 MHz equiv. |     | -L<br>standard mode<br>30 MHz |     | Units |
|-------------------|--------------|-----|------------------------------------------|-----|-------------------------------|-----|------------------------------------------|-----|-------------------------------|-----|-------|
| Symbol            | Min          | Max | Min                                      | Max | Min                           | Max | Min                                      | Max | Min                           | Max |       |
| T <sub>RLRH</sub> | 130          |     | 85                                       |     | 135                           |     | 125                                      |     | 175                           |     | ns    |
| T <sub>WLWH</sub> | 130          |     | 85                                       |     | 135                           |     | 125                                      |     | 175                           |     | ns    |
| T <sub>RLDV</sub> |              | 100 |                                          | 60  |                               | 102 |                                          | 95  |                               | 137 | ns    |
| T <sub>RHDX</sub> | 0            |     | 0                                        |     | 0                             |     | 0                                        |     | 0                             |     | ns    |
| T <sub>RHDZ</sub> |              | 30  |                                          | 18  |                               | 35  |                                          | 25  |                               | 42  | ns    |
| T <sub>LLDV</sub> |              | 160 |                                          | 98  |                               | 165 |                                          | 155 |                               | 222 | ns    |
| T <sub>AVDV</sub> |              | 165 |                                          | 100 |                               | 175 |                                          | 160 |                               | 235 | ns    |
| T <sub>LLWL</sub> | 50           | 100 | 30                                       | 70  | 55                            | 95  | 45                                       | 105 | 70                            | 130 | ns    |
| T <sub>AVWL</sub> | 75           |     | 47                                       |     | 80                            |     | 70                                       |     | 103                           |     | ns    |
| T <sub>QVWX</sub> | 10           |     | 7                                        |     | 15                            |     | 5                                        |     | 13                            |     | ns    |
| T <sub>QVWH</sub> | 160          |     | 107                                      |     | 165                           |     | 155                                      |     | 213                           |     | ns    |
| T <sub>WHQX</sub> | 15           |     | 9                                        |     | 17                            |     | 10                                       |     | 18                            |     | ns    |
| T <sub>RLAZ</sub> |              | 0   |                                          | 0   |                               | 0   |                                          | 0   |                               | 0   | ns    |
| T <sub>WHLH</sub> | 10           | 40  | 7                                        | 27  | 15                            | 35  | 5                                        | 45  | 13                            | 53  | ns    |

Table 40. AC Parameters for a Fix Clock



For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs and begins to float when a 100 mV change from the loaded  $V_{OH}/V_{OL}$  level occurs.  $I_{OL}/I_{OH} \ge \pm 20$ mA.

### 10.5.15. Clock Waveforms

Valid in normal clock mode. In X2 mode XTAL2 signal must be changed to XTAL2 divided by two.



This diagram indicates when signals are clocked internally. The time it takes the signals to propagate to the pins, however, ranges from 25 to 125 ns. This propagation delay is dependent on variables such as temperature and pin loading. Propagation also varies from output to output and component. Typically though ( $T_A=25^{\circ}C$  fully loaded) RD and WR propagation delays are approximately 50ns. The other signals are typically 85 ns. Propagation delays are incorporated in the AC specifications.



|      | TS80C51RA2/RD2 ROMless | TS83C51RB2/RC2/RD2zzz<br>ROM | TS87C51RB2/RC2/RD2 OTP |
|------|------------------------|------------------------------|------------------------|
| -MCA | X                      | Х                            | X                      |
| -MCB | X                      | Х                            | X                      |
| -MCE | X                      | Х                            | X                      |
| -MCL | RD2 only               | RD2 only                     | RD2 only               |
| -MCM | RD2 only               | RD2 only                     | RD2 only               |
| -VCA | Х                      | Х                            | X                      |
| -VCB | X                      | Х                            | X                      |
| -VCE | Х                      | X                            | X                      |
| -VCL | RD2 only               | RD2 only                     | RD2 only               |
| -VCM | RD2 only               | RD2 only                     | RD2 only               |
| -LCA | Х                      | Х                            | X                      |
| -LCB | X                      | Х                            | X                      |
| -LCE | X                      | Х                            | X                      |
| -LCL | RD2 only               | RD2 only                     | RD2 only               |
| -LCM | RD2 only               | RD2 only                     | RD2 only               |
| -MIA | Х                      | Х                            | X                      |
| -MIB | X                      | Х                            | X                      |
| -MIE | Х                      | X                            | X                      |
| -MIL | RD2 only               | RD2 only                     | RD2 only               |
| -MIM | RD2 only               | RD2 only                     | RD2 only               |
| -VIA | Х                      | Х                            | X                      |
| -VIB | Х                      | Х                            | X                      |
| -VIE | X                      | X                            | X                      |
| -VIL | RD2 only               | RD2 only                     | RD2 only               |
| -VIM | RD2 only               | RD2 only                     | RD2 only               |
| -LIA | Х                      | Х                            | X                      |
| -LIB | X                      | Х                            | X                      |
| -LIE | X                      | Х                            | X                      |
| -LIL | RD2 only               | RD2 only                     | RD2 only               |
| -LIM | RD2 only               | RD2 only                     | RD2 only               |
| -EA  | Х                      |                              | X                      |
| -EB  | X                      |                              | X                      |
| -EE  | X                      |                              | X                      |
| -EL  | RD2 only               |                              | RD2 only               |
| -EM  | RD2 only               |                              | RD2 only               |
| -EJ  |                        |                              | RC2 and RD2 only       |
| -EK  |                        |                              | RC2 and RD2 only       |
| -EN  |                        |                              | RD2 only               |

### Table 48. Possible Ordering Entries

• -Ex for samples

- Tape and Reel available for B, E, L and M packages
- Dry pack mandatory for E and M packages