



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                    |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 40/30MHz                                                                 |
| Connectivity               | UART/USART                                                               |
| Peripherals                | POR, PWM, WDT                                                            |
| Number of I/O              | 32                                                                       |
| Program Memory Size        | 64KB (64K x 8)                                                           |
| Program Memory Type        | OTP                                                                      |
| EEPROM Size                | •                                                                        |
| RAM Size                   | 1K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                              |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 44-LCC (J-Lead)                                                          |
| Supplier Device Package    | 44-PLCC (16.6x16.6)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/ts87c51rd2-vib |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### ASSEMBLY LANGUAGE

; Block move using dual data pointers ; Destroys DPTR0, DPTR1, A and PSW ; note: DPS exits opposite of entry state ; unless an extra INC AUXR1 is added

| 00A2                                         | AUXR1 EQU 0A2H                                  |                                                                    |
|----------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------|
| ;<br>0000 909000<br>0003 05A2<br>0005 004000 | MOV DPTR,#SOURCE<br>INC AUXR1<br>MOV DPTR #DEST | ; address of SOURCE<br>; switch data pointers<br>; address of DEST |
| 0003 90A000<br>0008<br>0008 05A2             | LOOP:<br>INC AUXR1                              | ; switch data pointers                                             |
| 000A E0                                      | MOVX A, @DPTR                                   | ; get a byte from SOURCE                                           |
| 000B A3                                      | INC DPTR                                        | ; increment SOURCE address                                         |
| 000C 05A2                                    | INC AUXRI                                       | ; switch data pointers                                             |
| 000E F0                                      | MOVX @DPTR,A                                    | ; write the byte to DEST                                           |
| 000F A3                                      | INC DPTR                                        | : increment DEST address                                           |
| 0010 70F6                                    | JNZ LOOP                                        | ; check for 0 terminator                                           |
| 0012 05A2                                    | INC AUXR1                                       | ; (optional) restore DPS                                           |

INC is a short (2 bytes) and fast (12 clocks) way to manipulate the DPS bit in the AUXR1 SFR. However, note that the INC instruction does not directly force the DPS bit to a particular state, but simply toggles it. In simple routines, such as the block move example, only the fact that DPS is toggled in the proper sequence matters, not its actual value. In other words, the block move routine works the same whether DPS is '0' or '1' on entry. Observe that without the last instruction (INC AUXR1), the routine will exit with DPS in the opposite state.



It is possible to use timer 2 as a baud rate generator and a clock generator simultaneously. For this configuration, the baud rates and clock frequencies are not independent since both functions use the values in the RCAP2H and RCAP2L registers.



Figure 6. Clock-Out Mode  $C/\overline{T2} = 0$ 



#### Table 6. T2CON Register

#### T2CON - Timer 2 Control Register (C8h)

| 7          | 6               | 5                                                                                        | 4                                                                                                                                                                                                                                                                                                                          | 3                                                                | 2                                                      | 1                                       | 0                   |  |  |  |
|------------|-----------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------|---------------------|--|--|--|
| TF2        | EXF2            | RCLK                                                                                     | TCLK                                                                                                                                                                                                                                                                                                                       | C/T2#                                                            | CP/RL2#                                                |                                         |                     |  |  |  |
| Bit Number | Bit<br>Mnemonic |                                                                                          | Description                                                                                                                                                                                                                                                                                                                |                                                                  |                                                        |                                         |                     |  |  |  |
| 7          | TF2             | Timer 2 overflow Fla<br>Must be cleared<br>Set by hardware                               | <b>ag</b><br>by software.<br>on timer 2 overflor                                                                                                                                                                                                                                                                           | w, if RCLK = 0 and                                               | d TCLK = 0.                                            |                                         |                     |  |  |  |
| 6          | EXF2            | Timer 2 External Fl<br>Set when a captu<br>When set, causes<br>Must be cleared           | imer 2 External Flag<br>Set when a capture or a reload is caused by a negative transition on T2EX pin if EXEN2=1.<br>When set, causes the CPU to vector to timer 2 interrupt routine when timer 2 interrupt is enabled.<br>Must be cleared by software. EXF2 doesn't cause an interrupt in Up/down counter mode (DCEN = 1) |                                                                  |                                                        |                                         |                     |  |  |  |
| 5          | RCLK            | Receive Clock bit<br>Clear to use time<br>Set to use timer 2                             | Receive Clock bit<br>Clear to use timer 1 overflow as receive clock for serial port in mode 1 or 3.<br>Set to use timer 2 overflow as receive clock for serial port in mode 1 or 3.                                                                                                                                        |                                                                  |                                                        |                                         |                     |  |  |  |
| 4          | TCLK            | Transmit Clock bit<br>Clear to use time<br>Set to use timer 2                            | r 1 overflow as tra<br>2 overflow as trans                                                                                                                                                                                                                                                                                 | nsmit clock for ser<br>mit clock for serial                      | ial port in mode 1<br>port in mode 1 or                | or 3.                                   |                     |  |  |  |
| 3          | EXEN2           | Timer 2 External En<br>Clear to ignore e<br>Set to cause a caj<br>clock the serial port. | able bit<br>vents on T2EX pir<br>pture or reload wh                                                                                                                                                                                                                                                                        | 1 for timer 2 operat<br>en a negative trans                      | ion.<br>ition on T2EX pin                              | is detected, if time                    | er 2 is not used to |  |  |  |
| 2          | TR2             | Timer 2 Run contro<br>Clear to turn off<br>Set to turn on tim                            | Timer 2 Run control bit<br>Clear to turn off timer 2.<br>Set to turn on timer 2.                                                                                                                                                                                                                                           |                                                                  |                                                        |                                         |                     |  |  |  |
| 1          | C/T2#           | Timer/Counter 2 sel<br>Clear for timer of<br>Set for counter of                          | Timer/Counter 2 select bit         Clear for timer operation (input from internal clock system: F <sub>OSC</sub> ).         Set for counter operation (input from T2 input pin, falling edge trigger). Must be 0 for clock out mode.                                                                                       |                                                                  |                                                        |                                         |                     |  |  |  |
| 0          | CP/RL2#         | Timer 2 Capture/Re<br>If RCLK=1 or To<br>Clear to auto-relo<br>Set to capture on         | load bit<br>CLK=1, CP/RL2#<br>ad on timer 2 ove<br>negative transition                                                                                                                                                                                                                                                     | is ignored and time<br>rflows or negative<br>ns on T2EX pin if ! | er is forced to auto<br>transitions on T2E<br>EXEN2=1. | o-reload on timer 2<br>X pin if EXEN2=1 | overflow.<br>l.     |  |  |  |

Reset Value = 0000 0000b Bit addressable



### 6.6. TS80C51Rx2 Serial I/O Port

The serial I/O port in the TS80C51Rx2 is compatible with the serial I/O port in the 80C52. It provides both synchronous and asynchronous communication modes. It operates as an Universal Asynchronous

Receiver and Transmitter (UART) in three full-duplex modes (Modes 1, 2 and 3). Asynchronous transmission and reception can occur simultaneously and at different baud rates

Serial I/O port includes the following enhancements:

- Framing error detection
- Automatic address recognition

#### 6.6.1. Framing Error Detection

Framing bit error detection is provided for the three asynchronous modes (modes 1, 2 and 3). To enable the framing bit error detection feature, set SMOD0 bit in PCON register (See Figure 13).



#### Figure 13. Framing Error Block Diagram

When this feature is enabled, the receiver checks each incoming data frame for a valid stop bit. An invalid stop bit may result from noise on the serial lines or from simultaneous transmission by two CPUs. If a valid stop bit is not found, the Framing Error bit (FE) in SCON register (See Table 16.) bit is set.



### Table 17. PCON Register

#### PCON - Power Control Register (87h)

| 7          | 6               | 5                                                                                              | 4                                                                                                                                                   | 3                  | 2   | 1  | 0   |  |  |
|------------|-----------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|----|-----|--|--|
| SMOD1      | SMOD            | ) -                                                                                            | POF                                                                                                                                                 | GF1                | GF0 | PD | IDL |  |  |
| Bit Number | Bit<br>Mnemonic | Description                                                                                    |                                                                                                                                                     |                    |     |    |     |  |  |
| 7          | SMOD1           | Serial port Mode bi<br>Set to select dou                                                       | t <b>1</b><br>ble baud rate in m                                                                                                                    | ode 1, 2 or 3.     |     |    |     |  |  |
| 6          | SMOD0           | Serial port Mode bi<br>Clear to select S<br>Set to to select F                                 | t <b>0</b><br>M0 bit in SCON re<br>E bit in SCON reg                                                                                                | egister.<br>ister. |     |    |     |  |  |
| 5          | -               | Reserved<br>The value read fr                                                                  | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                     |                    |     |    |     |  |  |
| 4          | POF             | Power-Off Flag<br>Clear to recogniz<br>Set by hardware                                         | Power-Off Flag<br>Clear to recognize next reset type.<br>Set by hardware when VCC rises from 0 to its nominal voltage. Can also be set by software. |                    |     |    |     |  |  |
| 3          | GF1             | General purpose Fla<br>Cleared by user for g                                                   | <b>ng</b><br>For general purpose<br>eneral purpose usa                                                                                              | e usage.<br>ge.    |     |    |     |  |  |
| 2          | GF0             | General purpose Fla<br>Cleared by user for g                                                   | General purpose Flag<br>Cleared by user for general purpose usage.<br>Set by user for general purpose usage.                                        |                    |     |    |     |  |  |
| 1          | PD              | Power-Down mode bit<br>Cleared by hardware when reset occurs.<br>Set to enter power-down mode. |                                                                                                                                                     |                    |     |    |     |  |  |
| 0          | IDL             | Idle mode bit<br>Clear by hardwar<br>Set to enter idle                                         | e when interrupt on node.                                                                                                                           | or reset occurs.   |     |    |     |  |  |

Reset Value = 00X1 0000b Not bit addressable

Power-off flag reset value will be 1 only after a power on (cold reset). A warm reset doesn't affect the value of this bit.



#### Table 18. Priority Level Bit Values

| IPH.x | IP.x | Interrupt Level Priority |
|-------|------|--------------------------|
| 0     | 0    | 0 (Lowest)               |
| 0     | 1    | 1                        |
| 1     | 0    | 2                        |
| 1     | 1    | 3 (Highest)              |

A low-priority interrupt can be interrupted by a high priority interrupt, but not by another low-priority interrupt. A high-priority interrupt can't be interrupted by any other interrupt source.

If two interrupt requests of different priority levels are received simultaneously, the request of higher priority level is serviced. If interrupt requests of the same priority level are received simultaneously, an internal polling sequence determines which request is serviced. Thus within each priority level there is a second priority structure determined by the polling sequence.

#### Table 19. IE Register

#### IE - Interrupt Enable Register (A8h)

| 7  | 6  | 5   | 4  | 3   | 2   | 1   | 0   |
|----|----|-----|----|-----|-----|-----|-----|
| EA | EC | ET2 | ES | ET1 | EX1 | ЕТО | EX0 |

| Bit Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                 |
|------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EA              | Enable All interrupt bit<br>Clear to disable all interrupts.<br>Set to enable all interrupts.<br>If EA=1, each interrupt source is individually enabled or disabled by setting or clearing its own interrupt<br>enable bit. |
| 6          | EC              | PCA interrupt enable bit<br>Clear to disable . Set to enable.                                                                                                                                                               |
| 5          | ET2             | Timer 2 overflow interrupt Enable bit<br>Clear to disable timer 2 overflow interrupt.<br>Set to enable timer 2 overflow interrupt.                                                                                          |
| 4          | ES              | Serial port Enable bit<br>Clear to disable serial port interrupt.<br>Set to enable serial port interrupt.                                                                                                                   |
| 3          | ET1             | Timer 1 overflow interrupt Enable bit         Clear to disable timer 1 overflow interrupt.         Set to enable timer 1 overflow interrupt.                                                                                |
| 2          | EX1             | External interrupt 1 Enable bit<br>Clear to disable external interrupt 1.<br>Set to enable external interrupt 1.                                                                                                            |
| 1          | ET0             | Timer 0 overflow interrupt Enable bit         Clear to disable timer 0 overflow interrupt.         Set to enable timer 0 overflow interrupt.                                                                                |
| 0          | EX0             | External interrupt 0 Enable bit<br>Clear to disable external interrupt 0.<br>Set to enable external interrupt 0.                                                                                                            |

Reset Value = 0000 0000b Bit addressable



#### Table 21. IPH Register

#### IPH - Interrupt Priority High Register (B7h)

| 7             | 6               | 5                                                                  | 4                                                                | 3                                                             | 2            | 1    | 0    |  |  |  |  |
|---------------|-----------------|--------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------|--------------|------|------|--|--|--|--|
| -             | РРСН            | РТ2Н                                                               | PSH                                                              | PT1H                                                          | PX1H         | РТОН | РХОН |  |  |  |  |
| Bit<br>Number | Bit<br>Mnemonic |                                                                    | Description                                                      |                                                               |              |      |      |  |  |  |  |
| 7             | -               | <b>Reserved</b><br>The value read f                                | rom this bit is inde                                             | terminate. Do not s                                           | et this bit. |      |      |  |  |  |  |
| 6             | РРСН            | PCA interrupt prio<br><u>PPCH</u><br>0<br>1<br>1                   | rity bit high.<br><u>PPC</u> Prio<br>0<br>1<br>0<br>1            | <u>rity Level</u><br>Lowest<br>Highest                        |              |      |      |  |  |  |  |
| 5             | РТ2Н            | Timer 2 overflow in<br><u>PT2H</u><br>0<br>1<br>1<br>1             | terrupt Priority E<br><u>PT2</u><br>0<br>1<br>0<br>1             | <b>ligh bit</b><br><u>Priority Level</u><br>Lowest<br>Highest |              |      |      |  |  |  |  |
| 4             | PSH             | Serial port Priority<br>PSH<br>0<br>1<br>1                         | High bit<br><u>PS</u><br>0<br>1<br>0<br>1                        | <u>Priority Level</u><br>Lowest<br>Highest                    |              |      |      |  |  |  |  |
| 3             | PT1H            | <b>Timer 1 overflow in</b><br><u>PT1H</u><br>0<br>0<br>1<br>1<br>1 | terrupt Priority E<br><u>PT1</u><br>0<br>1<br>0<br>1<br>1        | <b>ligh bit</b><br><u>Priority Level</u><br>Lowest<br>Highest |              |      |      |  |  |  |  |
| 2             | PX1H            | External interrupt 1<br><u>PX1H</u><br>0<br>0<br>1<br>1<br>1       | l <b>Priority High bi</b><br><u>PX1</u><br>0<br>1<br>0<br>1<br>1 | t<br><u>Priority Level</u><br>Lowest<br>Highest               |              |      |      |  |  |  |  |
| 1             | РТОН            | Timer 0 overflow in <u>PT0H</u> 0           1           1          | terrupt Priority E<br><u>PTO</u><br>0<br>1<br>0<br>1<br>1        | <b>ligh bit</b><br><u>Priority Level</u><br>Lowest<br>Highest |              |      |      |  |  |  |  |
| 0             | РХ0Н            | External interrupt (<br><u>PX0H</u><br>0<br>0<br>1<br>1<br>1       | ) Priority High bi<br><u>PX0</u><br>0<br>1<br>0<br>1             | t<br><u>Priority Level</u><br>Lowest<br>Highest               |              |      |      |  |  |  |  |

Reset Value = X000 0000b Not bit addressable



| Table | 22. | The | state | of | ports | during | idle | and | power-down | mode |
|-------|-----|-----|-------|----|-------|--------|------|-----|------------|------|
|-------|-----|-----|-------|----|-------|--------|------|-----|------------|------|

| Mode       | Program<br>Memory | ALE | PSEN | PORT0      | PORT1     | PORT2     | PORT3     |
|------------|-------------------|-----|------|------------|-----------|-----------|-----------|
| Idle       | Internal          | 1   | 1    | Port Data* | Port Data | Port Data | Port Data |
| Idle       | External          | 1   | 1    | Floating   | Port Data | Address   | Port Data |
| Power Down | Internal          | 0   | 0    | Port Data* | Port Data | Port Data | Port Data |
| Power Down | External          | 0   | 0    | Floating   | Port Data | Port Data | Port Data |

\* Port 0 can force a "zero" level. A "one" will leave port floating.



### 6.10. Hardware Watchdog Timer

The WDT is intended as a recovery method in situations where the CPU may be subjected to software upset. The WDT consists of a 14-bit counter and the WatchDog Timer ReSeT (WDTRST) SFR. The WDT is by default disabled from exiting reset. To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output RESET HIGH pulse at the RST-pin.

### 6.10.1. Using the WDT

To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, the user needs to service it by writing to 01EH and 0E1H to WDTRST to avoid WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH) and this will reset the device. When WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycle. To reset the WDT the user must write 01EH and 0E1H to WDTRST. WDTRST is a write only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the RST-pin. The RESET pulse duration is 96 x T<sub>OSC</sub>, where T<sub>OSC</sub> =  $1/F_{OSC}$ . To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset.

To have a more powerful WDT, a  $2^7$  counter has been added to extend the Time-out capability, ranking from 16ms to 2s @  $F_{OSC} = 12$ MHz. To manage this feature, refer to WDTPRG register description, Table 24. (SFR0A7h).

#### Table 23. WDTRST Register

#### WDTRST Address (0A6h)

|             | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
|-------------|---|---|---|---|---|---|---|
| Reset value | Х | Х | Х | Х | Х | Х | Х |

Write only, this SFR is used to reset/enable the WDT by writing 01EH then 0E1H in sequence.



# 6.11. ONCE<sup>TM</sup> Mode (ON Chip Emulation)

The ONCE mode facilitates testing and debugging of systems using TS80C51Rx2 without removing the circuit from the board. The ONCE mode is invoked by driving certain pins of the TS80C51Rx2; the following sequence must be exercised:

- Pull ALE low while the device is in reset (RST high) and  $\overline{\text{PSEN}}$  is high.
- Hold ALE low as RST is deactivated.

While the TS80C51Rx2 is in ONCE mode, an emulator or test CPU can be used to drive the circuit Table 26. shows the status of the port pins during ONCE mode.

Normal operation is restored when normal reset is applied.

#### Table 25. External Pin Status during ONCE Mode

| ALE          | PSEN         | Port 0 | Port 1       | Port 2       | Port 3       | XTAL1/2 |
|--------------|--------------|--------|--------------|--------------|--------------|---------|
| Weak pull-up | Weak pull-up | Float  | Weak pull-up | Weak pull-up | Weak pull-up | Active  |



# 7. TS83C51RB2/RC2/RD2 ROM

## 7.1. ROM Structure

The TS83C51RB2/RC2/RD2 ROM memory is divided in three different arrays:

| • | the code array:       | es. |
|---|-----------------------|-----|
| • | the encryption array: | s.  |
| • | the signature array:  | es. |

## 7.2. ROM Lock System

The program Lock system, when programmed, protects the on-chip program against software piracy.

### 7.2.1. 7.2.1. Encryption Array

Within the ROM array are 64 bytes of encryption array that are initially unprogrammed (all FF's). Every time a byte is addressed during program verify, 6 address lines are used to select a byte of the encryption array. This byte is then exclusive-NOR'ed (XNOR) with the code byte, creating an encrypted verify byte. The algorithm, with the encryption array in the unprogrammed state, will return the code in its original, unmodified form.

When using the encryption array, one important factor needs to be considered. If a byte has the value FFh, verifying the byte will produce the encryption byte value. If a large block (>64 bytes) of code is left unprogrammed, a verification routine will display the content of the encryption array. For this reason all the unused code bytes should be programmed with random values. This will ensure program protection.

### 7.2.2. Program Lock Bits

The lock bits when programmed according to Table 28. will provide different level of protection for the on-chip code and data.

|                   | Program | Lock Bits |     |                                                                                                                                                                                                 |
|-------------------|---------|-----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Security<br>level | LB1     | LB2       | LB3 | Protection description                                                                                                                                                                          |
| 1                 | U       | U         | U   | No program lock features enabled. Code verify will still be encrypted by the encryption array if programmed. MOVC instruction executed from external program memory returns non encrypted data. |
| 2                 | Р       | U         | U   | MOVC instruction executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on reset.                             |
| 3                 | U       | Р         | U   | Same as level 1+ Verify disable.<br>This security level is only available for 51RDX2 devices.                                                                                                   |

| Table | 28. | Program | Lock | bits |
|-------|-----|---------|------|------|
|-------|-----|---------|------|------|

U: unprogrammed

P: programmed

### 7.2.3. Signature bytes

The TS83C51RB2/RC2/RD2 contains 4 factory programmed signatures bytes. To read these bytes, perform the process described in section 8.3.

#### 7.2.4. Verify Algorithm

Refer to 8.3.4.



## 8. TS87C51RB2/RC2/RD2 EPROM

### 8.1. EPROM Structure

The TS87C51RB2/RC2/RD2 EPROM is divided in two different arrays:

| •  | the code array:                                         |
|----|---------------------------------------------------------|
| •  | the encryption array:                                   |
| In | addition a third non programmable array is implemented: |
| •  | the signature array:                                    |

## 8.2. EPROM Lock System

The program Lock system, when programmed, protects the on-chip program against software piracy.

### 8.2.1. Encryption Array

Within the EPROM array are 64 bytes of encryption array that are initially unprogrammed (all FF's). Every time a byte is addressed during program verify, 6 address lines are used to select a byte of the encryption array. This byte is then exclusive-NOR'ed (XNOR) with the code byte, creating an encrypted verify byte. The algorithm, with the encryption array in the unprogrammed state, will return the code in its original, unmodified form.

When using the encryption array, one important factor needs to be considered. If a byte has the value FFh, verifying the byte will produce the encryption byte value. If a large block (>64 bytes) of code is left unprogrammed, a verification routine will display the content of the encryption array. For this reason all the unused code bytes should be programmed with random values. This will ensure program protection.

#### 8.2.2. Program Lock Bits

The three lock bits, when programmed according to Table 29.8.2.3., will provide different level of protection for the on-chip code and data.

| F              | Program Lo | ock Bits |     | Protection description                                                                                                                                                                                                |  |  |  |  |
|----------------|------------|----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Security level | LB1        | LB2      | LB3 |                                                                                                                                                                                                                       |  |  |  |  |
| 1              | U          | U        | U   | No program lock features enabled. Code verify will still be encrypted by the encryption array if programmed. MOVC instruction executed from external program memory returns non encrypted data.                       |  |  |  |  |
| 2              | Р          | U        | U   | MOVC instruction executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on reset, and further programming of the EPROM is disabled. |  |  |  |  |
| 3              | U          | Р        | U   | Same as 2, also verify is disabled.                                                                                                                                                                                   |  |  |  |  |
| 4              | U          | U        | Р   | Same as 3, also external execution is disabled.                                                                                                                                                                       |  |  |  |  |

| Table 29 | . Program | Lock | bits |
|----------|-----------|------|------|
|----------|-----------|------|------|

U: unprogrammed,

P: programmed

WARNING: Security level 2 and 3 should only be programmed after EPROM and Core verification.

### 8.2.3. Signature bytes

The TS87C51RB2/RC2/RD2 contains 4 factory programmed signatures bytes. To read these bytes, perform the process described in section 8.3.



# **10. Electrical Characteristics**

## 10.1. Absolute Maximum Ratings <sup>(1)</sup>

| Ambiant Temperature Under Bias:               |                            |
|-----------------------------------------------|----------------------------|
| C = commercial                                | 0°C to 70°C                |
| I = industrial                                | -40°C to 85°C              |
| Storage Temperature                           | -65°C to + 150°C           |
| Voltage on V <sub>CC</sub> to V <sub>SS</sub> | -0.5 V to + 7 V            |
| Voltage on V <sub>PP</sub> to V <sub>SS</sub> | -0.5 V to + 13 V           |
| Voltage on Any Pin to V <sub>SS</sub>         | -0.5 V to $V_{CC}$ + 0.5 V |
| Power Dissipation                             | $1 W^{(2)}$                |

NOTES

1. Stresses at or above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

2. This value is based on the maximum allowable die temperature and the thermal resistance of the package.

#### 10.2. Power consumption measurement

Since the introduction of the first C51 devices, every manufacturer made operating Icc measurements under reset, which made sense for the designs were the CPU was running under reset. In Atmel Wireless & Microcontrollers new devices, the CPU is no more active during reset, so the power consumption is very low but is not really representative of what will happen in the customer system. That's why, while keeping measurements under Reset, Atmel Wireless & Microcontrollers presents a new way to measure the operating Icc:

Using an internal test ROM, the following code is executed:

Label: SJMP Label (80 FE)

Ports 1, 2, 3 are disconnected, Port 0 is tied to FFh, EA = Vcc, RST = Vss, XTAL2 is not connected and XTAL1 is driven by the clock.

This is much more representative of the real operating Icc.



### 10.3. DC Parameters for Standard Voltage

TA = 0°C to +70°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 5 V ± 10%; F = 0 to 40 MHz. TA = -40°C to +85°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 5 V ± 10%; F = 0 to 40 MHz.

#### Table 32. DC Parameters in Standard Voltage

| Symbol                            | Parameter                                                    | Min                                                                     | Тур               | Max                                               | Unit        | Test Conditions                                                                                                                     |
|-----------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------|-------------------|---------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>                   | Input Low Voltage                                            | -0.5                                                                    |                   | 0.2 V <sub>CC</sub> - 0.1                         | V           |                                                                                                                                     |
| V <sub>IH</sub>                   | Input High Voltage except XTAL1, RST                         | $0.2 V_{CC} + 0.9$                                                      |                   | V <sub>CC</sub> + 0.5                             | V           |                                                                                                                                     |
| V <sub>IH1</sub>                  | Input High Voltage, XTAL1, RST                               | 0.7 V <sub>CC</sub>                                                     |                   | V <sub>CC</sub> + 0.5                             | V           |                                                                                                                                     |
| V <sub>OL</sub>                   | Output Low Voltage, ports 1, 2, 3, 4, 5 <sup>(6)</sup>       |                                                                         |                   | 0.3<br>0.45<br>1.0                                | V<br>V<br>V | $I_{OL} = 100 \ \mu A^{(4)}$ $I_{OL} = 1.6 \ m A^{(4)}$ $I_{OL} = 3.5 \ m A^{(4)}$                                                  |
| V <sub>OL1</sub>                  | Output Low Voltage, port 0 <sup>(6)</sup>                    |                                                                         |                   | 0.3<br>0.45<br>1.0                                | V<br>V<br>V | $I_{OL} = 200 \ \mu A^{(4)}$ $I_{OL} = 3.2 \ m A^{(4)}$ $I_{OL} = 7.0 \ m A^{(4)}$                                                  |
| V <sub>OL2</sub>                  | Output Low Voltage, ALE, PSEN                                |                                                                         |                   | 0.3<br>0.45<br>1.0                                | V<br>V<br>V | $\begin{split} I_{OL} &= 100 \; \mu A^{(4)} \\ I_{OL} &= 1.6 \; m A^{(4)} \\ I_{OL} &= 3.5 \; m A^{(4)} \end{split}$                |
| V <sub>OH</sub>                   | Output High Voltage, ports 1, 2, 3, 4, 5                     | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |                   |                                                   | V<br>V<br>V | $\begin{split} I_{OH} &= -10 \; \mu A \\ I_{OH} &= -30 \; \mu A \\ I_{OH} &= -60 \; \mu A \\ V_{CC} &= 5 \; V \pm 10\% \end{split}$ |
| V <sub>OH1</sub>                  | Output High Voltage, port 0                                  | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |                   |                                                   | V<br>V<br>V | $I_{OH} = -200 \ \mu A$<br>$I_{OH} = -3.2 \ m A$<br>$I_{OH} = -7.0 \ m A$<br>$V_{CC} = 5 \ V \pm 10\%$                              |
| V <sub>OH2</sub>                  | Output High Voltage, ALE, PSEN                               | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |                   |                                                   | V<br>V<br>V | $I_{OH} = -100 \ \mu A$<br>$I_{OH} = -1.6 \ m A$<br>$I_{OH} = -3.5 \ m A$<br>$V_{CC} = 5 \ V \pm 10\%$                              |
| R <sub>RST</sub>                  | RST Pulldown Resistor                                        | 50                                                                      | 90 <sup>(5)</sup> | 200                                               | kΩ          |                                                                                                                                     |
| I <sub>IL</sub>                   | Logical 0 Input Current ports 1, 2, 3, 4, 5                  |                                                                         |                   | -50                                               | μΑ          | Vin = 0.45 V                                                                                                                        |
| I <sub>LI</sub>                   | Input Leakage Current                                        |                                                                         |                   | ±10                                               | μΑ          | 0.45 V < Vin < V <sub>CC</sub>                                                                                                      |
| I <sub>TL</sub>                   | Logical 1 to 0 Transition Current, ports 1, 2, 3, 4, 5       |                                                                         |                   | -650                                              | μA          | Vin = 2.0 V                                                                                                                         |
| C <sub>IO</sub>                   | Capacitance of I/O Buffer                                    |                                                                         |                   | 10                                                | pF          | $Fc = 1 MHz$ $TA = 25^{\circ}C$                                                                                                     |
| I <sub>PD</sub>                   | Power Down Current                                           |                                                                         | 20 <sup>(5)</sup> | 50                                                | μΑ          | $2.0 \text{ V} < \text{V}_{\text{CC}} < 5.5 \text{ V}^{(3)}$                                                                        |
| I <sub>CC</sub><br>under<br>RESET | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                                                                         |                   | 1 + 0.4 Freq<br>(MHz)<br>@12MHz 5.8<br>@16MHz 7.4 | mA          | $V_{CC} = 5.5 V^{(1)}$                                                                                                              |



| Symbol                       | Parameter                                                    | Min | Тур | Max                                                 | Unit | Test Conditions        |
|------------------------------|--------------------------------------------------------------|-----|-----|-----------------------------------------------------|------|------------------------|
| I <sub>CC</sub><br>operating | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |     |     | 3 + 0.6 Freq<br>(MHz)<br>@12MHz 10.2<br>@16MHz 12.6 | mA   | $V_{CC} = 5.5 V^{(8)}$ |
| I <sub>CC</sub><br>idle      | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |     |     | 0.25+0.3Freq<br>(MHz)<br>@12MHz 3.9<br>@16MHz 5.1   | mA   | $V_{CC} = 5.5 V^{(2)}$ |

## **10.4. DC Parameters for Low Voltage**

TA = 0°C to +70°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 2.7 V to 5.5 V  $\pm$  10%; F = 0 to 30 MHz. TA = -40°C to +85°C; V<sub>SS</sub> = 0 V; V<sub>CC</sub> = 2.7 V to 5.5 V  $\pm$  10%; F = 0 to 30 MHz.

| Table 33 | . DC | <b>Parameters</b> | for | Low | Voltage |
|----------|------|-------------------|-----|-----|---------|
|----------|------|-------------------|-----|-----|---------|

| Symbol                            | Parameter                                                    | Min                 | Тур               | Max                                               | Unit | Test Conditions                                      |
|-----------------------------------|--------------------------------------------------------------|---------------------|-------------------|---------------------------------------------------|------|------------------------------------------------------|
| V <sub>IL</sub>                   | Input Low Voltage                                            | -0.5                |                   | 0.2 V <sub>CC</sub> - 0.1                         | v    |                                                      |
| V <sub>IH</sub>                   | Input High Voltage except XTAL1, RST                         | $0.2 V_{CC} + 0.9$  |                   | V <sub>CC</sub> + 0.5                             | v    |                                                      |
| V <sub>IH1</sub>                  | Input High Voltage, XTAL1, RST                               | 0.7 V <sub>CC</sub> |                   | V <sub>CC</sub> + 0.5                             | v    |                                                      |
| V <sub>OL</sub>                   | Output Low Voltage, ports 1, 2, 3, 4, 5 <sup>(6)</sup>       |                     |                   | 0.45                                              | v    | $I_{OL} = 0.8 \text{ mA}^{(4)}$                      |
| V <sub>OL1</sub>                  | Output Low Voltage, port 0, ALE, PSEN (6)                    |                     |                   | 0.45                                              | v    | $I_{OL} = 1.6 \text{ mA}^{(4)}$                      |
| V <sub>OH</sub>                   | Output High Voltage, ports 1, 2, 3, 4, 5                     | 0.9 V <sub>CC</sub> |                   |                                                   | V    | $I_{OH} = -10 \ \mu A$                               |
| V <sub>OH1</sub>                  | Output High Voltage, port 0, ALE, PSEN                       | 0.9 V <sub>CC</sub> |                   |                                                   | v    | $I_{OH} = -40 \ \mu A$                               |
| I <sub>IL</sub>                   | Logical 0 Input Current ports 1, 2, 3, 4, 5                  |                     |                   | -50                                               | μΑ   | Vin = 0.45 V                                         |
| I <sub>LI</sub>                   | Input Leakage Current                                        |                     |                   | ±10                                               | μΑ   | 0.45 V < Vin < V <sub>CC</sub>                       |
| I <sub>TL</sub>                   | Logical 1 to 0 Transition Current, ports 1, 2, 3, 4, 5       |                     |                   | -650                                              | μΑ   | Vin = 2.0 V                                          |
| R <sub>RST</sub>                  | RST Pulldown Resistor                                        | 50                  | 90 <sup>(5)</sup> | 200                                               | kΩ   |                                                      |
| CIO                               | Capacitance of I/O Buffer                                    |                     |                   | 10                                                | pF   | $    Fc = 1 MHz  TA = 25^{\circ}C $                  |
| I <sub>PD</sub>                   | Power Down Current                                           |                     | 20 <sup>(5)</sup> | 50                                                | μΑ   | $V_{\rm CC} = 2.0 \text{ V to } 5.5 \text{ V}^{(3)}$ |
|                                   |                                                              |                     | 10 <sup>(5)</sup> | 30                                                |      | $V_{\rm CC} = 2.0 \text{ V to } 3.3 \text{ V}^{(3)}$ |
| I <sub>CC</sub><br>under<br>RESET | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                     |                   | 1 + 0.2 Freq<br>(MHz)<br>@12MHz 3.4<br>@16MHz 4.2 | mA   | $V_{CC} = 3.3 V^{(1)}$                               |
| I <sub>CC</sub><br>operating      | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |                     |                   | 1 + 0.3 Freq<br>(MHz)<br>@12MHz 4.6<br>@16MHz 5.8 | mA   | $V_{CC} = 3.3 V^{(8)}$                               |



| Symbol                  | Parameter                                                    | Min | Тур | Max                                                | Unit | Test Conditions        |
|-------------------------|--------------------------------------------------------------|-----|-----|----------------------------------------------------|------|------------------------|
| I <sub>CC</sub><br>idle | Power Supply Current Maximum values, X1 mode: <sup>(7)</sup> |     |     | 0.15 Freq<br>(MHz) + 0.2<br>@12MHz 2<br>@16MHz 2.6 | mA   | $V_{CC} = 3.3 V^{(2)}$ |

NOTES

1.  $I_{CC}$  under reset is measured with all output pins disconnected; XTAL1 driven with  $T_{CLCH}$ ,  $T_{CHCL} = 5$  ns (see Figure 24.),  $V_{IL} = V_{SS} + 0.5$  V,  $V_{IH} = V_{CC} - 0.5$ V; XTAL2 N.C.;  $\overline{EA} = RST = Port \ 0 = V_{CC}$ .  $I_{CC}$  would be slightly higher if a crystal oscillator used.

2. Idle  $I_{CC}$  is measured with all output pins disconnected; XTAL1 driven with  $T_{CLCH}$ ,  $T_{CHCL} = 5$  ns,  $V_{IL} = V_{SS} + 0.5$  V,  $V_{IH} = V_{CC} - 0.5$  V; XTAL2 N.C; Port  $0 = V_{CC}$ ;  $\overline{EA} = RST = V_{SS}$  (see Figure 22.).

3. Power Down  $I_{CC}$  is measured with all output pins disconnected;  $\overline{EA} = V_{SS}$ , PORT  $0 = V_{CC}$ ; XTAL2 NC.; RST =  $V_{SS}$  (see Figure 23.).

4. Capacitance loading on Ports 0 and 2 may cause spurious noise pulses to be superimposed on the  $V_{OL}s$  of ALE and Ports 1 and 3. The noise is due to external bus capacitance discharging into the Port 0 and Port 2 pins when these pins make 1 to 0 transitions during bus operation. In the worst cases (capacitive loading 100pF), the noise pulse on the ALE line may exceed 0.45V with maxi  $V_{OL}$  peak 0.6V. A Schmitt Trigger use is not necessary.

5. Typicals are based on a limited number of samples and are not guaranteed. The values listed are at room temperature and 5V.

6. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows:

Maximum I<sub>OL</sub> per port pin: 10 mA Maximum I<sub>OL</sub> per 8-bit port:

Port 0: 26 mA

Ports 1, 2, 3 and 4 and 5 when available: 15 mA

Maximum total I<sub>OL</sub> for all output pins: 71 mA

If  $I_{OL}$  exceeds the test condition,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions. 7. For other values, please contact your sales office.

8. Operating  $I_{CC}$  is measured with all output pins disconnected; XTAL1 driven with  $T_{CLCH}$ ,  $T_{CHCL} = 5$  ns (see Figure 24.),  $V_{IL} = V_{SS} + 0.5$  V,

 $V_{IH} = V_{CC} - 0.5V$ ; XTAL2 N.C.;  $\overline{EA} = Port 0 = V_{CC}$ ; RST =  $V_{SS}$ . The internal ROM runs the code 80 FE (label: SJMP label).  $I_{CC}$  would be slightly higher if a crystal oscillator is used. Measurements are made with OTP products when possible, which is the worst case.



All other pins are disconnected.

Figure 20. I<sub>CC</sub> Test Condition, under reset



## **10.5.2. External Program Memory Characteristics**

| Table 36. Symbol Description | Table 3 | 36. | Symbol | Description |
|------------------------------|---------|-----|--------|-------------|
|------------------------------|---------|-----|--------|-------------|

| Symbol            | Parameter                         |
|-------------------|-----------------------------------|
| Т                 | Oscillator clock period           |
| T <sub>LHLL</sub> | ALE pulse width                   |
| T <sub>AVLL</sub> | Address Valid to ALE              |
| T <sub>LLAX</sub> | Address Hold After ALE            |
| T <sub>LLIV</sub> | ALE to Valid Instruction In       |
| T <sub>LLPL</sub> | ALE to PSEN                       |
| T <sub>PLPH</sub> | PSEN Pulse Width                  |
| T <sub>PLIV</sub> | PSEN to Valid Instruction In      |
| T <sub>PXIX</sub> | Input Instruction Hold After PSEN |
| T <sub>PXIZ</sub> | Input Instruction FloatAfter PSEN |
| T <sub>PXAV</sub> | PSEN to Address Valid             |
| T <sub>AVIV</sub> | Address to Valid Instruction In   |
| T <sub>PLAZ</sub> | PSEN Low to Address Float         |

### Table 37. AC Parameters for Fix Clock

| Speed             | -1<br>40 N | М<br>ЛНz | X2 1<br>30 N<br>60 MH | V<br>node<br>MHz<br>z equiv. | standar<br>40 N | V<br>rd mode<br>MHz | X2 r<br>20 N<br>40 MH | L<br>node<br>MHz<br>z equiv. | standar<br>30 N | L<br><sup>.</sup> d mode<br>⁄IHz | Units |
|-------------------|------------|----------|-----------------------|------------------------------|-----------------|---------------------|-----------------------|------------------------------|-----------------|----------------------------------|-------|
| Symbol            | Min        | Max      | Min                   | Max                          | Min             | Max                 | Min                   | Max                          | Min             | Max                              |       |
| Т                 | 25         |          | 33                    |                              | 25              |                     | 50                    |                              | 33              |                                  | ns    |
| T <sub>LHLL</sub> | 40         |          | 25                    |                              | 42              |                     | 35                    |                              | 52              |                                  | ns    |
| T <sub>AVLL</sub> | 10         |          | 4                     |                              | 12              |                     | 5                     |                              | 13              |                                  | ns    |
| T <sub>LLAX</sub> | 10         |          | 4                     |                              | 12              |                     | 5                     |                              | 13              |                                  | ns    |
| T <sub>LLIV</sub> |            | 70       |                       | 45                           |                 | 78                  |                       | 65                           |                 | 98                               | ns    |
| T <sub>LLPL</sub> | 15         |          | 9                     |                              | 17              |                     | 10                    |                              | 18              |                                  | ns    |
| T <sub>PLPH</sub> | 55         |          | 35                    |                              | 60              |                     | 50                    |                              | 75              |                                  | ns    |
| T <sub>PLIV</sub> |            | 35       |                       | 25                           |                 | 50                  |                       | 30                           |                 | 55                               | ns    |
| T <sub>PXIX</sub> | 0          |          | 0                     |                              | 0               |                     | 0                     |                              | 0               |                                  | ns    |
| T <sub>PXIZ</sub> |            | 18       |                       | 12                           |                 | 20                  |                       | 10                           |                 | 18                               | ns    |
| T <sub>AVIV</sub> |            | 85       |                       | 53                           |                 | 95                  |                       | 80                           |                 | 122                              | ns    |
| T <sub>PLAZ</sub> |            | 10       |                       | 10                           |                 | 10                  |                       | 10                           |                 | 10                               | ns    |



#### **10.5.9. EPROM Programming and Verification Characteristics**

TA = 21°C to 27°C;  $V_{SS} = 0V$ ;  $V_{CC} = 5V \pm 10\%$  while programming.  $V_{CC}$  = operating range while verifying

| Symbol              | Parameter                         | Min                  | Max                  | Units |  |
|---------------------|-----------------------------------|----------------------|----------------------|-------|--|
| V <sub>PP</sub>     | Programming Supply Voltage        | 12.5                 | 13                   | V     |  |
| I <sub>PP</sub>     | Programming Supply Current        |                      | 75                   | mA    |  |
| 1/T <sub>CLCL</sub> | Oscillator Frquency               | 4                    | 6                    | MHz   |  |
| T <sub>AVGL</sub>   | Address Setup to PROG Low         | 48 T <sub>CLCL</sub> |                      |       |  |
| T <sub>GHAX</sub>   | Adress Hold after PROG            | 48 T <sub>CLCL</sub> |                      |       |  |
| T <sub>DVGL</sub>   | Data Setup to PROG Low            | 48 T <sub>CLCL</sub> |                      |       |  |
| T <sub>GHDX</sub>   | Data Hold after PROG              | 48 T <sub>CLCL</sub> |                      |       |  |
| T <sub>EHSH</sub>   | (Enable) High to V <sub>PP</sub>  | 48 T <sub>CLCL</sub> |                      |       |  |
| T <sub>SHGL</sub>   | V <sub>PP</sub> Setup to PROG Low | 10                   |                      | μs    |  |
| T <sub>GHSL</sub>   | V <sub>PP</sub> Hold after PROG   | 10                   |                      | μs    |  |
| T <sub>GLGH</sub>   | PROG Width                        | 90                   | 110                  | μs    |  |
| T <sub>AVQV</sub>   | Address to Valid Data             |                      | 48 T <sub>CLCL</sub> |       |  |
| T <sub>ELQV</sub>   | ENABLE Low to Data Valid          |                      | 48 T <sub>CLCL</sub> |       |  |
| T <sub>EHQZ</sub>   | Data Float after ENABLE           | 0                    | 48 T <sub>CLCL</sub> |       |  |

#### Table 45. EPROM Programming Parameters

#### 10.5.10. EPROM Programming and Verification Waveforms



\* 8KB: up to P2.4, 16KB: up to P2.5, 32KB: up to P3.4, 64KB: up to P3.5

#### Figure 29. EPROM Programming and Verification Waveforms



For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs and begins to float when a 100 mV change from the loaded  $V_{OH}/V_{OL}$  level occurs.  $I_{OL}/I_{OH} \ge \pm 20$ mA.

#### 10.5.15. Clock Waveforms

Valid in normal clock mode. In X2 mode XTAL2 signal must be changed to XTAL2 divided by two.



This diagram indicates when signals are clocked internally. The time it takes the signals to propagate to the pins, however, ranges from 25 to 125 ns. This propagation delay is dependent on variables such as temperature and pin loading. Propagation also varies from output to output and component. Typically though ( $T_A=25^{\circ}C$  fully loaded) RD and WR propagation delays are approximately 50ns. The other signals are typically 85 ns. Propagation delays are incorporated in the AC specifications.



## 11. Ordering Information



(\*) Check with Atmel Wireless & Microcontrollers Sales Office for availability. Ceramic packages (J, K, N) are available for proto typing, not for volume production. Ceramic packages are available for OTP only.

| Table | 47. | Maximum | Clock | Frequency |
|-------|-----|---------|-------|-----------|
|-------|-----|---------|-------|-----------|

| Code                                   | -M | -V        | -L        | Unit |
|----------------------------------------|----|-----------|-----------|------|
| Standard Mode, oscillator frequency    | 40 | 40        | 30        | MHz  |
| Standard Mode, internal frequency      | 40 | 40        | 30        |      |
| X2 Mode, oscillator frequency          | 20 | 30        | 20        | MHz  |
| X2 Mode, internal equivalent frequency | 40 | <b>60</b> | <b>40</b> |      |