# E·XFL

### NXP USA Inc. - MC705X32CFUE4R Datasheet



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                               |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | HC05                                                                   |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 4MHz                                                                   |
| Connectivity               | CANbus, SCI                                                            |
| Peripherals                | POR, WDT                                                               |
| Number of I/O              | 24                                                                     |
| Program Memory Size        | 32KB (32K x 8)                                                         |
| Program Memory Type        | OTP                                                                    |
| EEPROM Size                | 256 x 8                                                                |
| RAM Size                   | 528 x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                            |
| Data Converters            | A/D 8x8b                                                               |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 64-QFP                                                                 |
| Supplier Device Package    | 64-QFP (14x14)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc705x32cfue4r |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



X

1 1

| 8.     | How could we improve this document?                                                                                                                                                      | 1                                     |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| 0      |                                                                                                                                                                                          |                                       |
| 9.     | How would you rate motorola's documentation?                                                                                                                                             |                                       |
|        | - Against other semiconductor suppliers                                                                                                                                                  |                                       |
| 10.    | Which semiconductor manufacturer provides the best technical documentation?                                                                                                              | 1                                     |
| 11.    | Which company (in any field) provides the best technical documentation?                                                                                                                  | +                                     |
| 12.    | How many years have you worked with microprocessors?                                                                                                                                     |                                       |
|        | Less than 1 year 1–3 years 3–5 years More than 5 years                                                                                                                                   |                                       |
|        | – Second fold back along this line –                                                                                                                                                     |                                       |
|        |                                                                                                                                                                                          |                                       |
|        | By air mail<br>Par avion                                                                                                                                                                 |                                       |
| I<br>O | IBRS NUMBER PHQ-B/207/G<br>CCRI NUMERO PHQ-B/207/G<br>NO STAMP REQUIRED                                                                                                                  | - Cut alon                            |
|        | REPONSE PAYEE<br>GRANDE-BRETAGNE                                                                                                                                                         | g this line to re<br>d back along th  |
|        | Motorola Ltd.,<br>Colvilles Road,<br>Kelvin Industrial Estate,<br>EAST KILBRIDE,<br>G75 8BR.<br>GREAT BRITAIN.                                                                           | emove –<br>his line –                 |
|        | Semiconductor Products Sector F.A.O. Technical Publications Manager (re: MC68HC05X16/D)                                                                                                  |                                       |
|        |                                                                                                                                                                                          |                                       |
|        | – Third told back along this line –                                                                                                                                                      |                                       |
| 13.    | Currently there is some discussion in the semiconductor industry regarding a move towards providing data sheets in ele<br>form. If you have any opinion on this subject, please comment. | ectronic                              |
| 14.    | We would be grateful if you would supply the following information (at your discretion), or attach your card. Name: Phone No:                                                            |                                       |
|        | Position: FAX No:                                                                                                                                                                        | 1                                     |
|        | Department:                                                                                                                                                                              | +                                     |
|        | Company:                                                                                                                                                                                 | 1                                     |
|        | Address:                                                                                                                                                                                 | · · · · · · · · · · · · · · · · · · · |
|        | or helping us improve our documentation,                                                                                                                                                 |                                       |
|        | ecnnical Publications Manager, Motorola Ltd., Scotland.                                                                                                                                  |                                       |
|        | Goita; www.freescale.com                                                                                                                                                                 |                                       |



# LIST OF FIGURES

| Figure     |                                                                      | Page         |
|------------|----------------------------------------------------------------------|--------------|
| Number     | TITLE                                                                | Number       |
|            | MCCOLICOEX16 block diagram                                           | 4 4          |
| 1-1<br>0.4 | Pootstrap mode function coloction flow short                         |              |
| 2-1        | MC69HC05X16 fiump to any address? schematic diagram                  |              |
| 2-2        | MC68HC05X16 (load program in DAM and execute' aphamatic diagram      |              |
| 2-3        | STOP and WAIT flow charts                                            | 2-5          |
| 2-4        | STOP and wart now charts                                             |              |
| 2-0        | Slow mode divider block diagram                                      | 2-10<br>2 14 |
| 2-0        | Oscillator divider block diagram                                     |              |
| 2-1        | Momony map of the MC68HC05X16                                        |              |
| 3-2        | MCAN module memory map                                               |              |
| J-Z        | Standard I/O port structure                                          |              |
| 4-1<br>1-2 | Standard %O point structure                                          |              |
| 4-2<br>1-3 | Port logic levels                                                    |              |
| 4-3<br>5-1 | MCAN block diagram                                                   |              |
| 5-2        | MCAN frame formate                                                   |              |
| 5-3        | MCAN module memory map                                               |              |
| 5-4        | Oscillator block diagram                                             |              |
| 5-5        | Segments within the hit time                                         |              |
| 5-6        | A typical physical interface between the MCAN and the MCAN bus lines | 5-23         |
| 6-1        | 16-bit programmable timer block diagram                              | 6-2          |
| 6-2        | Timer state timing diagram for reset                                 | 6-13         |
| 6-3        | Timer state timing diagram for input capture                         | 6-13         |
| 6-4        | Timer state timing diagram for output compare                        | 6-14         |
| 6-5        | Timer state timing diagram for timer overflow                        | 6-14         |
| 7-1        | Serial communications interface block diagram                        | 7-2          |
| 7-2        | SCI rate generator division                                          | 7-4          |
| 7-3        | Data format                                                          |              |
| 7-4        | SCI examples of start bit sampling technique                         |              |
| 7-5        | SCI sampling technique used on all bits                              |              |
| 7-6        | Artificial start following a framing error                           |              |
| 7-7        | SCI start bit following a break                                      |              |
| 7-8        | SCI example of synchronous and asynchronous transmission             | 7-9          |
| 7-9        | SCI data clock timing diagram (M=0)                                  | 7-12         |
| -          |                                                                      |              |

#### LIST OF FIGURES For More Information On This Product, Go to: www.freescale.com



If a second word is to be erased, it is important that the E1LAT bit be reset before restarting the erasing sequence, otherwise any write to a new address will have no effect. This condition provides a higher degree of security for the stored data.

User programs must be running from the RAM or ROM as the EEPROM will have its address and data buses latched.

### 3.5.4 EEPROM programming operation

To program a byte of EEPROM, the following steps should be taken:

- 1 Set the E1LAT bit.
- 2 Write address/data to the EEPROM address to be programmed.
- 3 Set the E1PGM bit.
- 4 Wait for time t<sub>PROG1</sub>.
- 5 Reset the E1LAT bit (to logic zero).

While a programming operation is being performed, any access of the EEPROM array will not be successful.

Warning: To program a byte correctly, it has to have been previously erased.

If a second word is to be programmed, it is important that the E1LAT bit be reset before restarting the programming sequence otherwise any write to a new address will have no effect. This condition provides a higher degree of security for the stored data.

User programs must be running from the RAM or ROM as the EEPROM will have its address and data buses latched.

*Note:* 224 bytes of EEPROM (address \$0120 to \$01FF) can be program and erase protected under the control of bit 1 of the OPTR register detailed in Section 3.5.5.

### 3.5.5 Options register (OPTR)

This register (OPTR), located at \$0100, contains the secure and protect functions for the EEPROM and allows the user to select options in a non-volatile manner. The contents of the OPTR register are loaded into data latches with each power-on or external reset.

|                               | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-------------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| Options (OPTR) <sup>(1)</sup> | \$0100  |       |       |       |       |       |       | EE1P  | SEC   | Not affected      |

(1) This register is implemented in EEPROM; therefore reset has no effect on the individual bits.

#### MEMORY AND REGISTERS For More Information On This Product, Go to: www.freescale.com





THIS PAGE LEFT BLANK INTENTIONALLY





Note:

The CPU write to the compare registers may take place at any time, but a compare only occurs at timer state T01. Thus a four cycle difference may exist between the write to the compare register and the actual compare.





*Note:* The timer overflow flag is set at timer state T11 (transition of counter from \$FFFF to \$0000). It is cleared by a read of the timer status register during the internal processor clock high time, followed by a read of the counter low register.

Figure 6-5 Timer state timing diagram for timer overflow

#### PROGRAMMABLE TIMER For More Information On This Product, Go to: www.freescale.com





*Note:* The serial communications data register (SCI SCDR) is controlled by the internal  $R/\overline{W}$  signal. It is the transmit data register when written to and the receive data register when read.

Figure 7-1 Serial communications interface block diagram



The SCI transmitter allows the user to control a one way synchronous serial transmission. The SCLK pin is the clock output of the SCI transmitter. No clocks are sent to that pin during start bit and stop bit. Depending on the state of the LBCL bit (bit 0 of SCCR1), clocks will or will not be activated during the last valid data bit (address mark). The CPOL bit (bit 2 of SCCR1) allows the user to select the clock polarity, and the CPHA bit (bit 1 of SCCR1) allows the user to select the phase of the external clock (see Figure 7-8, Figure 7-9 and Figure 7-10).

During idle, preamble and send break, the external SCLK clock is not activated.

These options allow the user to serially control peripherals which consist of shift registers, without losing any functions of the SCI transmitter which can still talk to other SCI receivers. These options do not affect the SCI receiver which is independent of the transmitter.

The SCLK pin works in conjunction with the TDO pin. When the SCI transmitter is disabled (TE = 0), the SCLK and TDO pins go to the high impedance state.

*Note:* The LBCL, CPOL and CPHA bits have to be selected before enabling the transmitter to ensure that the clocks function correctly. These bits should not be changed while the transmitter is enabled.



Figure 7-8 SCI example of synchronous and asynchronous transmission



#### Serial communications control register 2 (SCCR2) 7.11.3

The SCI control register 2 (SCCR2) provides the control bits that enable/disable individual SCI functions.

|                     | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|---------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| SCI control (SCCR2) | \$000F  | TIE   | TCIE  | RIE   | ILIE  | TE    | RE    | RWU   | SBK   | 0000 0000         |

#### TIE — Transmit interrupt enable

- 1 (set) TDRE interrupts enabled.
- 0 (clear) -TDRE interrupts disabled.

#### TCIE — Transmit complete interrupt enable

- 1 (set) TC interrupts enabled.
- 0 (clear) -TC interrupts disabled.

#### **RIE** — Receiver interrupt enable

- 1 (set) RDRF and OR interrupts enabled.
- 0 (clear) -RDRF and OR interrupts disabled.

#### ILIE — Idle line interrupt enable

- 1 (set) IDLE interrupts enabled.
- 0 (clear) -IDLE interrupts disabled.

#### TE — Transmitter enable

When the transmit enable bit is set, the transmit shift register output is applied to the TDO line and the corresponding clocks are applied to the SCLK pin. Depending on the state of control bit M (SCCR1), a preamble of 10 (M = 0) or 11 (M = 1) consecutive ones is transmitted when software sets the TE bit from a cleared state.

If a transmission is in progress and a zero is written to TE, the transmitter will wait until after the present byte has been transmitted before placing the TDO and the SCLK pin in the idle, high impedance state.

If the TE bit has been written to a zero and then set to a one before the current byte is transmitted. the transmitter will wait for that byte to be transmitted and will then initiate transmission of a new preamble. After this latest transmission, and provided the TDRE bit is set (no new data to transmit), the line remains idle (driven high while TE = 1); otherwise, normal transmission occurs. This function allows the user to neatly terminate a transmission sequence.

Rev. 1



| S     | CT/SCR b | its   | Divide | Represe | Representative highest prescaler baud rate output |       |       |      |  |  |  |
|-------|----------|-------|--------|---------|---------------------------------------------------|-------|-------|------|--|--|--|
| Bit 2 | Bit 1    | Bit 0 | by     | 131072  | 32768                                             | 38400 | 19200 | 9600 |  |  |  |
| 0     | 0        | 0     | 1      | 131072  | 32768                                             | 38400 | 19200 | 9600 |  |  |  |
| 0     | 0        | 1     | 2      | 65536   | 16384                                             | 19200 | 9600  | 4800 |  |  |  |
| 0     | 1        | 0     | 4      | 32768   | 8192                                              | 9600  | 4800  | 2400 |  |  |  |
| 0     | 1        | 1     | 8      | 16384   | 4096                                              | 4800  | 2400  | 1200 |  |  |  |
| 1     | 0        | 0     | 16     | 8192    | 2048                                              | 2400  | 1200  | 600  |  |  |  |
| 1     | 0        | 1     | 32     | 4096    | 1024                                              | 1200  | 600   | 300  |  |  |  |
| 1     | 1        | 0     | 64     | 2048    | 512                                               | 600   | 300   | 150  |  |  |  |
| 1     | 1        | 1     | 128    | 1024    | 256                                               | 300   | 150   | 75   |  |  |  |

| Table 7-9 | SCI transmit baud rate | output for a | given | prescaler of | output |
|-----------|------------------------|--------------|-------|--------------|--------|
|-----------|------------------------|--------------|-------|--------------|--------|

Note: The examples shown in Table 7-6, Table 7-7, Table 7-8 and Table 7-9 do not apply when the part is operating in slow mode (see Section 2.2.3).
 For the receiver, the internal clock frequency is 16 times higher than the selected baud rate.

### 7.13 SCI during STOP mode

When the MCU enters STOP mode, the baud rate generator driving the receiver and transmitter is shut down. This stops all SCI activity. Both the receiver and the transmitter are unable to operate.

If the STOP instruction is executed during a transmitter transfer, that transfer is halted. When STOP mode is exited as a result of an external interrupt, that particular transmission resumes.

If the receiver is receiving data when the STOP instruction is executed, received data sampling is stopped (baud generator stops) and the rest of the data is lost.

**Warning:** For the above reasons, all SCI transactions should be in the idle state when the STOP instruction is executed.

### 7.14 SCI during WAIT mode

The SCI system is not affected by WAIT mode and continues normal operation. Any valid SCI interrupt will wake-up the system. If required, the SCI system can be disabled prior to entering WAIT mode by writing a zero to the transmitter and receiver enable bits in the serial communication control register 2 at \$000F. This action will result in a reduction of power consumption during WAIT mode.

#### SERIAL COMMUNICATIONS INTERFACE For More Information On This Product, Go to: www.freescale.com



The A/D reference input (AN0–AN7) is applied to a precision internal D/A converter. Control logic drives this D/A converter and the analog output is successively compared with the analog input sampled at the beginning of the conversion. The conversion is monotonic with no missing codes.



Figure 9-1 A/D converter block diagram

The result of each successive comparison is stored in the SAR and, when the conversion is complete, the contents of the SAR are transferred to the read-only result data register (\$08), and the conversion complete flag, COCO, is set in the A/D status/control register (\$09).

**Warning:** Any write to the A/D status/control register will abort the current conversion, reset the conversion complete flag and start a new conversion on the selected channel.

At power-on or external reset, both the ADRC and ADON bits are cleared; thus the A/D is disabled.



### 9.2.3 A/D status/control register (ADSTAT)

|                             | Address | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | State<br>on reset |
|-----------------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------|
| A/D status/control (ADSTAT) | \$0009  | COCO  | ADRC  | ADON  | 0     | CH3   | CH2   | CH1   | CH0   | 0000 0000         |

#### COCO — Conversion complete flag

- 1 (set) COCO is set each time a conversion is complete, allowing the new result to be read from the A/D result data register (\$08). The converter then starts a new conversion.
- 0 (clear) COCO is cleared by reading the result data register or writing to the status/control register.

Reset clears the COCO flag.

#### ADRC — A/D RC oscillator control

The ADRC bit allows the user to control the A/D RC oscillator, which is used to provide a sufficiently high clock rate to the A/D to ensure accuracy when the chip is running at low speeds.

- 1 (set) When the ADRC bit is set, the A/D RC oscillator is turned on and, if ADON is set, the A/D runs from the RC oscillator clock. See Table 9-1.
- 0 (clear) When the ADRC bit is cleared, the A/D RC oscillator is turned-off and, if ADON is set, the A/D runs from the CPU clock.

When the A/D RC oscillator is turned on, it takes a time  $t_{ADRC}$  to stabilize (see Table 12-3). During this time A/D conversion results may be inaccurate.

*Note:* If the MCU bus clock falls below 1 MHz, the A/D RC oscillator should be switched on.

Power-on or external reset clears the ADRC bit.

| ADRC | ADON | RC<br>oscillator | A/D<br>converter | Comments                               |
|------|------|------------------|------------------|----------------------------------------|
| 0    | 0    | OFF              | OFF              | A/D switched off.                      |
| 0    | 1    | OFF              | ON               | A/D using CPU clock.                   |
| 1    | 0    | ON               | OFF              | Allows the RC oscillator to stabilize. |
| 1    | 1    | ON               | ON               | A/D using RC oscillator clock.         |

Table 9-1 A/D clock selection

### 10.2.1 Interrupt priorities

Each potential interrupt source is assigned a priority level, which means that if more than one interrupt is pending at the same time, the processor will service the one with the highest priority first. For example, if both an external interrupt and a timer interrupt are pending after an instruction execution, the external interrupt is serviced first.

Table 10-2 shows the relative priority of all the possible interrupt sources. Figure 10-4 shows the interrupt processing flow.

| Source                                   | Register | Flags                          | Vector address | Priority |
|------------------------------------------|----------|--------------------------------|----------------|----------|
| Reset                                    | _        | _                              | \$3FFE, \$3FFF | highest  |
| Software interrupt (SWI)                 | —        | _                              | \$3FFC, \$3FFD |          |
| External interrupt (IRQ) or WOI          | —        | —                              | \$3FFA, \$3FFB |          |
| Timer input captures                     | TSR      | ICF1, ICF2                     | \$3FF8, \$3FF9 |          |
| Timer output compares                    | TSR      | OCF1, OCF2                     | \$3FF6, \$3FF7 |          |
| Timer overflow                           | TSR      | TOF                            | \$3FF4, \$3FF5 |          |
| Serial communications<br>interface (SCI) | SCSR     | TDRE, TC,<br>OR, RDRF,<br>IDLE | \$3FF2, \$3FF3 |          |
| MCAN                                     | CINT     | WIF,OIF,EIF,<br>TIF, RIF       | \$3FF0, \$3FF1 | lowest   |

|  | Table 10-2 | Interrupt | priorities |
|--|------------|-----------|------------|
|--|------------|-----------|------------|

### 10.2.2 Nonmaskable software interrupt (SWI)

The software interrupt (SWI) is an executable instruction and a nonmaskable interrupt: it is executed regardless of the state of the I-bit in the CCR. If the I-bit is zero (interrupts enabled), SWI is executed after interrupts that were pending when the SWI was fetched, but before interrupts generated after the SWI was fetched. The SWI interrupt service routine address is specified by the contents of memory locations \$3FFC and \$3FFD.

### 10.2.3 Maskable hardware interrupts

If the interrupt mask bit in the CCR is set, all maskable interrupts (internal and external) are masked. Clearing the I-bit allows interrupt processing to occur.

*Note:* The internal interrupt latch is cleared in the first part of the interrupt service routine; therefore, one external interrupt pulse could be latched and serviced as soon as the I-bit is cleared.

Freescale Semiconductor,

10



0

emiconductor,

Freescale

*Note:* If the external interrupt function is disabled by the INTE bit and an external interrupt is sensed by the edge detector circuitry, then the interrupt request is latched and the interrupt stays pending until the INTE bit is set. The internal latch of the external interrupt is cleared in the first part of the service routine (except for the low level interrupt which is not latched); therefore, only one external interrupt pulse can be latched during t<sub>ILII</sub> and serviced as soon as the I-bit is cleared.

### 10.2.3.2 External interrupts

### **IRQ** interrupt

If the interrupt mask in the condition code register has been cleared and the interrupt enable bit (INTE) is set and the signal on the external interrupt pin ( $\overline{IRQ}$ ) satisfies the condition selected by the option control bits (INTP and INTN), then the external interrupt is recognized. INTE, INTP and INTN are all bits contained in the miscellaneous register at \$000C. When the interrupt is recognized, the current state of the CPU is pushed onto the stack and the I-bit is set. This masks further interrupts until the present one is serviced. The external interrupt service routine address is specified by the content of memory locations \$3FFA and \$3FFB.

### Wired-OR interrupt (WOI)

An external WOI capability is provided on all port B I/O pins when they are programmed as inputs, and on the NWOI pin. A WOI is activated only if WOIE in the EEPROM control register is set and if wired-OR interrupts have been chosen as an option on the device (see Section 1.2). If wired-OR interrupts are enabled on a given input pin (NWOI pin or port B pins; refer to Section 2.3.19 and Section 4.2), an external interrupt is requested when this pin is pulled high. The request is serviced by the interrupt routine whose start address is contained in memory locations \$3FFA and \$3FFB. External and power-on reset clear the WOIE bit. A WOI interrupt will cause the MCU to exit STOP mode.

The interrupt enable bit (INTE) in the miscellaneous register enables both wired-OR interrupts and the  $\overline{IRQ}$  interrupt.  $\overline{IRQ}$  and WOI are internally OR-ed before interrupt sensitivity selection (see Section 10.2.3.1).

### 10.2.3.3 MCAN interrupt (CIRQ)

Several sources can trigger a CIRQ. The MCAN interrupt register at \$0023 is used to identify the source. Each CIRQ source can be individually enabled (except the wake-up interrupt, which is always enabled) by different bits of the MCAN control register at \$0020.

The CIRQ sources are (also see Section 5.3.4):

Receive IRQ: this signals successful reception of a complete message.

Transmit IRQ: this signals successful transmission of a complete message.

MC68HC05X16

#### RESETS AND INTERRUPTS For More Information On This Product, Go to: www.freescale.com



THIS PAGE LEFT BLANK INTENTIONALLY



THIS PAGE LEFT BLANK INTENTIONALLY



#### **Control timing** 12.4

#### Table 12-4 Control timing

| Characteristic                                     | Symbol                            | Min   | Max  | Unit             |
|----------------------------------------------------|-----------------------------------|-------|------|------------------|
| Frequency of operation                             |                                   |       |      |                  |
| Oscillator frequency                               | f <sub>OSC</sub>                  | 0     | 22   | MHz              |
| MCAN module clock frequency                        | f <sub>CAN</sub>                  | 0     | 11   | MHz              |
| MCU bus frequency                                  | f <sub>MCU</sub>                  | 0     | 2.2  | MHz              |
| Cycle time (see Figure 10-1)                       | t <sub>CYC</sub>                  | 455   | —    | ns               |
| Crystal oscillator start-up time (see Figure 10-1) | t <sub>oxov</sub>                 | _     | 100  | ms               |
| Stop recovery start-up time (crystal oscillator)   | t <sub>ILCH</sub>                 |       | 100  | ms               |
| A/D converter stabilization time                   | t <sub>ADON</sub>                 |       | 500  | μs               |
| External RESET input pulse width                   | t <sub>RL</sub>                   | 1.5   | _    | t <sub>CYC</sub> |
| Power-on RESET output pulse width (mask option)    |                                   |       |      |                  |
| 4064 cycle                                         | t <sub>PORL</sub>                 | 4064  | -    | t <sub>CYC</sub> |
| 16 cycle                                           | t <sub>PORL</sub>                 | 16    | _    | t <sub>CYC</sub> |
| Watchdog RESET output pulse width                  | t <sub>DOGL</sub>                 | 1.5   | -    | t <sub>CYC</sub> |
| Watchdog time-out                                  | t <sub>DOG</sub>                  | 6144  | 7168 | t <sub>CYC</sub> |
| EEPROM byte erase time                             | t <sub>ERA</sub>                  | 10    | 10   | ms               |
| EEPROM byte program time <sup>(1)</sup>            | t <sub>PROG</sub>                 | 10    | 10   | ms               |
| Timer (see Figure 12-1)                            |                                   |       |      |                  |
| Resolution <sup>(2)</sup>                          | t <sub>RESL</sub>                 | 4     | -    | t <sub>CYC</sub> |
| Input capture pulse width                          | t <sub>TH</sub> , t <sub>TL</sub> | 125   | -    | ns               |
| Input capture pulse period                         | t <sub>tltl</sub>                 | _(3)  | —    | t <sub>CYC</sub> |
| Interrupt pulse width (edge-triggered)             | t <sub>ILIH</sub>                 | 125   | -    | ns               |
| Interrupt pulse period                             | t <sub>ILIL</sub>                 | (4)   | —    | t <sub>CYC</sub> |
| OSC1 pulse width                                   | t <sub>OH</sub> , t <sub>OL</sub> | 90    | _    | ns               |
| Write/erase endurance <sup>(5)(6)</sup>            | —                                 | 10000 | )    | cycles           |
| Data retention <sup>(5)(6)</sup>                   | _                                 | 10    |      | vears            |

(1) For bus frequencies less than 2 MHz, the internal RC oscillator should be used when programming the EEPROM.

(2) Since a 2-bit prescaler in the timer must count four external cycles (t<sub>cvc</sub>), this is the limiting factor in determining the timer resolution.

- (3) The minimum period  $t_{TLTL}$  should not be less than the number of cycle times it takes to execute the capture interrupt service routine plus 24  $t_{cvc}$ .
- (4) The minimum period  $t_{ILIL}$  should not be less than the number of cycle times it takes to execute the interrupt service routine plus 21 t<sub>cvc</sub>.
- (5) At a temperature of 85°C.
- (6) Refer to Reliability Monitor Report (currrent quarterly issue) for current failure rate information.



Figure 12-1 Timer relationship

### ELECTRICAL SPECIFICATIONS For More Information On This Product, Go to: www.freescale.com



### A.3.3 A/D converter characteristics

#### Table A-4 A/D characteristics

 $(V_{DD} = 5.0 \text{ Vdc} \pm 10\%, V_{SS} = 0 \text{ Vdc}, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C})$ 

| Characteristic               | Parameter                                                                                                                  | Min                   | Мах                   | Unit                   |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|------------------------|
| Resolution                   | Number of bits resolved by the A/D                                                                                         | 8                     | _                     | Bit                    |
| Non-linearity                | Max deviation from the best straight line through the A/D transfer characteristics ( $V_{RH} = V_{DD}$ and $V_{RL} = 0V$ ) | _                     | ± 0.5                 | LSB                    |
| Quantization error           | Uncertainty due to converter resolution                                                                                    | _                     | ± 0.5                 | LSB                    |
| Absolute accuracy            | Difference between the actual input voltage and the full-scale equivalent of the binary code output code for all errors    | _                     | ±1                    | LSB                    |
| Conversion range             | Analog input voltage range                                                                                                 | V <sub>RL</sub>       | V <sub>RH</sub>       | V                      |
| V <sub>RH</sub>              | Maximum analog reference voltage                                                                                           | V <sub>RL</sub>       | V <sub>DD</sub> + 0.1 | V                      |
| V <sub>RL</sub>              | Minimum analog reference voltage                                                                                           | V <sub>SS</sub> – 0.1 | V <sub>RH</sub>       | V                      |
| $\Delta V_R^{(1)}$           | Minimum difference between $V_{RH}$ and $V_{RL}$                                                                           | 3                     | —                     | V                      |
| Conversion time              | Total time to perform a single analog to digital conversion<br>a. External clock (OSC1, OSC2)<br>b. Internal RC oscillator |                       | 32<br>32              | t <sub>CYC</sub><br>μs |
| Monotonicity                 | Conversion result never decreases with an increase in input voltage and has no missing codes                               | GUARANTEED            |                       |                        |
| Zero input reading           | Conversion result when V <sub>IN</sub> = V <sub>RL</sub>                                                                   | 00                    | _                     | Hex                    |
| Full scale reading           | Conversion result when V <sub>IN</sub> = V <sub>RH</sub>                                                                   | _                     | FF                    | Hex                    |
| Sample acquisition time      | Analog input acquisition sampling<br>a. External clock (OSC1, OSC2)<br>b. Internal RC oscillator <sup>(2)</sup>            | _                     | 12<br>12              | t <sub>CYC</sub><br>μs |
| Sample/hold capacitance      | Input capacitance on PD0/AN0–PD7/AN7                                                                                       | _                     | 12                    | pF                     |
| Input leakage <sup>(3)</sup> | Input leakage on A/D pins PD0/AN0-PD7/AN7, VRL, VRH                                                                        | _                     | 1                     | μA                     |

(1) Performance verified down to 2.5V  $\Delta VR$ , but accuracy is tested and guaranteed at  $\Delta VR = 5V \pm 10\%$ .

(2) Source impedances greater than  $10k\Omega$  will adversely affect internal charging time during input sampling.

(3) The external system error caused by input leakage current is approximately equal to the product of R source and input current. Input current to A/D channel will be dependent on external source impedance (see Figure 9-2).

15

MC68HC05X32 For More Information On This Product, Go to: www.freescale.com





Figure B-3 Modes of operation flow chart (Continued)



### B.9.5 A/D converter characteristics

#### Table B-11 A/D characteristics

 $(V_{DD} = 5.0 \text{ Vdc} \pm 10\%, V_{SS} = 0 \text{ Vdc}, T_A = -40^{\circ}\text{C to} + 125^{\circ}\text{C})$ 

| Characteristic               | Parameter                                                                                                                  | Min                   | Max                   | Unit                   |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|------------------------|
| Resolution                   | Number of bits resolved by the A/D                                                                                         | 8                     | _                     | Bit                    |
| Non-linearity                | Max deviation from the best straight line through the A/D transfer characteristics ( $V_{RH} = V_{DD}$ and $V_{RL} = 0V$ ) | _                     | ± 0.5                 | LSB                    |
| Quantization error           | Uncertainty due to converter resolution                                                                                    | _                     | $\pm 0.5$             | LSB                    |
| Absolute accuracy            | Difference between the actual input voltage and the full-scale equivalent of the binary code output code for all errors    | _                     | ±1                    | LSB                    |
| Conversion range             | Analog input voltage range                                                                                                 | V <sub>RL</sub>       | V <sub>RH</sub>       | V                      |
| V <sub>RH</sub>              | Maximum analog reference voltage                                                                                           | V <sub>RL</sub>       | V <sub>DD</sub> + 0.1 | V                      |
| V <sub>RL</sub>              | Minimum analog reference voltage                                                                                           | V <sub>SS</sub> – 0.1 | V <sub>RH</sub>       | V                      |
| $\Delta V_{R}^{(1)}$         | Minimum difference between $V_{RH}$ and $V_{RL}$                                                                           | 3                     | _                     | V                      |
| Conversion time              | Total time to perform a single analog to digital conversion<br>a. External clock (OSC1, OSC2)<br>b. Internal RC oscillator |                       | 32<br>32              | t <sub>CYC</sub><br>μs |
| Monotonicity                 | Conversion result never decreases with an increase in<br>input voltage and has no missing codes                            | GUARANTEED            |                       |                        |
| Zero input reading           | Conversion result when V <sub>IN</sub> = V <sub>RL</sub>                                                                   | 00                    | _                     | Hex                    |
| Full scale reading           | Conversion result when V <sub>IN</sub> = V <sub>RH</sub>                                                                   | _                     | FF                    | Hex                    |
| Sample acquisition time      | Analog input acquisition sampling<br>a. External clock (OSC1, OSC2)<br>b. Internal RC oscillator <sup>(2)</sup>            |                       | 12<br>12              | t <sub>CYC</sub><br>μs |
| Sample/hold capacitance      | Input capacitance on PD0/AN0–PD7/AN7                                                                                       | _                     | 12                    | pF                     |
| Input leakage <sup>(3)</sup> | Input leakage on A/D pins PD0/AN0–PD7/AN7, VRL, VRH                                                                        | _                     | 1                     | μA                     |

(1) Performance verified down to 2.5V  $\Delta$ VR, but accuracy is tested and guaranteed at  $\Delta$ VR = 5V±10%.

(2) Source impedances greater than  $10k\Omega$  will adversely affect internal charging time during input sampling.

(3) The external system error caused by input leakage current is approximately equal to the product of R source and input current. Input current to A/D channel will be dependent on external source impedance (see Figure 9-2).

| 1  | Freescale Semiconductor, Inc.<br>INTRODUCTION |
|----|-----------------------------------------------|
| 2  | MODES OF OPERATION AND PIN DESCRIPTIONS       |
| 3  | MEMORY AND REGISTERS                          |
| 4  | INPUT/OUTPUT PORTS                            |
| 5  | MOTOROLA CAN MODULE (MCAN)                    |
| 6  | PROGRAMMABLE TIMER                            |
| 7  | SERIAL COMMUNICATIONS INTERFACE               |
| 8  | PULSE LENGTH D/A CONVERTERS                   |
| 9  | ANALOG TO DIGITAL CONVERTER                   |
| 10 | RESETS AND INTERRUPTS                         |
| 11 | <b>CPU CORE AND INSTRUCTION SET</b>           |
| 12 | ELECTRICAL SPECIFICATIONS                     |
| 13 | MECHANICAL DATA                               |
| 14 | ORDERING INFORMATION                          |
|    |                                               |

APPENDICES 15

For More Information On This Product, Go to: www.freescale.com