



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | HCS12                                                                  |
| Core Size                  | 16-Bit                                                                 |
| Speed                      | 25MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, SCI, SPI                                             |
| Peripherals                | PWM, WDT                                                               |
| Number of I/O              | 91                                                                     |
| Program Memory Size        | 256КВ (256К х 8)                                                       |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 4K x 8                                                                 |
| RAM Size                   | 12K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 2.35V ~ 5.25V                                                          |
| Data Converters            | A/D 8x10b                                                              |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 112-LQFP                                                               |
| Supplier Device Package    | 112-LQFP (20x20)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc9s12a256mpve |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| 2.3.57      | PS0 / RXD0 — Port S I/O Pin 0                                                   | 66 |
|-------------|---------------------------------------------------------------------------------|----|
| 2.3.58      | PT[7:0] / IOC[7:0] — Port T I/O Pins [7:0]                                      | 66 |
| 2.4 P       | ower Supply Pins                                                                | 66 |
| 2.4.1       | VDDX,VSSX — Power & Ground Pins for I/O Drivers                                 | 66 |
| 2.4.2<br>66 | VDDR, VSSR — Power & Ground Pins for I/O Drivers & for Internal Voltage Regulat | or |
| 2.4.3       | VDD1, VDD2, VSS1, VSS2 — Core Power Pins                                        | 67 |
| 2.4.4       | VDDA, VSSA — Power Supply Pins for ATD and VREG                                 | 67 |
| 2.4.5       | VRH, VRL — ATD Reference Voltage Input Pins                                     | 67 |
| 2.4.6       | VDDPLL, VSSPLL — Power Supply Pins for PLL                                      | 67 |
| 2.4.7       | VREGEN — On Chip Voltage Regulator Enable                                       | 68 |
|             |                                                                                 |    |

# **Section 3 System Clock Description**

| 3.1 | Overview | 69 |
|-----|----------|----|
|-----|----------|----|

# **Section 4 Modes of Operation**

| 4.1   | Overview                                 |
|-------|------------------------------------------|
| 4.2   | Chip Configuration Summary               |
| 4.3   | Security                                 |
| 4.3.1 | Securing the Microcontroller             |
| 4.3.2 | Operation of the Secured Microcontroller |
| 4.3.3 | Unsecuring the Microcontroller           |
| 4.4   | Low Power Modes                          |
| 4.4.1 | Stop                                     |
| 4.4.2 | Pseudo Stop                              |
| 4.4.3 | Wait                                     |
| 4.4.4 | Run                                      |

# **Section 5 Resets and Interrupts**

| 5.1   | Overview         |
|-------|------------------|
| 5.2   | Vectors          |
| 5.2.1 | Vector Table     |
| 5.3   | Effects of Reset |
| 5.3.1 | I/O pins         |
| 5.3.2 | Memory           |

# Section 6 HCS12 Core Block Description

The Device Guide provides information about the MC9S12DT256 device made up of standard HCS12 blocks and the HCS12 processor core.

This document is part of the customer documentation. A complete set of device manuals also includes the HCS12 Core User Guide and all the individual Block Guides of the implemented modules. In a effort to reduce redundancy all module specific information is located only in the respective Block Guide. If applicable, special implementation details of the module are given in the block description sections of this document.

See Table 0-2 for names and versions of the referenced documents throughout the Device User Guide.

| User Guide                                                                 | Version | Document Order Number |
|----------------------------------------------------------------------------|---------|-----------------------|
| CPU12 Reference Manual                                                     | V04     | CPU12RM/AD            |
| HCS12 Multiplexed External Bus Interface (MEBI) Block Guide                | V03     | S12MEBIV3/D           |
| HCS12 Module Mapping Control (MMC) Block Guide                             | V04     | S12MMCV4/D            |
| HCS12 Interrupt (INT) Block Guide                                          | V01     | S12INTV1/D            |
| HCS12 Background Debug (BDM) Block Guide                                   | V04     | S12BDMV4/D            |
| HCS12 Breakpoint (BKP) Block Guide                                         | V01     | S12BKPV1/D            |
| Clock and Reset Generator (CRG) Block User Guide                           | V04     | S12CRGV4/D            |
| Enhanced Capture Timer (ECT_16B8C) Block User Guide                        | V01     | S12ECT16B8CV1/D       |
| Analog to Digital Converter 10 Bit 8 Channels (ATD_10B8C) Block User Guide | V02     | S12ATD10B8CV2/D       |
| Inter IC Bus (IIC) Block User Guide                                        | V02     | S12IICV2/D            |
| Asynchronous Serial Interface (SCI) Block User Guide                       | V02     | S12SCIV2/D            |
| Serial Peripheral Interface (SPI) Block User Guide                         | V03     | S12SPIV3/D            |
| Pulse Width Modulator 8 Bit 8 Channel (PWM_8B8C) Block User Guide          | V01     | S12PWM8B8CV1/D        |
| 256 K Byte Flash (FTS256K) Block User Guide                                | V03     | S12FTS256KV3/D        |
| 4K Byte EEPROM (EETS4K) Block User Guide                                   | V02     | S12EETS4KV2/D         |
| Byte Level Data Link Controller -J1850 (BDLC) Block User Guide             | V01     | S12BDLCV1/D           |
| Motorola Scalable CAN (MSCAN) Block User Guide                             | V02     | S12MSCANV2/D          |
| Voltage Regulator (VREG) Block User Guide                                  | V01     | S12VREGV1/D           |
| Port Integration Module (PIM_9DP256) Block User Guide                      | V03     | S12PIM9DP256V3/D      |
| Oscillator (OSC) Block Guide                                               | V02     | S12OSCV2/D            |

**Table 0-2 Document References** 

**Table 0-3** shows the Specification Change Summary for Maskset L91N.

#### Table 0-3 Specification Change Summary for Maskset L91N

| Block      | Spec Change                                                                                                            |
|------------|------------------------------------------------------------------------------------------------------------------------|
| MCU_9DT256 | removed CAN2 and CAN3                                                                                                  |
| HCS12 V1.5 | The Background Debug Module includes an Acknowledge Protocol (two additional hardware commands ACK_ENABLE/ACK_DISABLE) |
| HCS12 V1.5 | The state of PK7/ROMCTL is latched into ROMON Bit during RESET into<br>Emulation Mode or Normal Expanded Mode          |
| CRG        | Maskset includes an additional Pierce Oscillator                                                                       |

- Compatible with I2C Bus standard
- Multi-master operation
- Software programmable for one of 256 different serial clock frequencies
- 112-Pin LQFP package
  - I/O lines with 5V input and drive capability
  - 5V A/D converter inputs
  - Operation at 50MHz equivalent to 25MHz Bus Speed
  - Development support
  - Single-wire background debug<sup>TM</sup> mode (BDM)
  - On-chip hardware breakpoints

# **1.3 Modes of Operation**

User modes

- Normal and Emulation Operating Modes
  - Normal Single-Chip Mode
  - Normal Expanded Wide Mode
  - Normal Expanded Narrow Mode
  - Emulation Expanded Wide Mode
  - Emulation Expanded Narrow Mode
- Special Operating Modes
  - Special Single-Chip Mode with active Background Debug Mode
  - Special Test Mode (Motorola use only)
  - Special Peripheral Mode (Motorola use only)

Low power modes

- Stop Mode
- Pseudo Stop Mode
- Wait Mode

#### \$001E - \$001E

Address \$001E

#### MEBI map 2 of 3 (Core User Guide)

| Name  | [      | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| INTCR | Read:  |       |       | 0     | 0     | 0     | 0     | 0     | 0     |
|       | Write: | INQE  |       |       |       |       |       |       |       |

#### \$001F - \$001F

#### INT map 2 of 2 (Core User Guide)

| Address | Name  |        | Bit 7 | Bit 6                                        | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|---------|-------|--------|-------|----------------------------------------------|-------|-------|-------|-------|-------|-------|
| \$001E  |       | Read:  |       |                                              |       |       |       |       |       | 0     |
| \$001F  | HPRIO | Write: | FOEL/ | PSEL7   PSEL6   PSEL5   PSEL4   PSEL3   PSEL | FOELZ | PSEL1 |       |       |       |       |

#### \$0020 - \$0027

#### Reserved

| Address        | Name         | 1      | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|----------------|--------------|--------|-------|-------|-------|-------|-------|-------|-------|-------|
|                |              | Read:  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| \$0020         | 020 Reserved | Write: | -     | -     | -     | -     | -     | -     | -     | -     |
| <b>\$0004</b>  | <b>D</b>     | Read:  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| \$0021 I       | Reserved     | Write: |       |       |       |       |       |       |       |       |
| ¢0000          | Decembrad    | Read:  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| \$0022         | Reserved     | Write: |       |       |       |       |       |       |       |       |
| ¢0000          | Decenad      | Read:  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| <b>\$</b> 0023 | Reserved     | Write: |       |       |       |       |       |       |       |       |
| ¢0024          | Deserved     | Read:  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| <b>Φ</b> 0024  | Reserved     | Write: |       |       |       |       |       |       |       |       |
| ¢0025          | Deserved     | Read:  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| φ0025          | Reserved     | Write: |       |       |       |       |       |       |       |       |
| ¢0026          | Beconvod     | Read:  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| \$UU20         | Reserved     | Write: |       |       |       |       |       |       |       |       |
| ¢0027          | Beconvod     | Read   | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| \$0027         | Reserved     | Write: |       |       |       |       |       |       |       |       |

#### \$0028 - \$002F

# BKP (Core User Guide)

| Address | Name   |        | Bit 7  | Bit 6   | Bit 5     | Bit 4   | Bit 3    | Bit 2  | Bit 1     | Bit 0  |
|---------|--------|--------|--------|---------|-----------|---------|----------|--------|-----------|--------|
| \$0028  | BKDCTO | Read:  | BKEN   | BKEIIII | BKBDM     | BKTAG   | 0        | 0      | 0         | 0      |
| ψ0020   | DRFCTU | Write: | DILIN  | DRI OLL | DRDDM     | DRIAG   |          |        |           |        |
| \$0029  | BKPCT1 | Read:  | BKOMBH | BKOMBI  | RK1MRH    | RK1MRI  | BKOBWE   | BKOBW  | BK1RWE    | BK1RW  |
| Ψ0023   | BRIGHT | Write: | ыкомын | DICOMPL | DICIMUDIT | DITIMUL | DIGITIVE | BIGIN  | DICITIONE | DICITO |
| \$002A  | BKDOY  | Read:  | 0      | 0       | BK0\/5    | BKOVA   | BK0\/3   | BK0\/2 | BK0\/1    | BK0\/0 |
| ΨŪŪΖΑ   | DRFUA  | Write: |        |         | DIGVO     | DIGUT   | DIGVO    | DIX0VZ | DIXOVI    | DIGVO  |
| \$002B  | R R    | Read:  | Bit 15 | 1/      | 13        | 12      | 11       | 10     | ٥         | Bit 8  |
| ψ002D   | DREUT  | Write: | DICTO  | 14      | 15        | 12      |          | 10     | 3         | Dit o  |
| \$002C  | BKDOI  | Read:  | Bit 7  | 6       | 5         | л       | 3        | 2      | 1         | Bit 0  |
| φ002C   | DRFUL  | Write: |        | 0       | 5         |         | 5        | 2      | 1         | Dit U  |

#### \$00F0 - \$00F7

#### **SPI1 (Serial Peripheral Interface)**

| Address       | Name       |                 | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3   | Bit 2 | Bit 1   | Bit 0 |
|---------------|------------|-----------------|-------|-------|-------|--------|---------|-------|---------|-------|
| \$00F0        | SPI1CR1    | Read:<br>Write: | SPIE  | SPE   | SPTIE | MSTR   | CPOL    | CPHA  | SSOE    | LSBFE |
| \$00F1        | SPI1CR2    | Read:<br>Write: | 0     | 0     | 0     | MODFEN | BIDIROE | 0     | SPISWAI | SPC0  |
| \$00F2        | SPI1BR     | Read:<br>Write  | 0     | SPPR2 | SPPR1 | SPPR0  | 0       | SPR2  | SPR1    | SPR0  |
| \$00F3        | NF3 SPI1SR | Read:           | SPIF  | 0     | SPTEF | MODF   | 0       | 0     | 0       | 0     |
| çcoi c        | of front   | Write:          | _     | -     | -     |        | _       | -     |         | -     |
| \$00F4        | Reserved   | Read:<br>Write: | 0     | 0     | 0     | 0      | 0       | 0     | 0       | 0     |
| \$00F5        | SPI1DR     | Read:<br>Write: | Bit7  | 6     | 5     | 4      | 3       | 2     | 1       | Bit0  |
| \$00E6        | Percented  | Read:           | 0     | 0     | 0     | 0      | 0       | 0     | 0       | 0     |
| φυυρο         | Reserveu   | Write:          |       |       |       |        |         |       |         |       |
| ¢00E7         | Percented  | Read:           | 0     | 0     | 0     | 0      | 0       | 0     | 0       | 0     |
| <b>ΦUUF</b> / | Reserved   | Write:          |       |       |       |        |         |       |         |       |

#### \$00F8 - \$00FF

#### **SPI2 (Serial Peripheral Interface)**

| Address | Name      | [               | Bit 7 | Bit 6  | Bit 5 | Bit 4  | Bit 3   | Bit 2 | Bit 1   | Bit 0 |
|---------|-----------|-----------------|-------|--------|-------|--------|---------|-------|---------|-------|
| \$00F8  | SPI2CR1   | Read:<br>Write: | SPIE  | SPE    | SPTIE | MSTR   | CPOL    | CPHA  | SSOE    | LSBFE |
| \$00F9  | SPI2CR2   | Read:           | 0     | 0      | 0     | MODFEN |         | 0     | SPISWAI | SPC0  |
|         | 51 120112 | Write:          |       |        |       |        | DIDINOL |       | SFISWAI | 3500  |
| \$00FA  | SPI2BR    | Read:           | 0     | SPPR2  | SPPR1 | SDDDO  | 0       | SPR2  | SPR1    | SPRO  |
|         |           | Write:          |       | 511172 | SITIN | 51110  |         | OFIX2 | OFICE   | 5110  |
| \$00EB  | SDIJSD    | Read:           | SPIF  | 0      | SPTEF | MODF   | 0       | 0     | 0       | 0     |
| φUUFB   | SFIZSK    | Write:          |       |        |       |        |         |       |         |       |
| ¢00EC   | Basarvad  | Read:           | 0     | 0      | 0     | 0      | 0       | 0     | 0       | 0     |
| φ00FC   | Reserved  | Write:          |       |        |       |        |         |       |         |       |
| ¢00ED   | מסמוסס    | Read:           | Di+7  | 6      | F     | Λ      | 2       | 0     | 1       | Di+O  |
| φ00FD   | SFIZUR    | Write:          | DILI  | 0      | 5     | 4      | 3       | 2     | 1       | BILU  |
| \$00FE  | Reserved  | Read:           | 0     | 0      | 0     | 0      | 0       | 0     | 0       | 0     |
|         |           | Write:          |       |        |       |        |         |       |         |       |
| ¢OOEE   | Basarvad  | Read:           | 0     | 0      | 0     | 0      | 0       | 0     | 0       | 0     |
| 200FF   | Reserved  | Write:          |       |        |       |        |         |       |         |       |

### \$0100 - \$010F

#### Flash Control Register (fts256k)

| Address       | Name    |        | Bit 7  | Bit 6  | Bit 5   | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0  |
|---------------|---------|--------|--------|--------|---------|-------|-------|-------|--------|--------|
| \$0100        | FCLKDIV | Read:  | FDIVLD | PRDIV8 | FDIV5   | FDIV4 | FDIV3 | FDIV2 | FDIV1  | FDIV0  |
|               |         | Write: |        |        |         |       |       |       |        |        |
| ¢0101         | ESEC    | Read:  | KEYEN1 | KEYEN0 | NV5     | NV4   | NV3   | NV2   | SEC1   | SEC0   |
| \$0101        | FSEC    | Write: |        |        |         |       |       |       |        |        |
| ¢0102         | ETSTMOD | Read:  | 0      | 0      | 0       |       | 0     | 0     | 0      | 0      |
| φ010Z         | FISTMOD | Write: | 0      | 0      | 0       | WNALL |       |       |        | 0      |
| ¢0102         | ECNEC   | Read:  |        |        |         | 0     | 0     | 0     |        |        |
| <b>Φ</b> 0103 | FCINEG  | Write: | OBEIE  |        | KE TACC |       |       |       | DNJELI | DNGELU |

#### \$0240 - \$027F

PIM (Port Integration Module PIM\_9DP256)

| Address       | Name     |                 | Bit 7 | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  |
|---------------|----------|-----------------|-------|--------|--------|--------|--------|--------|--------|--------|
| \$024D        | PPSS     | Read:<br>Write: | PPSS7 | PPSS6  | PPSS5  | PPSS4  | PPSS3  | PPSS2  | PPSS1  | PPSS0  |
| \$024E        | WOMS     | Read:<br>Write: | WOMS7 | WOMS6  | WOMS5  | WOMS4  | WOMS3  | WOMS2  | WOMS1  | WOMS0  |
| \$024F        | Reserved | Read:           | 0     | 0      | 0      | 0      | 0      | 0      | 0      | 0      |
| φ02 m         |          | Write:          |       |        |        |        |        |        |        |        |
| \$0250        | PTM      | Read:<br>Write: | PTM7  | PTM6   | PTM5   | PTM4   | PTM3   | PTM2   | PTM1   | PTM0   |
| \$0251        | PTIM     | Read:<br>Write: | PTIM7 | PTIM6  | PTIM5  | PTIM4  | PTIM3  | PTIM2  | PTIM1  | PTIM0  |
| \$0252        | DDRM     | Read:<br>Write: | DDRM7 | DDRM7  | DDRM5  | DDRM4  | DDRM3  | DDRM2  | DDRM1  | DDRM0  |
| \$0253        | RDRM     | Read:<br>Write: | RDRM7 | RDRM6  | RDRM5  | RDRM4  | RDRM3  | RDRM2  | RDRM1  | RDRM0  |
| \$0254        | PERM     | Read:<br>Write: | PERM7 | PERM6  | PERM5  | PERM4  | PERM3  | PERM2  | PERM1  | PERM0  |
| \$0255        | PPSM     | Read:<br>Write: | PPSM7 | PPSM6  | PPSM5  | PPSM4  | PPSM3  | PPSM2  | PPSM1  | PPSM0  |
| \$0256        | WOMM     | Read:<br>Write: | WOMM7 | WOMM6  | WOMM5  | WOMM4  | WOMM3  | WOMM2  | WOMM1  | WOMM0  |
| \$0257        | MODRR    | Read:<br>Write: | 0     | MODRR6 | MODRR5 | MODRR4 | MODRR3 | MODRR2 | MODRR1 | MODRR0 |
| \$0258        | PTP      | Read:<br>Write: | PTP7  | PTP6   | PTP5   | PTP4   | PTP3   | PTP2   | PTP1   | PTP0   |
| \$0259        | PTIP     | Read:           | PTIP7 | PTIP6  | PTIP5  | PTIP4  | PTIP3  | PTIP2  | PTIP1  | PTIP0  |
| ψ0200         |          | Write:          |       |        |        |        |        |        |        |        |
| \$025A        | DDRP     | Read:<br>Write: | DDRP7 | DDRP7  | DDRP5  | DDRP4  | DDRP3  | DDRP2  | DDRP1  | DDRP0  |
| \$025B        | RDRP     | Read:<br>Write: | RDRP7 | RDRP6  | RDRP5  | RDRP4  | RDRP3  | RDRP2  | RDRP1  | RDRP0  |
| \$025C        | PERP     | Read:<br>Write: | PERP7 | PERP6  | PERP5  | PERP4  | PERP3  | PERP2  | PERP1  | PERP0  |
| \$025D        | PPSP     | Read:<br>Write: | PPSP7 | PPSP6  | PPSP5  | PPSP4  | PPSP3  | PPSP2  | PPSP1  | PPSS0  |
| \$025E        | PIEP     | Read:<br>Write: | PIEP7 | PIEP6  | PIEP5  | PIEP4  | PIEP3  | PIEP2  | PIEP1  | PIEP0  |
| \$025F        | PIFP     | Read:<br>Write: | PIFP7 | PIFP6  | PIFP5  | PIFP4  | PIFP3  | PIFP2  | PIFP1  | PIFP0  |
| \$0260        | PTH      | Read:<br>Write: | PTH7  | PTH6   | PTH5   | PTH4   | PTH3   | PTH2   | PTH1   | PTH0   |
| \$0261        | PTIH     | Read:           | PTIH7 | PTIH6  | PTIH5  | PTIH4  | PTIH3  | PTIH2  | PTIH1  | PTIH0  |
| <b>ФОТО</b> . |          | Write:          |       |        |        |        |        |        |        |        |
| \$0262        | DDRH     | Read:<br>Write: | DDRH7 | DDRH7  | DDRH5  | DDRH4  | DDRH3  | DDRH2  | DDRH1  | DDRH0  |
| \$0263        | RDRH     | Read:<br>Write: | RDRH7 | RDRH6  | RDRH5  | RDRH4  | RDRH3  | RDRH2  | RDRH1  | RDRH0  |
| \$0264        | PERH     | Read:<br>Write: | PERH7 | PERH6  | PERH5  | PERH4  | PERH3  | PERH2  | PERH1  | PERH0  |
| \$0265        | PPSH     | Read:<br>Write: | PPSH7 | PPSH6  | PPSH5  | PPSH4  | PPSH3  | PPSH2  | PPSH1  | PPSH0  |

# 2.3.18 PE2 / R/W -- Port E I/O Pin 2

PE2 is a general purpose input or output pin. In MCU expanded modes of operations, this pin drives the read/write output signal for the external bus. It indicates the direction of data on the external bus.

# 2.3.19 PE1 / IRQ — Port E Input Pin 1

PE1 is a general purpose input pin and the maskable interrupt request input that provides a means of applying asynchronous interrupt requests. This will wake up the MCU from STOP or WAIT mode.

## 2.3.20 PE0 / XIRQ — Port E Input Pin 0

PE0 is a general purpose input pin and the non-maskable interrupt request input that provides a means of applying asynchronous interrupt requests. This will wake up the MCU from STOP or WAIT mode.

## 2.3.21 PH7 / KWH7 / SS2 — Port H I/O Pin 7

PH7 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as slave select pin  $\overline{SS}$  of the Serial Peripheral Interface 2 (SPI2).

### 2.3.22 PH6 / KWH6 / SCK2 — Port H I/O Pin 6

PH6 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as serial clock pin SCK of the Serial Peripheral Interface 2 (SPI2).

### 2.3.23 PH5 / KWH5 / MOSI2 — Port H I/O Pin 5

PH5 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as master output (during master mode) or slave input pin (during slave mode) MOSI of the Serial Peripheral Interface 2 (SPI2).

## 2.3.24 PH4 / KWH4 / MISO2 — Port H I/O Pin 2

PH4 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as master input (during master mode) or slave output (during slave mode) pin MISO of the Serial Peripheral Interface 2 (SPI2).

## 2.3.25 PH3 / KWH3 / SS1 - Port H I/O Pin 3

PH3 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as slave select pin  $\overline{SS}$  of the Serial Peripheral Interface 1 (SPI1).

# 2.3.26 PH2 / KWH2 / SCK1 — Port H I/O Pin 2

PH2 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as serial clock pin SCK of the Serial Peripheral Interface 1 (SPI1).

# 2.3.27 PH1 / KWH1 / MOSI1 — Port H I/O Pin 1

PH1 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as master output (during master mode) or slave input pin (during slave mode) MOSI of the Serial Peripheral Interface 1 (SPI1).

## 2.3.28 PH0 / KWH0 / MISO1 — Port H I/O Pin 0

PH0 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as master input (during master mode) or slave output (during slave mode) pin MISO of the Serial Peripheral Interface 1 (SPI1).

## 2.3.29 PJ7 / KWJ7 / TXCAN4 / SCL — PORT J I/O Pin 7

PJ7 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as the transmit pin TXCAN for the Motorola Scalable Controller Area Network controller 4 (CAN4) or the serial clock pin SCL of the IIC module.

## 2.3.30 PJ6 / KWJ6 / RXCAN4 / SDA — PORT J I/O Pin 6

PJ6 is a general purpose input or output pin. It can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode. It can be configured as the receive pin RXCAN for the Motorola Scalable Controller Area Network controller 4 (CAN4) or the serial data pin SDA of the IIC module.

## 2.3.31 PJ[1:0] / KWJ[1:0] — Port J I/O Pins [1:0]

PJ1 and PJ0 are general purpose input or output pins. They can be configured to generate an interrupt causing the MCU to exit STOP or WAIT mode .

## 2.3.32 PK7 / ECS / ROMONE — Port K I/O Pin 7

PK7 is a general purpose input or output pin. During MCU expanded modes of operation, this pin is used as the emulation chip select output ( $\overline{\text{ECS}}$ ). During MCU normal expanded wide and narrow modes of operation, this pin is used to enable the Flash EEPROM memory in the memory map (ROMONE). At the rising edge of  $\overline{\text{RESET}}$ , the state of this pin is latched to the ROMON bit.

# 5.3 Effects of Reset

When a reset occurs, MCU registers and control bits are changed to known start-up states. Refer to the respective module Block User Guides for register reset states.

# 5.3.1 I/O pins

Refer to the HCS12 Core User Guides for mode dependent pin configuration of port A, B, E and K out of reset.

Refer to the PIM Block User Guide for reset configurations of all peripheral module ports.

**NOTE:** For devices assembled in 80-pin QFP packages all non-bonded out pins should be configured as outputs after reset in order to avoid current drawn from floating inputs. Refer to **Table 2-1** for affected pins.

### 5.3.2 Memory

Refer to **Table 1-1** for locations of the memories depending on the operating mode after reset.

The RAM array is not automatically initialized out of reset.

| Component             | Purpose             | Туре                                                         | Value            |  |  |
|-----------------------|---------------------|--------------------------------------------------------------|------------------|--|--|
| C1                    | VDD1 filter cap     | ceramic X7R 100 220n                                         |                  |  |  |
| C2                    | VDD2 filter cap     | ceramic X7R 100 220nl                                        |                  |  |  |
| C3                    | VDDA filter cap     | ceramic X7R                                                  | 100nF            |  |  |
| C4                    | VDDR filter cap     | X7R/tantalum                                                 | >=100nF          |  |  |
| C5                    | VDDPLL filter cap   | ceramic X7R                                                  | 100nF            |  |  |
| C6                    | VDDX filter cap     | X7R/tantalum                                                 | >=100nF          |  |  |
| C7                    | OSC load cap        |                                                              |                  |  |  |
| C8                    | OSC load cap        |                                                              |                  |  |  |
| C9 / C <sub>S</sub>   | PLL loop filter cap | See PLL speci                                                | fication chapter |  |  |
| C10 / C <sub>P</sub>  | PLL loop filter cap |                                                              | ication chapter  |  |  |
| C11 / C <sub>DC</sub> | DC cutoff cap       | Colpitts mode only, if recommended by<br>quartz manufacturer |                  |  |  |
| R1 / R                | PLL loop filter res | See PLL Specification chapter                                |                  |  |  |
| R2 / R <sub>B</sub>   |                     | Dioroo m                                                     |                  |  |  |
| R3 / R <sub>S</sub>   |                     | - Pierce mode only                                           |                  |  |  |
| Q1                    | Quartz              |                                                              |                  |  |  |

The PCB must be carefully laid out to ensure proper operation of the voltage regulator as well as of the MCU itself. The following rules must be observed:

- Every supply pair must be decoupled by a ceramic capacitor connected as near as possible to the corresponding pins (C1 C6).
- Central point of the ground star should be the VSSR pin.
- Use low ohmic low inductance connections between VSS1, VSS2 and VSSR.
- VSSPLL must be directly connected to VSSR.
- Keep traces of VSSPLL, EXTAL and XTAL as short as possible and occupied board area for C7, C8, C11 and Q1 as small as possible.
- Do not place other signals or supplies underneath area occupied by C7, C8, C10 and Q1 and the connection area to the MCU.
- Central power input should be fed in at the VDDA/VSSA pins.



#### MC9S12DT256 Device User Guide — V03.07

The VDDX, VSSX, VDDR and VSSR pairs supply the I/O pins, VDDR supplies also the internal voltage regulator.

VDD1, VSS1, VDD2 and VSS2 are the supply pins for the digital logic, VDDPLL, VSSPLL supply the oscillator and the PLL.

VSS1 and VSS2 are internally connected by metal.

VDDA, VDDX, VDDR as well as VSSA, VSSX, VSSR are connected by anti-parallel diodes for ESD protection.

NOTE: In the following context VDD5 is used for either VDDA, VDDR and VDDX; VSS5 is used for either VSSA, VSSR and VSSX unless otherwise noted. IDD5 denotes the sum of the currents flowing into the VDDA, VDDX and VDDR pins.
VDD is used for VDD1, VDD2 and VDDPLL, VSS is used for VSS1, VSS2 and VSSPLL. IDD is used for the sum of the currents flowing into VDD1 and VDD2.

## A.1.3 Pins

There are four groups of functional pins.

### A.1.3.1 5V I/O pins

Those I/O pins have a nominal level of 5V. This class of pins is comprised of all port I/O pins, the analog inputs, BKGD and the RESET pins. The internal structure of all those pins is identical, however some of the functionality may be disabled. E.g. for the analog inputs the output drivers, pull-up and pull-down resistors are disabled permanently.

### A.1.3.2 Analog Reference

This group is made up by the VRH and VRL pins.

#### A.1.3.3 Oscillator

The pins XFC, EXTAL, XTAL dedicated to the oscillator have a nominal 2.5V level. They are supplied by VDDPLL.

### A.1.3.4 TEST

This pin is used for production testing only.

### A.1.3.5 VREGEN

This pin is used to enable the on chip voltage regulator.

# A.1.7 Operating Conditions

This chapter describes the operating conditions of the device. Unless otherwise noted those conditions apply to all the following data.

**NOTE:** Please refer to the temperature rating of the device (C, V, M) with regards to the ambient temperature  $T_A$  and the junction temperature  $T_J$ . For power dissipation calculations refer to Section A.1.8 Power Dissipation and Thermal Characteristics.

| Rating                                           | Symbol             | Min  | Тур | Max  | Unit |
|--------------------------------------------------|--------------------|------|-----|------|------|
| I/O, Regulator and Analog Supply Voltage         | V <sub>DD5</sub>   | 4.5  | 5   | 5.25 | V    |
| Digital Logic Supply Voltage <sup>1</sup>        | V <sub>DD</sub>    | 2.35 | 2.5 | 2.75 | V    |
| PLL Supply Voltage <sup>1</sup>                  | V <sub>DDPLL</sub> | 2.35 | 2.5 | 2.75 | V    |
| Voltage Difference VDDX to VDDR and VDDA         | $\Delta_{VDDX}$    | -0.1 | 0   | 0.1  | V    |
| Voltage Difference VSSX to VSSR and VSSA         | $\Delta_{VSSX}$    | -0.1 | 0   | 0.1  | V    |
| Oscillator                                       | f <sub>osc</sub>   | 0.5  | -   | 16   | MHz  |
| Bus Frequency                                    | f <sub>bus</sub>   | 0.5  | -   | 25   | MHz  |
| MC9S12DT256 <b>C</b>                             |                    |      |     |      |      |
| Operating Junction Temperature Range             | Т <sub>Ј</sub>     | -40  | -   | 100  | °C   |
| Operating Ambient Temperature Range <sup>2</sup> | T <sub>A</sub>     | -40  | 27  | 85   | °C   |
| MC9S12DT256 <b>V</b>                             |                    |      |     |      |      |
| Operating Junction Temperature Range             | Т <sub>Ј</sub>     | -40  | -   | 120  | °C   |
| Operating Ambient Temperature Range <sup>2</sup> | T <sub>A</sub>     | -40  | 27  | 105  | °C   |
| MC9S12DT256 <b>M</b>                             |                    |      |     |      |      |
| Operating Junction Temperature Range             | Т <sub>Ј</sub>     | -40  | -   | 140  | °C   |
| Operating Ambient Temperature Range <sup>2</sup> | T <sub>A</sub>     | -40  | 27  | 125  | °C   |

**Table A-4 Operating Conditions** 

NOTES:

1. The device contains an internal voltage regulator to generate the logic and PLL supply out of the I/O supply. The absolute maximum ratings apply when this regulator is disabled and the device is powered from an external source.

2. Please refer to **Section A.1.8 Power Dissipation and Thermal Characteristics** for more details about the relation between ambient temperature T<sub>A</sub> and device junction temperature T<sub>J</sub>.

# A.1.8 Power Dissipation and Thermal Characteristics

Power dissipation and thermal characteristics are closely related. The user must assure that the maximum operating junction temperature is not exceeded. The average chip-junction temperature  $(T_J)$  in °C can be obtained from:

$$\mathsf{T}_{\mathsf{J}} = \mathsf{T}_{\mathsf{A}} + (\mathsf{P}_{\mathsf{D}} \bullet \Theta_{\mathsf{J}} \mathsf{A})$$

 $T_{I}$  = Junction Temperature, [°C]

 $T_A = Ambient Temperature, [°C]$ 

 $P_{D}$  = Total Chip Power Dissipation, [W]

 $\Theta_{IA}$  = Package Thermal Resistance, [°C/W]

The total power dissipation can be calculated from:

$$P_D = P_{INT} + P_{IO}$$

P<sub>INT</sub> = Chip Internal Power Dissipation, [W]

Two cases with internal voltage regulator enabled and disabled must be considered:

1. Internal Voltage Regulator disabled

$$P_{INT} = I_{DD} \cdot V_{DD} + I_{DDPLL} \cdot V_{DDPLL} + I_{DDA} \cdot V_{DDA}$$
$$P_{IO} = \sum_{i} R_{DSON} \cdot I_{IO}^{2}_{i}$$

 $P_{\rm IO}$  is the sum of all output currents on I/O ports associated with VDDX and VDDR. For  $R_{\rm DSON}$  is valid:

$$R_{DSON} = \frac{V_{OL}}{I_{OL}}$$
; for outputs driven low

respectively

$$R_{DSON} = \frac{V_{DD5} - V_{OH}}{I_{OH}}; \text{for outputs driven high}$$

2. Internal voltage regulator enabled

$$P_{INT} = I_{DDR} \cdot V_{DDR} + I_{DDA} \cdot V_{DDA}$$

 $I_{DDR}$  is the current shown in **Table A-7** and not the overall current flowing into VDDR, which additionally contains the current flowing into the external loads with output high.

$$P_{IO} = \sum_{i} R_{DSON} \cdot I_{IO_{i}}^{2}$$

P<sub>IO</sub> is the sum of all output currents on I/O ports associated with VDDX and VDDR.



Figure A-2 Typical Endurance vs Temperature

------ Flash ------ EEPROM MC9S12DT256 Device User Guide V03.07



# A.4 Voltage Regulator

The on-chip voltage regulator is intended to supply the internal logic and oscillator circuits. No external DC load is allowed.

 Table A-13
 Voltage Regulator Recommended Load Capacitances

| Rating                      | Symbol                 | Min | Тур | Мах | Unit |
|-----------------------------|------------------------|-----|-----|-----|------|
| Load Capacitance on VDD1, 2 | C <sub>LVDD</sub>      |     | 220 |     | nF   |
| Load Capacitance on VDDPLL  | C <sub>LVDDfcPLL</sub> |     | 220 |     | nF   |

## A.5.3 Phase Locked Loop

The oscillator provides the reference clock for the PLL. The PLL's Voltage Controlled Oscillator (VCO) is also the system clock source in self clock mode.

#### A.5.3.1 XFC Component Selection

This section describes the selection of the XFC components to achieve a good filter characteristics.



Figure A-3 Basic PLL functional diagram

The following procedure can be used to calculate the resistance and capacitance values using typical values for  $K_1$ ,  $f_1$  and  $i_{ch}$  from **Table A-16**.

The grey boxes show the calculation for  $f_{VCO} = 50$ MHz and  $f_{ref} = 1$ MHz. E.g., these frequencies are used for  $f_{OSC} = 4$ MHz and a 25MHz bus clock.

The VCO Gain at the desired VCO frequency is approximated by:

$$K_{V} = K_{1} \cdot e^{\frac{(f_{1} - f_{vco})}{K_{1} \cdot 1V}} = -100 \cdot e^{\frac{(60 - 50)}{-100}} = -90.48 MHz/V$$

The phase detector relationship is given by:

$$K_{\Phi} = -|i_{ch}| \cdot K_{V} = 316.7 \text{Hz}/\Omega$$

i<sub>ch</sub> is the current in tracking mode.

# A.6 MSCAN

| Condit | ions | s are shown in Table A-4 unless otherwise noted |                  |     |     |     |      |
|--------|------|-------------------------------------------------|------------------|-----|-----|-----|------|
| Num    | С    | Rating                                          | Symbol           | Min | Тур | Мах | Unit |
| 1      | Р    | MSCAN Wake-up dominant pulse filtered           | t <sub>WUP</sub> |     |     | 2   | μs   |
| 2      | Р    | MSCAN Wake-up dominant pulse pass               | t <sub>WUP</sub> | 5   |     |     | μs   |

#### Table A-17 MSCAN Wake-up Pulse Characteristics

