Welcome to **E-XFL.COM** ### Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 6627 | | Number of Logic Elements/Cells | 132540 | | Total RAM Bits | 6747840 | | Number of I/O | 734 | | Number of Gates | - | | Voltage - Supply | 1.15V ~ 1.25V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 1508-BBGA, FCBGA | | Supplier Device Package | 1508-FBGA, FC (40x40) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep2sgx130gf40c4nes | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Section I–2 Altera Corporation Figure 2–3. Clock Distribution for the Transmitters Note (1) *Note to Figure 2–3:* (1) The global clock line must be driven by an input pin. The transmitter PLLs in each transceiver block clock the PMA and PCS circuitry in the transmit path. The Quartus II software automatically powers down the transmitter PLLs that are not used in the design. Figure 2–4 is a block diagram of the transmitter PLL. The transmitter phase/frequency detector references the clock from one of the following sources: - Reference clocks - Reference clock from the adjacent transceiver block - Inter-transceiver block clock lines - Global clock line driven by input pin Two reference clocks, REFCLK0 and REFCLK1, are available per transceiver block. The inter-transceiver block bus allows multiple transceivers to use the same reference clocks. Each transceiver block has one outgoing reference clock which connects to one inter-transceiver block line. The incoming reference clock can be selected from five inter-transceiver block lines IQ[4..0] or from the global clock line that is driven by an input pin. The receiver PLL can also drive the regional clocks and regional routing adjacent to the associated transceiver block. Figure 2–30 shows which global clock resource can be used by the recovered clock. Figure 2–31 shows which regional clock resource can be used by the recovered clock. CLK[15..12] 11 5 Stratix II GX GCLK[15..12] Transceiver Block GCLK[3..0] GCLK[11..8] CLK[3..0] Stratix II GX Transceiver Block GCLK[4..7] 8 12 6 CLK[7..4] Figure 2–30. Stratix II GX Receiver PLL Recovered Clock to Global Clock Connection Notes (1), (2) Notes to Figure 2-30: - (1) CLK# pins are clock pins and their associated number. These are pins for global and regional clocks. - (2) GCLK# pins are global clock pins. Table 2-13. Available Clocking Connections for Transceivers in 2SGX60E **Clock Resource Transceiver** Region Bank 13 Bank 14 Bank 15 Regional **Global Clock** Clock 8 Clock I/O 8 Clock I/O 8 Clock I/O Region0 RCLK 20-27 **✓** 8 LRIO clock Region1 RCLK 20-27 8 LRIO clock Region2 RCLK 12-19 8 LRIO clock RCLK 12-19 Region3 8 LRIO clock | | Clock | Resource | Transceiver | | | | | | | |-------------------------|-----------------|-------------------|------------------------|------------------------|------------------------|------------------------|--|--|--| | Region | Global<br>Clock | Regional<br>Clock | Bank 13<br>8 Clock I/O | Bank 14<br>8 Clock I/O | Bank 15<br>8 clock I/O | Bank 16<br>8 Clock I/O | | | | | Region0<br>8 LRIO clock | <b>✓</b> | RCLK 20-27 | <b>✓</b> | | | | | | | | Region1<br>8 LRIO clock | <b>✓</b> | RCLK 20-27 | | ✓ | | | | | | | Region2<br>8 LRIO clock | <b>✓</b> | RCLK 12-19 | | | ✓ | | | | | | Region3<br>8 LRIO clock | <b>✓</b> | RCLK 12-19 | | | | ~ | | | | | | Clock | Resource | Transceiver | | | | | | | | | |-------------------------|-----------------|-------------------|------------------------|------------------------|------------------------|------------------------|------------------------|--|--|--|--| | Region | Global<br>Clock | Regional<br>Clock | Bank 13<br>8 Clock I/O | Bank 14<br>8 Clock I/O | Bank 15<br>8 clock I/O | Bank 16<br>8 Clock I/O | Bank 17<br>8 Clock I/O | | | | | | Region0<br>8 LRIO clock | <b>✓</b> | RCLK 20-27 | <b>✓</b> | | | | | | | | | | Region1<br>8 LRIO clock | ~ | RCLK 20-27 | | <b>✓</b> | | | | | | | | | Region2<br>8 LRIO clock | ~ | RCLK 12-19 | | | ✓ | ~ | | | | | | | Region3<br>8 LRIO clock | ~ | RCLK 12-19 | | | | ~ | <b>✓</b> | | | | | #### **Other Transceiver Features** Other important features of the Stratix II GX transceivers are the power down and reset capabilities, external voltage reference and bias circuitry, and hot swapping. #### Calibration Block The Stratix II GX device uses the calibration block to calibrate the on-chip termination for the PLLs and their associated output buffers and the terminating resistors on the transceivers. The calibration block counters the effects of process, voltage, and temperature (PVT). The calibration block references a derived voltage across an external reference resistor to calibrate the on-chip termination resistors on the Stratix II GX device. The calibration block can be powered down. However, powering down the calibration block during operations may yield transmit and receive data errors. #### Dynamic Reconfiguration This feature allows you to dynamically reconfigure the PMA portion and the channel parameters, such as data rate and functional mode, of the Stratix II GX transceiver. The PMA reconfiguration allows you to quickly optimize the settings for the transceiver's PMA to achieve the intended bit error rate (BER). using the bottom set of output drivers. The Quartus II Compiler automatically selects the inputs to the LUT. Asynchronous load data for the register comes from the datae or dataf input of the ALM. ALMs in normal mode support register packing. Figure 2-39. 6-Input Function in Normal Mode Notes (1), (2) To general or dataf0 local routing datae0 6-Input dataa To general or LUT datab Q local routing datac datad reg0 datae1 dataf1 To general or D Q (2) local routing These inputs are available for register packing. reg1 #### Notes to Figure 2–39: - If datae1 and dataf1 are used as inputs to the six-input function, datae0 and dataf0 are available for register packing. - (2) The dataf1 input is available for register packing only if the six-input function is un-registered. #### Extended LUT Mode The extended LUT mode is used to implement a specific set of seven-input functions. The set must be a 2-to-1 multiplexer fed by two arbitrary five-input functions sharing four inputs. Figure 2–40 shows the template of supported seven-input functions utilizing extended LUT mode. In this mode, if the seven-input function is unregistered, the unused eighth input is available for register packing. Functions that fit into the template shown in Figure 2–40 occur naturally in designs. These functions often appear in designs as "if-else" statements in Verilog HDL or VHDL code. The direct link interconnect allows a LAB, DSP block, or TriMatrix memory block to drive into the local interconnect of its left and right neighbors and then back into itself, providing fast communication between adjacent LABs and/or blocks without using row interconnect resources. The R4 interconnects span four LABs, three LABs and one M512 RAM block, two LABs and one M4K RAM block, or two LABs and one DSP block to the right or left of a source LAB. These resources are used for fast row connections in a four-LAB region. Every LAB has its own set of R4 interconnects to drive either left or right. Figure 2–46 shows R4 interconnect connections from a LAB. R4 interconnects can drive and be driven by DSP blocks and RAM blocks and row IOEs. For LAB interfacing, a primary LAB or LAB neighbor can drive a given R4 interconnect. For R4 interconnects that drive to the right, the primary LAB and right neighbor can drive onto the interconnect. For R4 interconnects that drive to the left, the primary LAB and its left neighbor can drive onto the interconnects. R4 interconnects can drive other R4 interconnects to extend the range of LABs they can drive. R4 interconnects can also drive C4 and C16 interconnects for connections from one row to another. Additionally, R4 interconnects can drive R24 interconnects. Figure 2–46. R4 Interconnect Connections Notes (1), (2), (3) #### *Notes to Figure 2–46:* - (1) C4 and C16 interconnects can drive R4 interconnects. - (2) This pattern is repeated for every LAB in the LAB row. - (3) The LABs in Figure 2–46 show the 16 possible logical outputs per LAB. C16 column interconnects span a length of 16 LABs and provide the fastest resource for long column connections between LABs, TriMatrix memory blocks, DSP blocks, and IOEs. C16 interconnects can cross M-RAM blocks and also drive to row and column interconnects at every fourth LAB. C16 interconnects drive LAB local interconnects via C4 and R4 interconnects and do not drive LAB local interconnects directly. All embedded blocks communicate with the logic array similar to LAB-to-LAB interfaces. Each block (that is, TriMatrix memory and DSP blocks) connects to row and column interconnects and has local interconnect regions driven by row and column interconnects. These blocks also have direct link interconnects for fast connections to and from a neighboring LAB. All blocks are fed by the row LAB clocks, labclk [5..0]. Table 2–18 shows the Stratix II GX device's routing scheme. | | | | | | | | [ | Desti | natio | n | | | | | | | |--------------------------|-------------------------|-------------|----------------|--------------------|--------------------------|-----------------|------------------|-----------------|------------------|----------|----------------|---------------|-------------|------------|------------|----------| | Source | Shared Arithmetic Chain | Carry Chain | Register Chain | Local Interconnect | Direct Link Interconnect | R4 Interconnect | R24 Interconnect | C4 Interconnect | C16 Interconnect | ALM | M512 RAM Block | M4K RAM Block | M-RAM Block | DSP Blocks | Column 10E | Row 10E | | Shared arithmetic chain | | | | | | | | | | <b>✓</b> | | | | | | | | Carry chain | | | | | | | | | | <b>✓</b> | | | | | | | | Register chain | | | | | | | | | | <b>✓</b> | | | | | | | | Local interconnect | | | | | | | | | | <b>✓</b> | <b>✓</b> | <b>\</b> | <b>✓</b> | <b>\</b> | <b>\</b> | <b>~</b> | | Direct link interconnect | | | | <b>✓</b> | | | | | | | | | | | | | | R4 interconnect | | | | <b>✓</b> | | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | | | | | R24 interconnect | | | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | | | | | C4 interconnect | | | | <b>✓</b> | | <b>✓</b> | | <b>✓</b> | | | | | | | | | | C16 interconnect | | | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | | | | | ALM | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | | | | | | | | | M512 RAM block | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | | | | | | | | | M4K RAM block | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | | | | | | | | | M-RAM block | | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | | | | | | DSP blocks | | | | | / | / | | / | | | | | | | | | Figure 2-51. M4K RAM Block Control Signals The R4, C4, and direct link interconnects from adjacent LABs drive the M4K RAM block local interconnect. The M4K RAM blocks can communicate with LABs on either the left or right side through these row resources or with LAB columns on either the right or left with the column resources. Up to 16 direct link input connections to the M4K RAM block are possible from the left adjacent LABs and another 16 possible from the right adjacent LAB. M4K RAM block outputs can also connect to left and right LABs through direct link interconnect. Figure 2–52 shows the M4K RAM block to logic array interface. PLL Counter Outputs (c[5..0]) 6 Static Clock Select (1) Enable/ Disable Internal Logic IOE (2) Internal Logic Static Clock Select (1) PLL OUT Figure 2-69. External PLL Output Clock Control Blocks #### *Notes to Figure 2–69:* - These clock select signals can only be set through a configuration file (.sof or .pof) and cannot be dynamically controlled during user mode operation. - (2) The clock control block feeds to a multiplexer within the PLL\_OUT pin's IOE. The PLL\_OUT pin is a dual-purpose pin. Therefore, this multiplexer selects either an internal signal or the output of the clock control block. For the global clock control block, the clock source selection can be controlled either statically or dynamically. You have the option of statically selecting the clock source by using the Quartus II software to set specific configuration bits in the configuration file (.sof or .pof) or you can control the selection dynamically by using internal logic to drive the multiplexer select inputs. When selecting statically, the clock source can be set to any of the inputs to the select multiplexer. When selecting the clock source dynamically, you can either select between two PLL outputs (such as the C0 or C1 outputs from one PLL), between two PLLs (such as the C0/C1 clock output of one PLL or the C0/C1 clock output of the other PLL), between two clock pins (such as CLK0 or CLK1), or between a combination of clock pins or PLL outputs. For the regional and PLL\_OUT clock control block, the clock source selection can only be controlled statically using configuration bits. Any of the inputs to the clock select multiplexer can be set as the clock source. These dedicated circuits combined, with enhanced PLL clocking and phase-shift ability, provide a complete hardware solution for interfacing to high-speed memory. For more information on external memory interfaces, refer to the *External Memory Interfaces in Stratix II & Stratix II GX Devices* chapter in volume 2 of the *Stratix II GX Device Handbook*. #### **Programmable Drive Strength** The output buffer for each Stratix II GX device I/O pin has a programmable drive strength control for certain I/O standards. The LVTTL, LVCMOS, SSTL, and HSTL standards have several levels of drive strength that you can control. The default setting used in the Quartus II software is the maximum current strength setting that is used to achieve maximum I/O performance. For all I/O standards, the minimum setting is the lowest drive strength that guarantees the $\rm I_{OH}/\rm I_{OL}$ of the standard. Using minimum settings provides signal slew rate control to reduce system noise and signal overshoot. | Table 2-41. EP2SGX13 | 30 Device Differential C | hannels | Note (1) | | | | | |-------------------------|--------------------------|----------|----------|----------|------------------|------|--| | Bookaga | Transmitter/Passiver | Total | Center F | ast PLLs | Corner Fast PLLs | | | | Package | Transmitter/Receiver | Channels | PLL1 | PLL2 | PLL7 | PLL8 | | | 1508-pin FineLine BGA | Transmitter | 71 | 37 | 41 | 37 | 41 | | | 1500-pin rifletifie BGA | Receiver | 73 | 37 | 41 | 37 | 41 | | Note to Tables 2-38 through 2-41: Therefore, the total number of channels is not the addition of the number of channels accessible by PLLs 1 and 2 with the number of channels accessible by PLLs 7 and 8. #### **Dedicated Circuitry with DPA Support** Stratix II GX devices support source-synchronous interfacing with LVDS signaling at up to 1 Gbps. Stratix II GX devices can transmit or receive serial channels along with a low-speed or high-speed clock. The receiving device PLL multiplies the clock by an integer factor W=1 through 32. The SERDES factor J determines the parallel data width to deserialize from receivers or to serialize for transmitters. The SERDES factor J can be set to 4, 5, 6, 7, 8, 9, or 10 and does not have to equal the PLL clock-multiplication W value. A design using the dynamic phase aligner also supports all of these J factor values. For a J factor of 1, the Stratix II GX device bypasses the SERDES block. For a J factor of 2, the Stratix II GX device bypasses the SERDES block, and the DDR input and output registers are used in the IOE. Figure 2–88 shows the block diagram of the Stratix II GX transmitter channel. The total number of receiver channels includes the four non-dedicated clock channels that can be optionally used as data channels. | Symbol/<br>Description | x II GX Transceiver BI Conditions | -3 Speed<br>Commercial Speed<br>Grade | | | -4 Speed<br>Commercial and<br>Industrial Speed<br>Grade | | | -5 Speed<br>Commercial Speed<br>Grade | | | Unit | |-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------|--------|---------------------------------------------------------|--------|--------|---------------------------------------|-----|-----|------| | | | Min Typ | | Max | Min | Тур | Max | Min | Тур | Max | | | Serial RapidIO Re | ceiver Jitter Tolerand | e (11) | | | | | | | | | | | Deterministic Jitter<br>Tolerance<br>(peak-to-peak) | Data Rate = 1.25,<br>2.5, 3.125 Gbps<br>REFCLK = 125 MHz<br>Pattern = CJPAT<br>Equalizer Setting =<br>0 for 1.25 Gbps<br>Equalizer Setting =<br>6 for 2.5 Gbps<br>Equalizer Setting =<br>6 for 3.125 Gbps | | > 0.37 | • | | > 0.37 | • | > 0.37 | | U | | | Combined<br>Deterministic and<br>Random Jitter<br>Tolerance<br>(peak-to-peak) | Data Rate = 1.25,<br>2.5, 3.125 Gbps<br>REFCLK = 125 MHz<br>Pattern = CJPAT<br>Equalizer Setting =<br>0 for 1.25 Gbps<br>Equalizer Setting =<br>6 for 2.5 Gbps<br>Equalizer Setting =<br>6 for 3.125 Gbps | > 0.55 | | > 0.55 | | | > 0.55 | | | UI | | | Table 4–19. Strati | ix II GX Transceiver B | lock AC | Specia | fication | Notes ( | (1), (2) | , (3) <b>(P</b> | art 19 | of 19) | | | |--------------------------------------------------------------------------------------------------------------------------------|------------------------|---------|--------|----------|---------|----------|-----------------|--------|--------|-----|--| | Symbol/ Description -3 Speed Commercial Speed Commercial Speed Industrial Speed Grade -5 Speed Commercial Speed Grade Grade | | | | | | | | | Unit | | | | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | #### Notes to Table 4-19: - (1) Dedicated REFCLK pins were used to drive the input reference clocks. - (2) Jitter numbers specified are valid for the stated conditions only. - (3) Refer to the protocol characterization documents for detailed information. - (4) HiGig configuration is available in a -3 speed grade only. For more information, refer to the *Stratix II GX Transceiver Architecture Overview* chapter in volume 2 of the *Stratix II GX Device Handbook*. - (5) Stratix II GX transceivers meet CEI jitter generation specification of 0.3 UI for a V<sub>OD</sub> range of 400 mV to 1000 mV. - (6) The Sinusoidal Jitter Tolerance Mask is defined only for low voltage (LV) variant of CPRI. - (7) The jitter numbers for SONET/SDH are compliant to the GR-253-CORE Issue 3 Specification. - (8) The jitter numbers for Fibre Channel are compliant to the FC-PI-4 Specification revision 6.10. - (9) The jitter numbers for XAUI are compliant to the IEEE802.3ae-2002 Specification. - (10) The jitter numbers for PCI Express are compliant to the PCIe Base Specification 2.0. - (11) The jitter numbers for Serial RapidIO are compliant to the RapidIO Specification 1.3. - (12) The jitter numbers for GIGE are compliant to the IEEE802.3-2002 Specification. - (13) The jitter numbers for HiGig are compliant to the IEEE802.3ae-2002 Specification. - (14) The jitter numbers for (OIF) CEI are compliant to the OIF-CEI-02.0 Specification. - (15) The jitter numbers for CPRI are compliant to the CPRI Specification V2.1. - (16) The HD-SDI and 3G-SDI jitter numbers are compliant to the SMPTE292M and SMPTE424M Specifications. - (17) The Fibre Channel transmitter jitter generation numbers are compliant to the specification at $\beta_T$ interoperability point. - (18) The Fibre Channel receiver jitter tolerance numbers are compliant to the specification at $\beta_R$ interoperability point. Table 4–20 provides information on recommended input clock jitter for each mode. | Table 4–20. R | Recommended li | nput Clock Jitte | r (Part 1 of 2) | | | | |---------------|------------------------------------------------------|------------------|--------------------------|------------------------------------------|-----------------------------------------|--------------------------------------| | Mode | Reference Clock (MHz) Reference LVPECL X( Type/Mode | | Frequency<br>Range (MHz) | RMS Jitter<br>(12 kHz to 20<br>MHz) (ps) | Period Jitter<br>(Peak to<br>Peak) (ps) | Phase Noise<br>at 1 MHz<br>(dB c/Hz) | | PCI-E | 100 | VCC6-Q/R | 10 to 270 | 0.3 | 23 | -149.9957 | | (OIF) CEI | 156.25 | VCC6-Q/R | 10 to 270 | 0.3 | 23 | -146.2169 | | PHY | 622.08 | VCC6-Q | 270 to 800 | 2 | 30 | Not available | | GIGE | 62.5 | VCC6-Q/R | 10 to 270 | 0.3 | 23 | -149.9957 | | | 125 | VCC6-Q/R | 10 to 270 | 0.3 | 23 | -146.9957 | | XAUI | 156.25 | VCC6-Q/R | 10 to 270 | 0.3 | 23 | -146.2169 | Figures 4–6 and 4–7 show receiver input and transmitter output waveforms, respectively, for all differential I/O standards (LVDS and LVPECL). Figure 4-6. Receiver Input Waveforms for Differential I/O Standards # Single-Ended Waveform Positive Channel (p) = $V_{IH}$ $V_{CM}$ Negative Channel (n) = $V_{IL}$ Ground #### **Differential Waveform** Figure 4–7. Transmitter Output Waveforms for Differential I/O Standards #### Single-Ended Waveform #### Differential Waveform | Table 4-4 | 16. 1.8-V HSTL Class II Specif | <i>lications</i> | | | | | |----------------------|--------------------------------|--------------------------------|-------------------------|---------|------------------------|------| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | $V_{CCIO}$ | Output supply voltage | | 1.71 | 1.80 | 1.89 | ٧ | | $V_{REF}$ | Input reference voltage | | 0.85 | 0.90 | 0.95 | ٧ | | V <sub>TT</sub> | Termination voltage | | 0.85 | 0.90 | 0.95 | ٧ | | V <sub>IH</sub> (DC) | DC high-level input voltage | | V <sub>REF</sub> + 0.1 | | | ٧ | | V <sub>IL</sub> (DC) | DC low-level input voltage | | -0.3 | | V <sub>REF</sub> - 0.1 | ٧ | | V <sub>IH</sub> (AC) | AC high-level input voltage | | V <sub>REF</sub> + 0.2 | | | ٧ | | V <sub>IL</sub> (AC) | AC low-level input voltage | | | | V <sub>REF</sub> - 0.2 | ٧ | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = 16 mA (1) | V <sub>CCIO</sub> - 0.4 | | | ٧ | | V <sub>OL</sub> | Low-level output voltage | $I_{OH} = -16 \text{ mA } (1)$ | | | 0.4 | ٧ | #### Note to Table 4–46: (1) This specification is supported across all the programmable drive settings available for this I/O standard as shown in the *Stratix II GX Architecture* chapter in volume 1 of the *Stratix II GX Device Handbook*. | Table 4-4 | 7. 1.8-V HSTL Class I and II D | Oifferential Specific | ations | | | | |-----------------------|-------------------------------------|-----------------------|---------|---------|---------|------| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | V <sub>CCIO</sub> | I/O supply voltage | | 1.71 | 1.80 | 1.89 | V | | V <sub>DIF</sub> (DC) | DC input differential voltage | | 0.2 | | | ٧ | | V <sub>CM</sub> (DC) | DC common mode input voltage | | 0.78 | | 1.12 | ٧ | | V <sub>DIF</sub> (AC) | AC differential input voltage | | 0.4 | | | V | | V <sub>OX</sub> (AC) | AC differential cross point voltage | | 0.68 | | 0.9 | ٧ | | Table 4-55 | 5. Stratix II GX Pei | rformance | Notes (Pa | rt 3 of 3) | Note (1, | ) | | | | |-----------------------------|----------------------------------------|-----------|-------------------------------|---------------|--------------------------|-----------------------------|-------------------|---------------------------|-------| | | | Re | esources Us | ed | | Pe | rformance | | | | Арр | olications | ALUTs | TriMatrix<br>Memory<br>Blocks | DSP<br>Blocks | -3 Speed<br>Grade<br>(2) | -3<br>Speed<br>Grade<br>(3) | -4 Speed<br>Grade | Speed Grade 271.73 313.47 | Units | | TriMatrix<br>Memory | Single port RAM<br>64K x 9 bit | 0 | 1 | 0 | 364.96 | 347.22 | 325.73 | 271.73 | MHz | | MegaRAM<br>block<br>(cont.) | Simple<br>dual-port RAM<br>64K x 9 bit | 0 | 1 | 0 | 420.16 | 400.0 | 375.93 | 313.47 | MHz | | | True dual-port<br>RAM 64K x 9 bit | 0 | 1 | 0 | 359.71 | 342.46 | 322.58 | 268.09 | MHz | | DSP<br>block | 9 x 9-bit<br>multiplier (5) | 0 | 0 | 1 | 430.29 | 409.16 | 385.2 | 320.1 | MHz | | | 18 x 18-bit<br>multiplier (5) | 0 | 0 | 1 | 410.17 | 390.01 | 367.1 | 305.06 | MHz | | | 18 x 18-bit<br>multiplier (7) | 0 | 0 | 1 | 450.04 | 428.08 | 403.22 | 335.12 | MHz | | | 36 x 36-bit<br>multiplier (5) | 0 | 0 | 1 | 250.0 | 238.15 | 224.01 | 186.6 | MHz | | | 36 x 36-bit<br>multiplier (6) | 0 | 0 | 1 | 410.17 | 390.01 | 367.1 | 305.06 | MHz | | | 18-bit, 4-tap FIR filter | 0 | 0 | 1 | 410.17 | 390.01 | 367.1 | 305.06 | MHz | #### Notes to Table 4-55: - (1) These design performance numbers were obtained using the Quartus II software. - (2) This column refers to -3 speed grades for EP2SGX30, EP2SGX60, and EP2SGX90 devices. - (3) This column refers to -3 speed grades for EP2SGX130 devices. - (4) This application uses registered inputs and outputs. - (5) This application uses registered multiplier input and output stages within the DSP block. - (6) This application uses registered multiplier input, pipeline, and output stages within the DSP block. - (7) This application uses registered multiplier inputs with outputs of the multiplier stage feeding the accumulator or subtractor within the DSP block. | Symbol | Parameter | | peed<br>le <i>(2)</i> | | peed<br>e <i>(3)</i> | | peed<br>ade | -5 Sp<br>Gra | | Unit | |--------------------------|---------------------------------------------------|------|-----------------------|------|----------------------|------|-------------|--------------|------|------| | • | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>MEGABESU</sub> | Byte enable setup time before clock | -9 | | -10 | | -11 | | -13 | | ps | | t <sub>MEGABEH</sub> | Byte enable hold time after clock | 39 | | 40 | | 43 | | 52 | | ps | | t <sub>MEGADATAASU</sub> | A port data setup time before clock | 50 | | 52 | | 55 | | 67 | | ps | | t <sub>MEGADATAAH</sub> | A port data hold time after clock | 243 | | 255 | | 271 | | 325 | | ps | | t <sub>MEGAADDRASU</sub> | A port address setup time before clock | 589 | | 618 | | 657 | | 789 | | ps | | t <sub>MEGAADDRAH</sub> | A port address hold time after clock | -347 | | -365 | | -388 | | -465 | | ps | | t <sub>MEGADATABSU</sub> | B port setup time before clock | 50 | | 52 | | 55 | | 67 | | ps | | t <sub>MEGADATABH</sub> | B port hold time after clock | 243 | | 255 | | 271 | | 325 | | ps | | t <sub>MEGAADDRBSU</sub> | B port address setup time before clock | 589 | | 618 | | 657 | | 789 | | ps | | t <sub>MEGAADDRBH</sub> | B port address hold time after clock | -347 | | -365 | | -388 | | -465 | | ps | | t <sub>MEGADATACO1</sub> | Clock-to-output delay when using output registers | 480 | 715 | 480 | 749 | 480 | 797 | 480 | 957 | ps | | t <sub>MEGADATACO2</sub> | Clock-to-output delay without output registers | 1950 | 2899 | 1950 | 3042 | 1950 | 3235 | 1950 | 3884 | ps | | t <sub>MEGACLKL</sub> | Minimum clock low time | 1250 | | 1312 | | 1395 | | 1675 | | ps | | t <sub>MEGACLKH</sub> | Minimum clock high time | 1250 | | 1312 | | 1395 | | 1675 | | ps | | t <sub>MEGACLR</sub> | Minimum clear pulse width | 144 | | 151 | | 160 | | 192 | | ps | <sup>(1)</sup> The M512 block $f_{MAX}$ obtained using the Quartus II software does not necessarily equal to 1/TMEGARC. <sup>(2)</sup> This column refers to -3 speed grades for EP2SGX30, EP2SGX60, and EP2SGX90 devices. <sup>(3)</sup> This column refers to –3 speed grades for EP2SGX130 devices. | Table 4–86. Stratix II GX I/O Output Delay for Column Pins (Part 1 of 7) | | | | | | | | | |--------------------------------------------------------------------------|-------------------|------------------|------------------------------------------|-----------------------|-----------------------|-------------------|-------------------|------| | I/O Standard | Drive<br>Strength | Parameter | Fast Corner<br>Industrial/<br>Commercial | -3 Speed<br>Grade (3) | -3 Speed<br>Grade (4) | -4 Speed<br>Grade | -5 Speed<br>Grade | Unit | | LVTTL | 4 mA | t <sub>OP</sub> | 1236 | 2351 | 2467 | 2624 | 2820 | ps | | | | t <sub>DIP</sub> | 1258 | 2417 | 2537 | 2698 | 2910 | ps | | | 8 mA | t <sub>OP</sub> | 1091 | 2036 | 2136 | 2272 | 2448 | ps | | | | t <sub>DIP</sub> | 1113 | 2102 | 2206 | 2346 | 2538 | ps | | | 12 mA | t <sub>OP</sub> | 1024 | 2036 | 2136 | 2272 | 2448 | ps | | | | t <sub>DIP</sub> | 1046 | 2102 | 2206 | 2346 | 2538 | ps | | | 16 mA | t <sub>OP</sub> | 998 | 1893 | 1986 | 2112 | 2279 | ps | | | | t <sub>DIP</sub> | 1020 | 1959 | 2056 | 2186 | 2369 | ps | | | 20 mA | t <sub>OP</sub> | 976 | 1787 | 1875 | 1994 | 2154 | ps | | | | t <sub>DIP</sub> | 998 | 1853 | 1945 | 2068 | 2244 | ps | | | 24 mA (1) | t <sub>OP</sub> | 969 | 1788 | 1876 | 1995 | 2156 | ps | | | | t <sub>DIP</sub> | 991 | 1854 | 1946 | 2069 | 2246 | ps | | LVCMOS | 4 mA | t <sub>OP</sub> | 1091 | 2036 | 2136 | 2272 | 2448 | ps | | | | t <sub>DIP</sub> | 1113 | 2102 | 2206 | 2346 | 2538 | ps | | | 8 mA | t <sub>OP</sub> | 999 | 1786 | 1874 | 1993 | 2153 | ps | | | | t <sub>DIP</sub> | 1021 | 1852 | 1944 | 2067 | 2243 | ps | | | 12 mA | t <sub>OP</sub> | 971 | 1720 | 1805 | 1919 | 2075 | ps | | | | t <sub>DIP</sub> | 993 | 1786 | 1875 | 1993 | 2165 | ps | | | 16 mA | t <sub>OP</sub> | 978 | 1693 | 1776 | 1889 | 2043 | ps | | | | t <sub>DIP</sub> | 1000 | 1759 | 1846 | 1963 | 2133 | ps | | | 20 mA | t <sub>OP</sub> | 965 | 1677 | 1759 | 1871 | 2025 | ps | | | | t <sub>DIP</sub> | 987 | 1743 | 1829 | 1945 | 2115 | ps | | | 24 mA (1) | t <sub>OP</sub> | 954 | 1659 | 1741 | 1851 | 2003 | ps | | | | t <sub>DIP</sub> | 976 | 1725 | 1811 | 1925 | 2093 | ps | | Table 4–105. Maximum DCD for DDIO Output on Column I/O Pins With PLL in the Clock Path (Part 2 of 2) | | | | | | | | |------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------|----|--|--|--|--| | Maximum DCD (ps) for<br>Column DDIO Output I/O | Stratix II GX Devices (PLL Output Feeding DDIO) | | | | | | | | Standard | -3 Device | -4 and -5 Device | | | | | | | 1.2-V HSTL | 155 | 155 | ps | | | | | | LVPECL | 180 | 180 | ps | | | | | ## High-Speed I/O Specifications Table 4–106 provides high-speed timing specifications definitions. | Table 4–106. High-Speed Timing Specifications and Definitions | | | | | |---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | High-Speed Timing Specifications | Definitions | | | | | t <sub>C</sub> | High-speed receiver/transmitter input and output clock period. | | | | | f <sub>HSCLK</sub> | High-speed receiver/transmitter input and output clock frequency. | | | | | J | Deserialization factor (width of parallel data bus). | | | | | W | PLL multiplication factor. | | | | | t <sub>RISE</sub> | Low-to-high transmission time. | | | | | t <sub>FALL</sub> | High-to-low transmission time. | | | | | Timing unit interval (TUI) | The timing budget allowed for skew, propagation delays, and data sampling window. (TUI = $1/(\text{Receiver Input Clock Frequency} \times \text{Multiplication Factor}) = t_{\text{C}}/w$ ). | | | | | f <sub>IN</sub> | Fast PLL input clock frequency | | | | | f <sub>HSDR</sub> | Maximum/minimum LVDS data transfer rate (f <sub>HSDR</sub> = 1/TUI), non-DPA. | | | | | fhsdrdpa | Maximum/minimum LVDS data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA. | | | | | Channel-to-channel skew (TCCS) | The timing difference between the fastest and the slowest output edges including $t_{\rm CO}$ variation and clock skew across channels driven by the same fast PLL. The clock is included in the TCCS measurement. | | | | | Sampling window (SW) | The period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window. | | | | | Input jitter | Peak-to-peak input jitter on high-speed PLLs. | | | | | Output jitter | Peak-to-peak output jitter on high-speed PLLs. | | | | | t <sub>DUTY</sub> | Duty cycle on high-speed transmitter output clock. | | | | | t <sub>LOCK</sub> | Lock time for high-speed transmitter and receiver PLLs. | | | |