

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

EXF

| Product Status                  | Obsolete                                                   |
|---------------------------------|------------------------------------------------------------|
| Core Processor                  | PowerPC e300c4s                                            |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                             |
| Speed                           | 400MHz                                                     |
| Co-Processors/DSP               | Security; SEC 3.0                                          |
| RAM Controllers                 | DDR, DDR2                                                  |
| Graphics Acceleration           | No                                                         |
| Display & Interface Controllers | -                                                          |
| Ethernet                        | 10/100/1000Mbps (2)                                        |
| SATA                            | SATA 3Gbps (2)                                             |
| USB                             | USB 2.0 + PHY (1)                                          |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                           |
| Operating Temperature           | 0°C ~ 125°C (TA)                                           |
| Security Features               | Cryptography, Random Number Generator                      |
| Package / Case                  | 689-BBGA Exposed Pad                                       |
| Supplier Device Package         | 689-TEPBGA II (31x31)                                      |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8377evragd |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

There are two I<sup>2</sup>C controllers. These synchronous, multi-master buses can be connected to additional devices for expansion and system development.

The DUART supports full-duplex operation and is compatible with the PC16450 and PC16550 programming models. 16-byte FIFOs are supported for both the transmitter and the receiver.

The main component of the enhanced local bus controller (eLBC) is its memory controller, which provides a seamless interface to many types of memory devices and peripherals. The memory controller is responsible for controlling eight memory banks shared by a NAND Flash control machine (FCM), a general-purpose chip-select machine (GPCM), and up to three user-programmable machines (UPMs). As such, it supports a minimal glue logic interface to SRAM, EPROM, NOR Flash EPROM, NAND Flash, EPROM, burstable RAM, regular DRAM devices, extended data output DRAM devices, and other peripherals. The eLBC external address latch enable (LALE) signal allows multiplexing of addresses with data signals to reduce the device pin count.

The enhanced local bus controller also includes a number of data checking and protection features, such as data parity generation and checking, write protection, and a bus monitor to ensure that each bus cycle is terminated within a user-specified period. The local bus can operate at up to 133 MHz.

The system timers include the following features: periodic interrupt timer, real time clock, software watchdog timer, and two general-purpose timer blocks.

# 1.8 Security Engine

The optional security engine is optimized to handle all the algorithms associated with IPSec, IEEE 802.11i, and iSCSI. The security engine contains one crypto-channel, a controller, and a set of crypto execution units (EUs). The execution units are as follows:

- Data encryption standard execution unit (DEU), supporting DES and 3DES
- Advanced encryption standard unit (AESU), supporting AES
- Message digest execution unit (MDEU), supporting MD5, SHA1, SHA-256, and HMAC with any algorithm
- One crypto-channel supporting multi-command descriptor chains

# 1.9 PCI Controller

The PCI controller includes the following features:

- PCI Specification Revision 2.3 compatible
- Single 32-bit data PCI interface operates at up to 66 MHz
- PCI 3.3-V compatible (not 5-V compatible)
- Support for host and agent modes
- On-chip arbitration, supporting 5 external masters on PCI
- Selectable hardware-enforced coherency

# 1.12 Enhanced Secured Digital Host Controller (eSDHC)

The enhanced SD host controller (eSDHC) has the following features:

- Conforms to SD Host Controller Standard Specification, Rev 2.0 with Test Event register support.
- Compatible with the MMC System Specification, Rev 4.0
- Compatible with the *SD Memory Card Specification, Rev 2.0*, and supports High Capacity SD memory cards
- Compatible with the SDIO Card Specification Rev, 1.2
- Designed to work with SD Memory, miniSD Memory, SDIO, miniSDIO, SD Combo, MMC, MMC*plus*, MMC 4x, and RS-MMC cards
- SD bus clock frequency up to 50 MHz
- Supports 1-/4-bit SD and SDIO modes, 1-/4-bit MMC modes
- Supports internal DMA capabilities

# 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the chip. The device is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

# 2.1 **Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

### 2.1.1 Absolute Maximum Ratings

This table provides the absolute maximum ratings.

| Table 2. Absolute | Maximum | Ratings <sup>1</sup> |
|-------------------|---------|----------------------|
|-------------------|---------|----------------------|

| Characteristic                                                                          | Symbol                           | Max Value                    | Unit | Note |
|-----------------------------------------------------------------------------------------|----------------------------------|------------------------------|------|------|
| Core supply voltage                                                                     | V <sub>DD</sub>                  | -0.3 to 1.1                  | V    | _    |
| PLL supply voltage (e300 core, eLBC, and system)                                        | AV <sub>DD</sub>                 | -0.3 to 1.1                  | V    | _    |
| DDR1 and DDR2 DRAM I/O voltage                                                          | GV <sub>DD</sub>                 | –0.3 to 2.75<br>–0.3 to 1.98 | V    | —    |
| Three-speed Ethernet I/O, MII management voltage                                        | LV <sub>DD</sub> [1,2]           | -0.3 to 3.63                 | V    | —    |
| PCI, DUART, system control and power management, I <sup>2</sup> C, and JTAG I/O voltage | OV <sub>DD</sub>                 | -0.3 to 3.63                 | V    | —    |
| Local bus                                                                               | LBV <sub>DD</sub>                | –0.3 to 3.63                 | V    | —    |
| SerDes                                                                                  | L[1,2]_ <i>n</i> V <sub>DD</sub> | –0.3 to 1.1                  | V    | 6    |

|                   | Characteristic                                                                             | Symbol            | Max Value                         | Unit | Note    |
|-------------------|--------------------------------------------------------------------------------------------|-------------------|-----------------------------------|------|---------|
| Input voltage     | DDR DRAM signals                                                                           | MV <sub>IN</sub>  | –0.3 to (GV <sub>DD</sub> + 0.3)  | V    | 2, 4    |
|                   | DDR DRAM reference                                                                         | MV <sub>REF</sub> | –0.3 to (GV <sub>DD</sub> + 0.3)  | V    | 2, 4    |
|                   | Three-speed Ethernet signals                                                               | LV <sub>IN</sub>  | –0.3 to (LV <sub>DD</sub> + 0.3)  | V    |         |
|                   | PCI, DUART, CLKIN, system control and power management, I <sup>2</sup> C, and JTAG signals | OV <sub>IN</sub>  | –0.3 to (OV <sub>DD</sub> + 0.3)  | V    | 3, 4, 5 |
|                   | Local Bus                                                                                  | LB <sub>IN</sub>  | –0.3 to (LBV <sub>DD</sub> + 0.3) | V    | _       |
| Storage temperatu | re range                                                                                   | T <sub>STG</sub>  | –55 to 150                        | °C   | _       |

Table 2. Absolute Maximum Ratings<sup>1</sup> (continued)

Notes:

- 1. Functional and tested operating conditions are given in Table 3. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- 2. Caution: MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. Caution: OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. (M,O)V<sub>IN</sub> and MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2.
- 5. Overshoot/undershoot by OV<sub>IN</sub> on the PCI interface does not comply to the PCI Electrical Specification for 3.3-V operation, as shown in Figure 2.
- 6. L[1,2]\_nV<sub>DD</sub> includes SDAV<sub>DD\_0</sub>, XCOREV<sub>DD</sub>, and XPADV<sub>DD</sub> power inputs.

### 2.1.2 Power Supply Voltage Specification

This table provides recommended operating conditions for the device. Note that the values in this table are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed.

| Characteristic                                                   |                                     | Symbol                          | Recommended<br>Value                              | Unit | Note |
|------------------------------------------------------------------|-------------------------------------|---------------------------------|---------------------------------------------------|------|------|
| Core supply voltage                                              | up to 667 MHz                       | V <sub>DD</sub>                 | 1.0 ± 50 mV                                       | V    | 1    |
|                                                                  | 800 MHz                             |                                 | 1.05 ± 50 mV                                      | V    | 1    |
| PLL supply voltage (e300 core, eLBC and system)                  | up to 667 MHz                       | AV <sub>DD</sub>                | 1.0 ± 50 mV                                       | V    | 1, 2 |
|                                                                  | 800 MHz                             |                                 | 1.05 ± 50 mV                                      | V    | 1, 2 |
| DDR1 and DDR2 DRAM I/O voltage                                   | GV <sub>DD</sub>                    | 2.5 V ± 125 mV<br>1.8 V ± 90 mV | V                                                 | 1    |      |
| Three-speed Ethernet I/O, MII management volta                   | age                                 | LV <sub>DD</sub> [1,2]          | 3.3 V ± 165 mV<br>2.5 V ± 125 mV                  | V    | _    |
| PCI, local bus, DUART, system control and power JTAG I/O voltage | r management, I <sup>2</sup> C, and | OV <sub>DD</sub>                | 3.3 V ± 165 mV                                    | V    | 1    |
| Local Bus                                                        |                                     | LBV <sub>DD</sub>               | 1.8 V ± 90 mV<br>2.5 V ± 125 mV<br>3.3 V ± 165 mV | V    |      |

**Table 3. Recommended Operating Conditions** 

| Characteristic              | Symbol               | Recommended<br>Value             | Unit                                                    | Note |      |
|-----------------------------|----------------------|----------------------------------|---------------------------------------------------------|------|------|
| SerDes                      | up to 667 MHz        | L[1,2]_ <i>n</i> V <sub>DD</sub> | 1.0 ± 50 mV                                             | ۷    | 1, 3 |
|                             | 800 MHz              |                                  | 1.05 V ± 50 mV                                          | V    | 1, 3 |
| Operating temperature range | commerical           | T <sub>a</sub><br>T <sub>j</sub> | T <sub>a</sub> =0 (min)—<br>T <sub>j</sub> =125 (max)   | °C   | _    |
|                             | extended temperature | T <sub>a</sub><br>T <sub>j</sub> | T <sub>a</sub> =–40 (min)—<br>T <sub>j</sub> =125 (max) | °C   | _    |

### Table 3. Recommended Operating Conditions (continued)

#### Notes:

- 1. GV<sub>DD</sub>, OV<sub>DD</sub>, AV<sub>DD</sub>, and V<sub>DD</sub> must track each other and must vary in the same direction—either in the positive or negative direction.
- 2. AV<sub>DD</sub> is the input to the filter discussed in Section 25.1, "PLL Power Supply Filtering," and is not necessarily the voltage at the AVDD pin.
- 3.  $L[1,2]_nV_{DD}$ , SDAV<sub>DD\_0</sub>, XCOREV<sub>DD</sub>, and XPADV<sub>DD</sub> power inputs.

This figure shows the undershoot and overshoot voltages at the interfaces of the device.



### Note:

1. Note that  $t_{\mbox{interface}}$  refers to the clock period associated with the bus clock interface. 2. Note that with the PCI overshoot allowed (as specified above), the device does not fully comply with the maximum AC ratings and device protection guideline outlined in the PCI Rev. 2.3 Specification (Section 4.2.2.3).

### Figure 2. Overshoot/Undershoot Voltage for $GV_{DD}/LV_{DD}/OV_{DD}/LBV_{DD}$

| Parameter                                           | Symbol          | Min | Мах | Unit |
|-----------------------------------------------------|-----------------|-----|-----|------|
| Low-level output voltage,<br>$I_{OL} = 100 \ \mu A$ | V <sub>OL</sub> | _   | 0.2 | V    |
| Input current,<br>(0 $V \leq V_{IN} \leq OV_{DD}$ ) | I <sub>IN</sub> | —   | ±30 | μΑ   |

### Table 22. DUART DC Electrical Characteristics (continued)

Note: The symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 2.

## 7.2 DUART AC Electrical Specifications

this table provides the AC timing parameters for the DUART interface of the device.

### Table 23. DUART AC Timing Specifications

| Parameter         | Value       | Unit | Note |
|-------------------|-------------|------|------|
| Minimum baud rate | 256         | baud | —    |
| Maximum baud rate | > 1,000,000 | baud | 1    |
| Oversample rate   | 16          | _    | 2    |

### Notes:

1. Actual attainable baud rate will be limited by the latency of interrupt processing.

2. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

# 8 Ethernet: Enhanced Three-Speed Ethernet (eTSEC)

This section provides the AC and DC electrical characteristics for the enhanced three-speed Ethernet controller.

### 8.1 Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RGMII/RTBI/RMII DC Electrical Characteristics

The electrical characteristics specified here apply to media independent interface (MII), reduced gigabit media independent interface (RGMII), reduced ten-bit interface (RTBI), reduced media independent interface (RMII) signals, management data input/output (MDIO) and management data clock (MDC).

The MII and RMII interfaces are defined for 3.3 V, while the RGMII and RTBI interfaces can be operated at 2.5 V. The RGMII and RTBI interfaces follow the *Reduced Gigabit Media-Independent Interface* (*RGMII*) Specification Version 1.3. The RMII interface follows the *RMII Consortium RMII Specification Version 1.2*.

### 8.2.1.2 MII Receive AC Timing Specifications

This table provides the MII receive AC timing specifications.

### **Table 27. MII Receive AC Timing Specifications**

At recommended operating conditions with  $\text{LV}_{\text{DD}}$  of 3.3 V  $\pm$  5%.

| Parameter                                   | Symbol <sup>1</sup>                 | Min  | Typical | Мах | Unit |
|---------------------------------------------|-------------------------------------|------|---------|-----|------|
| Input low voltage                           | V <sub>IL</sub>                     | _    | —       | 0.7 | V    |
| Input high voltage                          | V <sub>IH</sub>                     | 1.9  | —       | —   | V    |
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub>                    | _    | 400     | —   | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub>                    | _    | 40      | —   | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35   | —       | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                 | 10.0 | —       | —   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                 | 10.0 | —       | —   | ns   |
| RX_CLK clock rise time (20%–80%)            | t <sub>MRXR</sub>                   | 1.0  | —       | 4.0 | ns   |
| RX_CLK clock fall time (80%-20%)            | t <sub>MRXF</sub>                   | 1.0  | —       | 4.0 | ns   |

#### Note:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub>

(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

This figure provides the AC test load for eTSEC.



Figure 8. eTSEC AC Test Load

| Parameter              | Conditions                |                                      | Symbol            | Min   | Мах                     | Unit |
|------------------------|---------------------------|--------------------------------------|-------------------|-------|-------------------------|------|
| Supply voltage (3.3 V) | —                         |                                      | LV <sub>DD1</sub> | 3.135 | 3.465                   | V    |
| Output high voltage    | I <sub>OH</sub> = -1.0 mA | LV <sub>DD1</sub> = Min              | V <sub>OH</sub>   | 2.10  | LV <sub>DD1</sub> + 0.3 | V    |
| Output low voltage     | I <sub>OL</sub> = 1.0 mA  | LV <sub>DD1</sub> = Min              | V <sub>OL</sub>   | GND   | 0.50                    | V    |
| Input high voltage     |                           |                                      | V <sub>IH</sub>   | 2.00  | —                       | V    |
| Input low voltage      | -                         | _                                    | V <sub>IL</sub>   | —     | 0.80                    | V    |
| Input high current     | LV <sub>DD1</sub> = Max   | V <sub>IN</sub> <sup>1</sup> = 2.1 V | I <sub>IH</sub>   | —     | 30                      | μA   |
| Input low current      | LV <sub>DD1</sub> = Max   | V <sub>IN</sub> = 0.5 V              | Ι <sub>ΙL</sub>   | -600  | —                       | μA   |

Table 32. MII Management DC Electrical Characteristics When Powered at 3.3 V

### 8.3.2 MII Management AC Electrical Specifications

This table provides the MII management AC timing specifications.

Table 33. MII Management AC Timing Specifications

| Parameter                  | Symbol <sup>1</sup> | Min                                | Typical | Мах                                     | Unit | Note |
|----------------------------|---------------------|------------------------------------|---------|-----------------------------------------|------|------|
| MDC frequency              | f <sub>MDC</sub>    | —                                  | 2.5     | —                                       | MHz  | 2    |
| MDC period                 | t <sub>MDC</sub>    | 80                                 | _       | 400                                     | ns   |      |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 32                                 | _       | _                                       | ns   |      |
| MDC to MDIO valid          | t <sub>MDKHDV</sub> | $2 \times (t_{plb\_clk} \times 8)$ | —       | —                                       | ns   | 4    |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | 10                                 | —       | $2 \times (t_{\text{plb}clk} \times 8)$ | ns   | 2, 4 |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 5                                  | —       | —                                       | ns   |      |
| MDIO to MDC hold time      | t <sub>MDDXKH</sub> | 0                                  | —       | —                                       | ns   | _    |
| MDC rise time (20%-80%)    | t <sub>MDCR</sub>   | —                                  | —       | 10                                      | ns   | 3    |
| MDC fall time (80%–20%)    | t <sub>MDCF</sub>   | _                                  | —       | 10                                      | ns   | 3    |

Notes:

 The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2. This parameter is dependent on the system clock speed.

3. Guaranteed by design.

4. t<sub>plb\_clk</sub> is the platform (CSB) clock divided according to the SCCR[TSEC1CM].

### Table 38. Local Bus DC Electrical Characteristics (LBV<sub>DD</sub> = 1.8 V)

At recommended operating conditions with  $LBV_{DD} = 1.8$  V.

| Parameter            | Conditions                     |                         | Symbol            | Min                      | Мах                     | Unit |
|----------------------|--------------------------------|-------------------------|-------------------|--------------------------|-------------------------|------|
| Supply voltage 1.8 V | —                              |                         | LBV <sub>DD</sub> | 1.71                     | 1.89                    | V    |
| Output high voltage  | I <sub>OH</sub> = -1.0 mA      | LBV <sub>DD</sub> = Min | V <sub>OH</sub>   | LBV <sub>DD</sub> - 0.45 | —                       | V    |
| Output low voltage   | I <sub>OL</sub> = 1.0 mA       | LBV <sub>DD</sub> = Min | V <sub>OL</sub>   | —                        | 0.45                    | V    |
| Input high voltage   | _                              | LBV <sub>DD</sub> = Min | V <sub>IH</sub>   | $0.65 	imes LBV_{DD}$    | LBV <sub>DD</sub> + 0.3 | V    |
| Input low voltage    | _                              | LBV <sub>DD</sub> = Min | V <sub>IL</sub>   | -0.3                     | $0.35 	imes LBV_{DD}$   | V    |
| Input high current   | $V_{IN}^{1} = LBV_{DD}$        |                         | I <sub>IH</sub>   | —                        | 10                      | μA   |
| Input low current    | V <sub>IN</sub> <sup>1</sup> = | = GND                   | ١ <sub>IL</sub>   | -10                      | —                       | μA   |

# **10.2 Local Bus AC Electrical Specifications**

This table describes the general timing parameters of the local bus interface of the device when in PLL enable mode.

| Parameter                                                   | Symbol <sup>1</sup>  | Min | Max | Unit | Note |
|-------------------------------------------------------------|----------------------|-----|-----|------|------|
| Local bus cycle time                                        | t <sub>LBK</sub>     | 7.5 | 15  | ns   | 2    |
| Input setup to local bus clock (except LUPWAIT/LGTA)        | t <sub>LBIVKH</sub>  | 1.5 | —   | ns   | 3, 4 |
| Input hold from local bus clock                             | t <sub>LBIXKH</sub>  | 1.0 | —   | ns   | 3, 4 |
| LUPWAIT/LGTA input setup to local bus clock                 | t <sub>LBIVKH1</sub> | 1.5 | —   | ns   | 3, 4 |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT1</sub> | 1.5 | —   | ns   | 5    |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT2</sub> | 3   | —   | ns   | 6    |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT3</sub> | 2.5 | —   | ns   | 7    |
| Local bus clock to LALE rise                                | t <sub>LBKHLR</sub>  | —   | 4.5 | ns   | —    |
| Local bus clock to output valid (except LALE)               | t <sub>LBKHOV</sub>  | —   | 4.5 | ns   | 3    |

Table 39. Local Bus General Timing Parameters—PLL Enable Mode

| Parameter                                            | Symbol <sup>1</sup> | Min | Max | Unit | Note |
|------------------------------------------------------|---------------------|-----|-----|------|------|
| Local bus clock to output high impedance for LAD/LDP | t <sub>LBKHOZ</sub> | _   | 3.8 | ns   | 3, 8 |
| Output hold from local bus clock for LAD/LDP         | t <sub>LBKHOX</sub> | 1   |     | ns   | 3    |

### Table 39. Local Bus General Timing Parameters—PLL Enable Mode (continued)

Notes:

- The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the output (O) going invalid (X) or output hold time.
- 2. All timings are in reference to rising edge of LSYNC\_IN at LBV<sub>DD</sub>/2 and the 0.4 × LBV<sub>DD</sub> of the signal in question.
- 3. All signals are measured from LBV<sub>DD</sub>/2 of the rising/falling edge of LSYNC\_IN to  $0.5 \times LBV_{DD}$  of the signal in question. 4. Input timings are measured at the pin.
- 5. t<sub>LBOTOT1</sub> should be used when LBCR[AHD] is set and the load on LALE output pin is at least 10pF less than the load on LAD output pins.
- 6. t<sub>LBOTOT2</sub> should be used when LBCR[AHD] is not set and the load on LALE output pin is at least 10pF less than the load on LAD output pins.
- 7. t<sub>LBOTOT3</sub> should be used when LBCR[AHD] is not set and the load on LALE output pin equals to the load on LAD output pins.
- 8. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.



Figure 21. Local Bus Signals, Non-special Signals Only (PLL Bypass Mode)



Figure 23. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 2 (PLL Bypass Mode)



Figure 24. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 4 (PLL Enable Mode)

Due to the special implementation of the eSDHC, there are constraints regarding the clock and data signals propagation delay on the user board. The constraints are for minimum and maximum delays, as well as skew between the CLK and DAT/CMD signals.

In full speed mode, there is no need to add special delay on the data or clock signals. The user should make sure to meet the timing requirements as described further within this document.

If the system is designed to support both high-speed and full-speed cards, the high-speed constraints should be fulfilled. If the systems is designed to operate up to 25 MHz only, full-speed mode is recommended.

# 11.1 eSDHC DC Electrical Characteristics

This table provides the DC electrical characteristics for the eSDHC (SD/MMC) interface of the device.

| Parameter           | Symbol          | Condition                                               | Min                                  | Мах                    | Unit |
|---------------------|-----------------|---------------------------------------------------------|--------------------------------------|------------------------|------|
| Input high voltage  | V <sub>IH</sub> | _                                                       | $0.625 \times \text{OV}_{\text{DD}}$ | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | —                                                       | -0.3                                 | $0.25 	imes OV_{DD}$   | V    |
| Input current       | I <sub>IN</sub> | —                                                       | —                                    | ±30                    | μA   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = −100 uA,<br>at OV <sub>DD</sub> (min) | $0.75 	imes OV_{DD}$                 | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = +100 uA,<br>at OV <sub>DD</sub> (min) | —                                    | $0.125 \times OV_{DD}$ | V    |

Table 41. eSDHC interface DC Electrical Characteristics

# 11.2 eSDHC AC Timing Specifications (Full-Speed Mode)

This section describes the AC electrical specifications for the eSDHC (SD/MMC) interface of the device. This table provides the eSDHC AC timing specifications for full-speed mode as defined in Figure 27 and Figure 28.

### Table 42. eSDHC AC Timing Specifications for Full-Speed Mode

At recommended operating conditions  $OV_{DD} = 3.3 \text{ V} \pm 165 \text{ mV}$ .

| Parameter                                           | Symbol <sup>1</sup>                          | Min | Max | Unit | Note |
|-----------------------------------------------------|----------------------------------------------|-----|-----|------|------|
| SD_CLK clock frequency—full speed mode              | f <sub>SFSCK</sub>                           | 0   | 25  | MHz  | _    |
| SD_CLK clock cycle                                  | t <sub>SFSCK</sub>                           | 40  | _   | ns   |      |
| SD_CLK clock frequency—identification mode          | f <sub>SIDCK</sub>                           | 0   | 400 | KHz  |      |
| SD_CLK clock low time                               | t <sub>SFSCKL</sub>                          | 15  | _   | ns   | 2    |
| SD_CLK clock high time                              | t <sub>SFSCKH</sub>                          | 15  | _   | ns   | 2    |
| SD_CLK clock rise and fall times                    | t <sub>SFSCKR</sub> /<br>t <sub>SFSCKF</sub> | —   | 5   | ns   | 2    |
| Input setup times: SD_CMD, SD_DATx, SD_CD to SD_CLK | t <sub>SFSIVKH</sub>                         | 5   | _   | ns   | 2    |

| Parameter                                                                  | Symbol <sup>2</sup>                        | Min    | Мах     | Unit | Note |
|----------------------------------------------------------------------------|--------------------------------------------|--------|---------|------|------|
| JTAG external clock to output high impedance:<br>Boundary-scan data<br>TDO | t <sub>JTKLDZ</sub><br>t <sub>JTKLOZ</sub> | 2<br>2 | 19<br>9 | ns   | 5    |

 Table 45. JTAG AC Timing Specifications (Independent of CLKIN) <sup>1</sup> (continued)

Notes:

- 1. All outputs are measured from the midpoint voltage of the falling/rising edge of  $t_{TCLK}$  to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50  $\Omega$  load (see Figure 17). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.
- 2. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
- 4. Non-JTAG signal input timing with respect to t<sub>TCLK</sub>.
- 5. Non-JTAG signal output timing with respect to t<sub>TCLK</sub>.

This figure provides the AC test load for TDO and the boundary-scan outputs of the device.



Figure 32. AC Test Load for the JTAG Interface

This figure provides the JTAG clock input timing diagram.



VM = Midpoint Voltage (OVDD/2)

Figure 33. JTAG Clock Input Timing Diagram

This figure provides the  $\overline{\text{TRST}}$  timing diagram.



# 18 GPIO

This section describes the DC and AC electrical specifications for the GPIO of the chip.

## **18.1 GPIO DC Electrical Characteristics**

This table provides the DC electrical characteristics for the device GPIO.

### Table 65. GPIO DC Electrical Characteristics

This specification applies when operating at 3.3 V  $\pm$  165 mV supply.

| Parameter           | Condition                                                          | Symbol          | Min  | Мах                    | Unit |
|---------------------|--------------------------------------------------------------------|-----------------|------|------------------------|------|
| Output high voltage | I <sub>OH</sub> = -6.0 mA                                          | V <sub>OH</sub> | 2.4  | —                      | V    |
| Output low voltage  | I <sub>OL</sub> = 6.0 mA                                           | V <sub>OL</sub> | —    | 0.5                    | V    |
| Output low voltage  | I <sub>OL</sub> = 3.2 mA                                           | V <sub>OL</sub> | —    | 0.4                    | V    |
| Input high voltage  | —                                                                  | V <sub>IH</sub> | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | —                                                                  | V <sub>IL</sub> | -0.3 | 0.8                    | V    |
| Input current       | $0 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{OV}_{\text{DD}}$ | I <sub>IN</sub> | —    | ± 30                   | μA   |

## **18.2 GPIO AC Timing Specifications**

This table provides the GPIO input and output AC timing specifications.

| Table 66. | GPIO | Input AC | Timing | Specifications |
|-----------|------|----------|--------|----------------|
|-----------|------|----------|--------|----------------|

| Parameter                       | Symbol             | Min | Unit |
|---------------------------------|--------------------|-----|------|
| GPIO inputs—minimum pulse width | t <sub>PIWID</sub> | 20  | ns   |

### Notes:

- 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of SYS\_CLKIN. Timings are measured at the pin.
- GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any
  external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation.

This figure provides the AC test load for the GPIO.



Figure 47. GPIO AC Test Load

# 19 IPIC

This section describes the DC and AC electrical specifications for the external interrupt pins of the chip.

| Signal | Package Pin Number | Pin Type | Power Supply | Note |
|--------|--------------------|----------|--------------|------|
| MBA2   | МЗ                 | 0        | GVDD         |      |
| MCAS_B | W5                 | 0        | GVDD         | _    |
| MCK_B0 | H1                 | 0        | GVDD         |      |
| MCK_B1 | К1                 | 0        | GVDD         | _    |
| MCK_B2 | V1                 | 0        | GVDD         | _    |
| MCK_B3 | W2                 | 0        | GVDD         | _    |
| MCK_B4 | AA1                | 0        | GVDD         |      |
| MCK_B5 | AB2                | 0        | GVDD         |      |
| МСКО   | J1                 | 0        | GVDD         | _    |
| MCK1   | L1                 | 0        | GVDD         | _    |
| MCK2   | V2                 | 0        | GVDD         | _    |
| МСКЗ   | W1                 | 0        | GVDD         | _    |
| MCK4   | Y1                 | 0        | GVDD         | _    |
| MCK5   | AB1                | 0        | GVDD         | _    |
| MCKE0  | M4                 | 0        | GVDD         | 3    |
| MCKE1  | R5                 | 0        | GVDD         | 3    |
| MCS_B0 | W3                 | 0        | GVDD         | _    |
| MCS_B1 | P3                 | 0        | GVDD         | _    |
| MCS_B2 | T4                 | 0        | GVDD         | _    |
| MCS_B3 | R4                 | 0        | GVDD         |      |
| MDIC0  | AH8                | I/O      | GVDD         | 9    |
| MDIC1  | AJ8                | I/O      | GVDD         | 9    |
| MDM0   | B6                 | 0        | GVDD         | _    |
| MDM1   | B2                 | 0        | GVDD         | _    |
| MDM2   | E2                 | 0        | GVDD         | _    |
| MDM3   | E1                 | 0        | GVDD         | _    |
| MDM4   | Y6                 | 0        | GVDD         | _    |
| MDM5   | AC6                | 0        | GVDD         |      |
| MDM6   | AE6                | 0        | GVDD         |      |
| MDM7   | AJ4                | 0        | GVDD         |      |
| MDM8   | L6                 | 0        | GVDD         |      |
| MDQ0   | A8                 | I/O      | GVDD         | 11   |
| MDQ1   | A6                 | I/O      | GVDD         | 11   |

### Table 72. TePBGA II Pinout Listing (continued)

| Signal                                           | Package Pin Number | Pin Type | Power Supply | Note |
|--------------------------------------------------|--------------------|----------|--------------|------|
| TSEC2_RXD0/GPIO1[16]                             | AE28               | I/O      | LVDD2        | 16   |
| TSEC2_RXD1/GPIO1[15]                             | AE29               | I/O      | LVDD2        | 16   |
| TSEC2_RXD2/GPIO1[14]                             | AH26               | I/O      | LVDD2        | 16   |
| TSEC2_RXD3/GPIO1[13]                             | AH25               | I/O      | LVDD2        | 16   |
| TSEC2_TX_CLK/GPIO2[24]/<br>TSEC1_TMR_GCLK        | AG28               | I/O      | LVDD2        | 16   |
| TSEC2_TX_EN/GPIO1[12]/<br>TSEC1_TMR_ALARM2       | AJ26               | I/O      | LVDD2        | 16   |
| TSEC2_TX_ER/GPIO1[24]/<br>TSEC1_TMR_ALARM1       | AG26               | I/O      | LVDD2        | 16   |
| TSEC2_TXD0/GPIO1[20]                             | AH28               | I/O      | LVDD2        | 16   |
| TSEC2_TXD1/GPIO1[19]/<br>TSEC1_TMR_PP1           | AF27               | I/O      | LVDD2        | 16   |
| TSEC2_TXD2/GPIO1[18]/<br>TSEC1_TMR_PP2           | AJ28               | I/O      | LVDD2        | 16   |
| TSEC2_TXD3/GPIO1[17]/<br>TSEC1_TMR_PP3           | AF29               | I/O      | LVDD2        | 16   |
|                                                  | GPIO1 Interface    |          |              |      |
| GPIO1[0]/GTM1_TIN1/<br>GTM2_TIN2/DREQ0_B         | P25                | I/O      | OVDD         | —    |
| GPIO1[1]/GTM1_TGATE1_B/<br>GTM2_TGATE2_B/DACK0_B | N25                | I/O      | OVDD         | _    |
| GPIO1[2]/GTM1_TOUT1_B/<br>DDONE0_B               | N26                | I/O      | OVDD         | _    |
| GPIO1[3]/GTM1_TIN2/<br>GTM2_TIN1/DREQ1_B         | В9                 | I/O      | OVDD         | _    |
| GPIO1[4]/GTM1_TGATE2_B/<br>GTM2_TGATE1_B/DACK1_B | N29                | I/O      | OVDD         | _    |
| GPIO1[5]/GTM1_TOUT2_B/<br>GTM2_TOUT1_B/DDONE1_B  | M29                | I/O      | OVDD         | _    |
| GPIO1[6]/GTM1_TIN3/<br>GTM2_TIN4/DREQ2_B         | A9                 | I/O      | OVDD         | _    |
| GPIO1[7]/GTM1_TGATE3_B/<br>GTM2_TGATE4_B/DACK2_B | B10                | I/O      | OVDD         | —    |
| GPIO1[8]/GTM1_TOUT3_B/<br>DDONE2_B               | J26                | I/O      | OVDD         | —    |
| GPIO1[9]/GTM1_TIN4/<br>GTM2_TIN3/DREQ3_B         | J24                | I/O      | OVDD         | _    |

### Table 72. TePBGA II Pinout Listing (continued)

| Table 72 | . TePBGA | II Pinout | Listing | (continued) |
|----------|----------|-----------|---------|-------------|
|----------|----------|-----------|---------|-------------|

| Signal                                            | Package Pin Number  | Pin Type | Power Supply | Note |  |  |  |
|---------------------------------------------------|---------------------|----------|--------------|------|--|--|--|
| GPIO1[10]/GTM1_TGATE4_B/<br>GTM2_TGATE3_B/DACK3_B | J27                 | I/O      | OVDD         |      |  |  |  |
| GPIO1[11]/GTM1_TOUT4_B/<br>GTM2_TOUT3_B/DDONE3_B  | P24                 | I/O      | OVDD         | _    |  |  |  |
|                                                   | USB/GPIO2 Interface |          |              |      |  |  |  |
| USBDR_CLK/GPIO2[23]                               | AJ11                | I/O      | OVDD         |      |  |  |  |
| USBDR_DIR_DPPULLUP/<br>GPIO2[9]                   | AG12                | I/O      | OVDD         | _    |  |  |  |
| USBDR_NXT/GPIO2[8]                                | AJ10                | I/O      | OVDD         | _    |  |  |  |
| USBDR_PCTL0/GPIO2[11]/<br>SD_DAT2                 | AF10                | I/O      | OVDD         | —    |  |  |  |
| USBDR_PCTL1/GPIO2[22]/<br>SD_DAT3                 | AE9                 | I/O      | OVDD         | _    |  |  |  |
| USBDR_PWRFAULT/<br>GPIO2[10]/SD_DAT1              | AG13                | I/O      | OVDD         | _    |  |  |  |
| USBDR_STP_SUSPEND                                 | AH12                | 0        | OVDD         | 12   |  |  |  |
| USBDR_D0_ENABLEN/<br>GPIO2[0]                     | AG10                | I/O      | OVDD         | _    |  |  |  |
| USBDR_D1_SER_TXD/<br>GPIO2[1]                     | AF13                | I/O      | OVDD         | _    |  |  |  |
| USBDR_D2_VMO_SE0/<br>GPIO2[2]                     | AG11                | I/O      | OVDD         | _    |  |  |  |
| USBDR_D3_SPEED/GPIO2[3]                           | AH11                | I/O      | OVDD         | _    |  |  |  |
| USBDR_D4_DP/GPIO2[4]                              | AG9                 | I/O      | OVDD         | _    |  |  |  |
| USBDR_D5_DM/GPIO2[5]                              | AF9                 | I/O      | OVDD         | _    |  |  |  |
| USBDR_D6_SER_RCV/<br>GPIO2[6]                     | AH13                | I/O      | OVDD         |      |  |  |  |
| USBDR_D7_DRVVBUS/<br>GPIO2[7]                     | AH10                | I/O      | OVDD         | _    |  |  |  |
| I <sup>2</sup> C Interface                        |                     |          |              |      |  |  |  |
| IIC1_SCL                                          | C12                 | I/O      | OVDD         | 2    |  |  |  |
| IIC1_SDA                                          | B12                 | I/O      | OVDD         | 2    |  |  |  |
| IIC2_SCL                                          | A10                 | I/O      | OVDD         | 2    |  |  |  |
| IIC2_SDA                                          | A12                 | I/O      | OVDD         | 2    |  |  |  |
|                                                   | JTAG Interface      |          |              |      |  |  |  |
| ТСК                                               | B13                 | I        | OVDD         | —    |  |  |  |

| RCWLR[COREPLL] |      |   |                          | VOO District 1 |  |  |
|----------------|------|---|--------------------------|----------------|--|--|
| 0–1            | 2–5  | 6 | CORE_CIK : CSD_CIK RATIO |                |  |  |
| 01             | 0001 | 1 | 1.5:1                    | 4              |  |  |
| 10             | 0001 | 1 | 1.5:1                    | 8              |  |  |
| 00             | 0010 | 0 | 2:1                      | 2              |  |  |
| 01             | 0010 | 0 | 2:1                      | 4              |  |  |
| 10             | 0010 | 0 | 2:1                      | 8              |  |  |
| 00             | 0010 | 1 | 2.5:1                    | 2              |  |  |
| 01             | 0010 | 1 | 2.5:1                    | 4              |  |  |
| 10             | 0010 | 1 | 2.5:1                    | 8              |  |  |
| 00             | 0011 | 0 | 3:1                      | 2              |  |  |
| 01             | 0011 | 0 | 3:1                      | 4              |  |  |
| 10             | 0011 | 0 | 3:1                      | 8              |  |  |
| 00             | 0011 | 1 | 3.5:1                    | 2              |  |  |
| 01             | 0011 | 1 | 3.5:1                    | 4              |  |  |
| 10             | 0011 | 1 | 3.5:1                    | 8              |  |  |
| 00             | 0100 | 0 | 4:1                      | 2              |  |  |
| 01             | 0100 | 0 | 4:1                      | 4              |  |  |
| 10             | 0100 | 0 | 4:1                      | 8              |  |  |

Table 79. e300 Core PLL Configuration (continued)

Notes:

1. Core VCO frequency = Core frequency × VCO divider. Note that VCO divider has to be set properly so that the core VCO frequency is in the range of 800–1600 MHz.

# 23.3 Suggested PLL Configurations

This table shows suggested PLL configurations for different input clocks (LBCM = 0).

 Table 80. Example Clock Frequency Combinations

|                  |      |       |       |      |                           |                    |                                 | eLBC <sup>1</sup> |      |      |     | e3    | 00 Cor | e <sup>1</sup> |     |
|------------------|------|-------|-------|------|---------------------------|--------------------|---------------------------------|-------------------|------|------|-----|-------|--------|----------------|-----|
| Ref <sup>1</sup> | LBCM | DDRCM | SVCOD | SPMF | Sys<br>VCO <sup>1,2</sup> | CSB <sup>1,3</sup> | DDR data<br>rate <sup>1,4</sup> | /2                | /4   | /8   | × 1 | × 1.5 | ×2     | × 2.5          | × 3 |
| 25.0             | 0    | 1     | 2     | 5    | 500                       | 125                | 250                             | 62.5              | 31.3 | 15.6 |     |       | _      | _              | 375 |
| 25.0             | 0    | 1     | 2     | 6    | 600                       | 150                | 300                             | 75 <sup>6</sup>   | 37.5 | 18.8 | _   | —     | _      | 375            | 450 |
| 33.3             | 0    | 1     | 2     | 5    | 667                       | 167                | 333                             | 83.3 <sup>6</sup> | 41.6 | 20.8 | _   | —     | 333    | 416            | 500 |
| 33.3             | 0    | 1     | 2     | 4    | 533                       | 133                | 267                             | 66.7              | 33.3 | 16.7 |     | —     | _      | 333            | 400 |

This table shows the SVR and PVR settings by device.

| Dovice   | Package  | SV          | /R          | PVR         |             |  |  |
|----------|----------|-------------|-------------|-------------|-------------|--|--|
| Device   |          | Rev 1.0     | Rev. 2.1    | Rev. 1.0    | Rev. 2.1    |  |  |
| MPC8377  |          | 0x80C7_0010 | 0x80C7_0021 |             |             |  |  |
| MPC8377E |          | 0x80C6_0010 | 0x80C6_0021 |             |             |  |  |
| MPC8378  |          | 0x80C5_0010 | 0x80C5_0021 | 0,2006 1010 | 0,2006 1011 |  |  |
| MPC8378E | IEFDGAII | 0x80C4_0010 | 0x80C4_0021 | 0,0000_1010 | 00000_1011  |  |  |
| MPC8379  |          | 0x80C3_0010 | 0x80C3_0021 |             |             |  |  |
| MPC8379E |          | 0x80C2_0010 | 0x80C2_0021 |             |             |  |  |

Table 86. SVR and PVR Settings by Product Revision

### 26.2 Part Marking

Parts are marked as in the example as shown in this figure.



Figure 67. Freescale Part Marking for TePBGA II Devices

# 27 Document Revision History

This table provides a revision history for this document.

### Table 87. Document Revision History

| Revision | Date    | Substantive Change(s)                                                                                                                                                                                                                                                      |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8        | 05/2012 | In Table 15, "DDR SDRAM DC Electrical Characteristics for $GV_{DD}$ (typ) = 2.5 V," updated Output leakage current ( $I_{OZ}$ ) min and max values.                                                                                                                        |
| 7        | 10/2011 | • In Table 84, "Part Numbering Nomenclature," updated "Revision Level description" and added footnote 4. In Section 21.2.4, "AC Requirements for SerDes Reference Clocks," modified the introductory sentence for Table 71, "SerDes Reference Clock Common AC Parameters." |