



#### Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

⊡XFI

| Product Status             | Not For New Designs                                                             |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | R8C                                                                             |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 16MHz                                                                           |
| Connectivity               | CANbus, I <sup>2</sup> C, LINbus, SIO, SSU, UART/USART                          |
| Peripherals                | POR, Voltage Detect, WDT                                                        |
| Number of I/O              | 41                                                                              |
| Program Memory Size        | 32KB (32K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 2K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                                     |
| Data Converters            | A/D 12x10b                                                                      |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 48-LQFP                                                                         |
| Supplier Device Package    | 48-LQFP (7x7)                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f21226kfp-u1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# RENESAS

R8C/22 Group, R8C/23 Group RENESAS MCU

# 1. Overview

This MCU is built using the high-performance silicon gate CMOS process using the R8C CPU core and is packaged in a 48-pin plastic molded LQFP. This MCU operates using sophisticated instructions featuring a high level of instruction efficiency. With 1 Mbyte of address space, it is capable of executing instructions at high speed. This MCU is equipped with one CAN module and suited to in-vehicle or FA networking.

Furthermore, the data flash (1 KB x 2 blocks) is embedded in the R8C/23 Group.

The difference between R8C/22 and R8C/23 Groups is only the existence of the data flash. Their peripheral functions are the same.

# 1.1 Applications

Automotive, etc.



|             | ROM Capacity                                   |             | RAM Capacity | Package Type | Remarks   |         |
|-------------|------------------------------------------------|-------------|--------------|--------------|-----------|---------|
| туре но.    | Program ROM Data Flash RAM Capacity Package Ty |             | Fackage Type | I/CIII       | aino      |         |
| R5F21236DFP | 32 Kbytes                                      | 1 Kbyte X 2 | 2 Kbytes     | PLQP0048KB-A | D version | Flash   |
| R5F21237DFP | 48 Kbytes                                      | 1 Kbyte X 2 | 2.5 Kbytes   | PLQP0048KB-A |           | memory  |
| R5F21238DFP | 64 Kbytes                                      | 1 Kbyte X 2 | 3 Kbytes     | PLQP0048KB-A |           | version |
| R5F21236JFP | 32 Kbytes                                      | 1 Kbyte X 2 | 2 Kbytes     | PLQP0048KB-A | J version |         |
| R5F21237JFP | 48 Kbytes                                      | 1 Kbyte X 2 | 2.5 Kbytes   | PLQP0048KB-A |           |         |
| R5F21238JFP | 64 Kbytes                                      | 1 Kbyte X 2 | 3 Kbytes     | PLQP0048KB-A |           |         |
| R5F2123AJFP | 96 Kbytes                                      | 1 Kbyte X 2 | 5 Kbytes     | PLQP0048KB-A |           |         |
| R5F2123CJFP | 128 Kbytes <sup>(1)</sup>                      | 1 Kbyte X 2 | 6 Kbytes     | PLQP0048KB-A |           |         |
| R5F21236KFP | 32 Kbytes                                      | 1 Kbyte X 2 | 2 Kbytes     | PLQP0048KB-A | K version |         |
| R5F21237KFP | 48 Kbytes                                      | 1 Kbyte X 2 | 2.5 Kbytes   | PLQP0048KB-A |           |         |
| R5F21238KFP | 64 Kbytes                                      | 1 Kbyte X 2 | 3 Kbytes     | PLQP0048KB-A |           |         |
| R5F2123AKFP | 96 Kbytes                                      | 1 Kbyte X 2 | 5 Kbytes     | PLQP0048KB-A |           |         |
| R5F2123CKFP | 128 Kbytes <sup>(1)</sup>                      | 1 Kbyte X 2 | 6 Kbytes     | PLQP0048KB-A |           |         |

### Table 1.4 Product Information for R8C/23 Group

## Current of Aug. 2008

NOTE:

1. Do not use addresses 20000h to 23FFFh because these areas are used for the emulator debugger. Refer to **24. Notes on Emulator Debugger** of Hardware Manual.



Figure 1.3

Type Number, Memory Size, and Package of R8C/23 Group



1. Overview

# 1.5 Pin Assignments

Figure 1.4 shows Pin Assignments (Top View).





#### 1.6 **Pin Functions**

Table 1.5 lists the Pin Functions and Table 1.6 lists the Pin Name Information by Pin Number.

| Туре                | Symbol     | I/O Type |    |
|---------------------|------------|----------|----|
| Power Supply Input  | VCC        | Ι        | Α  |
|                     | VSS        |          | ٧  |
| Analog Power Supply | AVCC, AVSS | Ι        | A  |
| Input               |            |          | а  |
| Reset Input         | RESET      | Ι        | Ir |
| MODE                | MODE       |          | ~  |

#### Table 1.5 Pin Functions

| Туре                           | Symbol                                                                                                                 | I/O Type | Description                                                                                                                                                                                                                                                       |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power Supply Input             | VCC<br>VSS                                                                                                             | I        | Apply 2.7 V to 5.5 V to the VCC pin. Apply 0 V to the VSS pin.                                                                                                                                                                                                    |
| Analog Power Supply<br>Input   | AVCC, AVSS                                                                                                             | I        | Applies the power supply for the A/D converter. Connect a capacitor between AVCC and AVSS.                                                                                                                                                                        |
| Reset Input                    | RESET                                                                                                                  | I        | Input "L" on this pin resets the MCU.                                                                                                                                                                                                                             |
| MODE                           | MODE                                                                                                                   | I        | Connect this pin to VCC via a resistor.                                                                                                                                                                                                                           |
| XIN Clock Input                | XIN                                                                                                                    | I        | These pins are provided for the XIN clock generation                                                                                                                                                                                                              |
| XIN Clock Output               | XOUT                                                                                                                   | 0        | circuit I/O. Connect a ceramic resonator or a crystal oscillator between the XIN and XOUT pins. To use an externally derived clock, input it to the XIN pin and leave the XOUT pin open.                                                                          |
| INT Interrupt Input            | INTO to INT3                                                                                                           | I        | INT interrupt input pins.<br>INT0 Timer RD input pins.<br>INT1 Timer RA input pins.                                                                                                                                                                               |
| Key Input Interrupt            | KI0 to KI3                                                                                                             | I        | Key input interrupt input pins.                                                                                                                                                                                                                                   |
| Timer RA                       | TRAIO                                                                                                                  | I/O      | Timer RA I/O pin.                                                                                                                                                                                                                                                 |
|                                | TRAO                                                                                                                   | 0        | Timer RA output pin.                                                                                                                                                                                                                                              |
| Timer RB                       | TRBO                                                                                                                   | 0        | Timer RB output pin.                                                                                                                                                                                                                                              |
| Timer RD                       | TRDIOA0, TRDIOA1,<br>TRDIOB0, TRDIOB1,<br>TRDIOC0, TRDIOC1,<br>TRDIOD0, TRDIOD1                                        | I/O      | Timer RD I/O ports.                                                                                                                                                                                                                                               |
|                                | TRDCLK                                                                                                                 | I        | External clock input pin.                                                                                                                                                                                                                                         |
| Timer RE                       | TREO                                                                                                                   | 0        | Divided clock output pin.                                                                                                                                                                                                                                         |
| Serial Interface               | CLK0                                                                                                                   | I/O      | Transfer clock I/O pin.                                                                                                                                                                                                                                           |
|                                | RXD0, RXD1                                                                                                             | I        | Serial data input pins.                                                                                                                                                                                                                                           |
|                                | TXD0, TXD1                                                                                                             | 0        | Serial data output pins.                                                                                                                                                                                                                                          |
| I <sup>2</sup> C Bus Interface | SCL                                                                                                                    | I/O      | Clock I/O pin.                                                                                                                                                                                                                                                    |
|                                | SDA                                                                                                                    | I/O      | Data I/O pin.                                                                                                                                                                                                                                                     |
| Clock Synchronous              | SSI                                                                                                                    | I/O      | Data I/O pin.                                                                                                                                                                                                                                                     |
| Serial I/O with Chip           | SCS                                                                                                                    | I/O      | Chip-select signal I/O pin.                                                                                                                                                                                                                                       |
| Select                         | SSCK                                                                                                                   | I/O      | Clock I/O pin.                                                                                                                                                                                                                                                    |
|                                | SSO                                                                                                                    | I/O      | Data I/O pin.                                                                                                                                                                                                                                                     |
| CAN Module                     | CRX0                                                                                                                   | I        | CAN data input pin.                                                                                                                                                                                                                                               |
|                                | CTX0                                                                                                                   | 0        | CAN data output pin.                                                                                                                                                                                                                                              |
| Reference Voltage Input        | VREF                                                                                                                   | I        | Reference voltage input pin to A/D converter.                                                                                                                                                                                                                     |
| A/D Converter                  | AN0 to AN11                                                                                                            | I        | Analog input pins to A/D converter.                                                                                                                                                                                                                               |
| I/O Port                       | P0_0 to P0_7,<br>P1_0 to P1_7,<br>P2_0 to P2_7,<br>P3_0, P3_1,<br>P3_3 to P3_5, P3_7,<br>P4_3 to P4_5,<br>P6_0 to P6_7 | I/O      | CMOS I/O ports. Each port contains an input/output<br>select direction register, allowing each pin in that port to<br>be directed for input or output individually.<br>Any port set to input can select whether to use a pull-up<br>resistor or not by a program. |
| Input Port                     | P4_2, P4_6, P4_7                                                                                                       |          | Input only ports.                                                                                                                                                                                                                                                 |
| I: Input O: Output             | I/O: Input and (                                                                                                       | output   |                                                                                                                                                                                                                                                                   |

O: Output I/O: Input and output



|        |             |          | I/O Pin Functions for of Peripheral Modules |                |           |                 |                      |        |           |
|--------|-------------|----------|---------------------------------------------|----------------|-----------|-----------------|----------------------|--------|-----------|
| Dia    |             |          |                                             |                |           | Clock           |                      |        |           |
| Pin    | Control Pin | Port     | Interrupt                                   | Timor          | Serial    | Synchronous     | I <sup>2</sup> C Bus | CAN    | A/D       |
| Number |             |          | Interrupt                                   | Timer          | Interface | Serial I/O with | Interface            | Module | Converter |
|        |             |          |                                             |                |           | Chip Select     |                      |        |           |
| 1      |             | P3_5     |                                             |                |           | SSCK            | SCL                  |        |           |
| 2      |             | P3_3     |                                             |                |           | SSI             |                      |        |           |
| 3      |             | P3_4     |                                             |                |           | SCS             | SDA                  |        |           |
| 4      | MODE        |          |                                             |                |           |                 |                      |        |           |
| 5      |             | P4_3     |                                             |                |           |                 |                      |        |           |
| 6      |             | P4_4     |                                             |                |           |                 |                      |        |           |
| 7      | RESET       |          |                                             |                |           |                 |                      |        |           |
| 8      | XOUT        | P4 7     |                                             |                |           |                 |                      |        |           |
| 9      | VSS/AVSS    | <u> </u> |                                             |                |           |                 |                      |        |           |
| 10     | XIN         | P4 6     |                                             |                |           |                 |                      |        |           |
| 11     | VCC/AVCC    |          |                                             |                |           |                 |                      |        |           |
| 12     |             | P2 7     |                                             | TRDIOD1        |           |                 |                      |        |           |
| 13     |             | P2 6     |                                             | TRDIOC1        |           |                 |                      |        |           |
| 14     |             | P2 5     |                                             | TRDIOB1        |           |                 |                      |        |           |
| 15     |             | P2 4     |                                             | TRDIOA1        |           |                 |                      |        |           |
| 16     |             | P2 3     |                                             | TRDIOD0        |           |                 |                      |        |           |
| 17     |             | P2 2     |                                             | TRDIOC0        |           |                 |                      |        |           |
| 18     |             | P2 1     |                                             | TRDIOB0        |           |                 |                      |        |           |
| 19     |             | P2 0     |                                             | TRDIOA0/TRDCLK |           |                 |                      |        |           |
| 20     |             | P1 7     | INT1                                        | TRAIO          |           |                 |                      |        |           |
| 21     |             | P1 6     |                                             |                | CL K0     |                 |                      |        |           |
| 21     |             | P1 5     | $\sqrt{1N(T_A)}(1)$                         |                | RXD0      |                 |                      |        |           |
| 22     |             |          | (INTT)(')                                   |                |           |                 |                      |        |           |
| 23     |             | P1_4     |                                             |                | TXDU      |                 |                      |        | A N14.4   |
| 24     |             | P4 5     |                                             |                |           |                 |                      |        | ANTI      |
| 26     |             | P6 6     |                                             | INTO           | TXD1      |                 |                      |        |           |
| 27     |             | P6 7     |                                             |                | RXD1      |                 |                      |        |           |
| 28     |             | <br>P1_2 |                                             |                |           |                 |                      |        | AN10      |
| 29     |             | P1_1     | KI1                                         |                |           |                 |                      |        | AN9       |
| 30     |             | P1_0     | KIO                                         |                |           |                 |                      |        | AN8       |
| 31     |             | P3_1     |                                             | TRBO           |           |                 |                      |        |           |
| 32     |             | P3_0     |                                             | TRAO           |           |                 |                      |        |           |
| 33     |             | P6_5     |                                             |                |           |                 |                      |        |           |
| 34     |             | P6_4     |                                             |                |           |                 |                      |        |           |
| 35     |             | P6_3     |                                             |                |           |                 |                      |        |           |
| 36     |             | P0_7     |                                             |                |           |                 |                      |        | AN0       |
| 37     |             | P0_6     |                                             |                |           |                 |                      |        | AN1       |
| 38     |             | P0_5     |                                             |                |           |                 |                      |        | AN2       |
| 39     |             | P0_4     |                                             |                |           |                 |                      |        | AN3       |
| 40     | VREF        | P4_2     |                                             |                |           |                 |                      |        |           |
| 41     |             | P6_0     |                                             | TREO           |           |                 |                      |        |           |
| 42     |             | P6_2     |                                             |                |           |                 |                      | CRX0   |           |
| 43     |             | P6_1     |                                             |                |           |                 |                      | CTX0   |           |
| 44     |             | P0_3     |                                             |                |           |                 |                      |        | AN4       |
| 45     |             | P0_2     |                                             |                |           |                 |                      |        | AN5       |
| 46     |             | P0_1     |                                             |                |           |                 |                      |        | AN6       |
| 47     |             | P0_0     |                                             |                |           |                 |                      |        | AN7       |
| 48     |             | P3_7     |                                             |                |           | SSO             |                      |        |           |

Pin Name Information by Pin Number Table 1.6

NOTE: 1. Can be assigned to the pin in parentheses by a program.



# 2.8.7 Interrupt Enable Flag (I)

The I flag enables a maskable interrupt.

An interrupt is disabled when the I flag is set to 0, and are enabled when the I flag is set to 1. The I flag is set to 0 when an interrupt request is acknowledged.

# 2.8.8 Stack Pointer Select Flag (U)

ISP is selected when the U flag is set to 0; USP is selected when the U flag is set to 1. The U flag is set to 0 when a hardware interrupt request is acknowledged or the INT instruction of software interrupt numbers. 0 to 31 is executed.

# 2.8.9 Processor Interrupt Priority Level (IPL)

IPL, 3 bits wide, assigns processor interrupt priority levels from level 0 to level 7. If a requested interrupt has greater priority than IPL, the interrupt is enabled.

# 2.8.10 Reserved Bit

If necessary, set to 0. When read, the content is undefined.



# 4. Special Function Registers (SFRs)

An SFR (special function register) is a control register for a peripheral function. Table 4.1 to Table 4.13 list the SFR Information.

| Table 4.1 | SFR Information (1) <sup>(1)</sup> |
|-----------|------------------------------------|
|-----------|------------------------------------|

| Address | Register                                         | Symbol | After reset             |
|---------|--------------------------------------------------|--------|-------------------------|
| 0000h   |                                                  |        |                         |
| 0001h   |                                                  |        |                         |
| 0002h   |                                                  |        |                         |
| 0003h   |                                                  |        |                         |
| 0004h   | Processor Mode Register 0                        | PM0    | 00h                     |
| 0005h   | Processor Mode Register 1                        | PM1    | 00h                     |
| 0006h   | System Clock Control Register 0                  | CM0    | 01101000b               |
| 0007h   | System Clock Control Register 1                  | CM1    | 0010000b                |
| 0008h   |                                                  |        |                         |
| 0009h   |                                                  |        |                         |
| 000Ah   | Protect Register                                 | PRCR   | 00h                     |
| 000Bh   |                                                  |        |                         |
| 000Ch   | Oscillation Stop Detection Register              | OCD    | 00000100b               |
| 000Dh   | Watchdog Timer Reset Register                    | WDTR   | XXh                     |
| 000Eh   | Watchdog Timer Start Register                    | WDTS   | XXh                     |
| 000Fh   | Watchdog Timer Control Register                  | WDC    | 00X11111b               |
| 0010h   | Address Match Interrupt Register 0               | RMAD0  | 00h                     |
| 0011h   |                                                  |        | 00h                     |
| 0012h   |                                                  |        | 00h                     |
| 0013h   | Address Match Interrupt Enable Register          | AIER   | 00h                     |
| 0014h   | Address Match Interrupt Register 1               | RMAD1  | 00h                     |
| 0015h   |                                                  |        | 00h                     |
| 0016h   |                                                  |        | 00h                     |
| 0017h   |                                                  |        |                         |
| 0018h   |                                                  |        |                         |
| 0019h   |                                                  |        |                         |
| 001Ah   |                                                  |        |                         |
| 001Bh   |                                                  |        |                         |
| 001Ch   | Count Source Protect Mode Register               | CSPR   | 00h                     |
|         |                                                  |        | 1000000b <sup>(8)</sup> |
| 001Dh   |                                                  |        |                         |
| 001Eh   |                                                  |        |                         |
| 001Fh   |                                                  |        |                         |
| 0020h   |                                                  |        |                         |
| 0021h   |                                                  |        |                         |
| 0022h   |                                                  |        |                         |
| 0023h   | High-Speed On-Chip Oscillator Control Register 0 | FRA0   | 00h                     |
| 0024h   | High-Speed On-Chip Oscillator Control Register 1 | FRA1   | When shipping           |
| 0025h   | High-Speed On-Chip Oscillator Control Register 2 | FRA2   | 00h                     |
| 0026h   |                                                  |        |                         |

| 0030h |                                                           |      |                          |
|-------|-----------------------------------------------------------|------|--------------------------|
| 0031h | Voltage Detection Register 1 <sup>(2)</sup>               | VCA1 | 00001000b                |
| 0032h | Voltage Detection Register 2 <sup>(6)</sup>               | VCA2 | 00h <sup>(3)</sup>       |
|       |                                                           |      | 0100000b <sup>(4)</sup>  |
| 0033h |                                                           |      |                          |
| 0034h |                                                           |      |                          |
| 0035h |                                                           |      |                          |
| 0036h | Voltage Monitor 1 Circuit Control Register <sup>(7)</sup> | VW1C | 0000X000b <sup>(3)</sup> |
|       |                                                           |      | 0100X001b <sup>(4)</sup> |
| 0037h | Voltage Monitor 2 Circuit Control Register <sup>(5)</sup> | VW2C | 00h                      |
| 0038h |                                                           |      |                          |
| 0039h |                                                           |      |                          |
|       |                                                           |      |                          |
| 00056 |                                                           |      |                          |

# 003Fh

X: Undefined

NOTES:

- 1. The blank regions are reserved. Do not access locations in these regions.
- 2. Software reset, watchdog timer reset, and voltage monitor 2 reset do not affect this register.
- 3. The LVD0ON bit in the OFS register is set to 1.
- 4. Power-on reset, voltage monitor 1 reset or the LVD0ON bit in the OFS register is set to 0.
- 5. Software reset, watchdog timer reset, and voltage monitor 2 reset do not affect b2 and b3.
- 6. Software reset, watchdog timer reset, and voltage monitor 2 reset do not affect b7.
- 7. Software reset, the watchdog timer rest, and the voltage monitor 2 reset do not affect other than the b0 and b6.
- 8. The CSPROINI bit in the OFS register is 0.



| Table 4.6 | SFR Information (6 | )(1) |
|-----------|--------------------|------|
|-----------|--------------------|------|

| Address | Register                                          | Symbol   | After reset |
|---------|---------------------------------------------------|----------|-------------|
| 0140h   | Timer RD Control Register 0                       | TRDCR0   | 00h         |
| 0141h   | Timer RD I/O Control Register A0                  | TRDIORA0 | 10001000b   |
| 0142h   | Timer RD I/O Control Register C0                  | TRDIORC0 | 10001000b   |
| 0143h   | Timer RD Status Register 0                        | TRDSR0   | 11100000b   |
| 0144h   | Timer RD Interrupt Enable Register 0              | TRDIER0  | 11100000b   |
| 0145h   | Timer RD PWM Mode Output Level Control Register 0 | TRDPOCR0 | 11111000b   |
| 0146h   | Timer RD Counter 0                                | TRD0     | 00h         |
| 0147h   |                                                   |          | 00h         |
| 0148h   | Timer RD General Register A0                      | TRDGRA0  | FFh         |
| 0149h   | ······································            |          | FFh         |
| 014Ah   | Timer RD General Register B0                      | TRDGRB0  | FEh         |
| 014Bh   |                                                   |          | FFh         |
| 014Ch   | Timer RD General Register C0                      | TRDGRC0  | FFh         |
| 014Dh   |                                                   | mbonoo   | FEb         |
| 014Eh   | Timer RD General Register D0                      |          | FEb         |
| 014Eh   |                                                   | INDONDO  | FFb         |
| 0150b   | Timor PD Control Pagistor 1                       |          | 00h         |
| 01500   | Timer RD I/O Control Register A1                  |          | 10001000b   |
| 0152h   | Timer RD I/O Control Register C1                  |          | 10001000b   |
| 015211  | Timer DD Status Donistor 1                        |          | 1100000b    |
| 015311  | Timer DD Interrupt Enable Degister 1              |          | 11100000b   |
| 015411  | Timer RD RWM Mode Output Lovel Control Devictor 4 |          | 1111100000  |
| 01550   |                                                   | TRDPUCKI | 11111000b   |
| 0156h   | limer KD Counter 1                                | IKU1     |             |
| 0157h   |                                                   |          | 00h         |
| 0158h   | Timer RD General Register A1                      | TRDGRA1  | FFh         |
| 0159h   |                                                   |          | FFh         |
| 015Ah   | Timer RD General Register B1                      | TRDGRB1  | FFh         |
| 015Bh   |                                                   |          | FFh         |
| 015Ch   | Timer RD General Register C1                      | TRDGRC1  | FFh         |
| 015Dh   |                                                   |          | FFh         |
| 015Eh   | Timer RD General Register D1                      | TRDGRD1  | FFh         |
| 015Fh   |                                                   |          | FFh         |
| 0160h   |                                                   |          |             |
| 0161h   |                                                   |          |             |
| 0162h   |                                                   |          |             |
| 0163h   |                                                   |          |             |
| 0164h   |                                                   |          |             |
| 0165h   |                                                   |          |             |
| 0166h   |                                                   |          |             |
| 0167h   |                                                   |          |             |
| 0168h   |                                                   |          |             |
| 0169h   |                                                   |          |             |
| 016Ah   |                                                   |          |             |
| 016Bh   |                                                   |          |             |
| 016Ch   |                                                   |          |             |
| 016Dh   |                                                   |          |             |
|         |                                                   |          |             |
| 016Eh   |                                                   |          | <u> </u>    |
| 01706   |                                                   |          |             |
| 01746   |                                                   |          |             |
| 01705   |                                                   |          |             |
| 01726   |                                                   |          |             |
| 01730   |                                                   |          |             |
| 01740   |                                                   |          |             |
| 01750   |                                                   |          |             |
| 01760   |                                                   |          |             |
| 01//h   |                                                   |          |             |
| 0178h   |                                                   |          |             |
| 0179h   |                                                   |          |             |
| 017Ah   |                                                   |          |             |
| 017Bh   |                                                   |          |             |
| 017Ch   |                                                   |          |             |
| 017Dh   |                                                   |          |             |
| 017Eh   |                                                   |          |             |
| 017Fh   |                                                   |          |             |
|         |                                                   |          |             |

X: Undefined

NOTE:

1. The blank regions are reserved. Do not access locations in these regions.



| Address         | Register                                | Symbol | After reset |
|-----------------|-----------------------------------------|--------|-------------|
| 1340h           |                                         |        |             |
| 1341h           |                                         |        |             |
| 1342h           | CAN0 Acceptance Filter Support Register | COAFS  | XXh         |
| 1343h           |                                         |        | XXh         |
| 1344h           |                                         |        |             |
| 1345h           |                                         |        |             |
| 1346h           |                                         |        |             |
| 1347h           |                                         |        |             |
| 1348h           |                                         |        |             |
| 1349h           |                                         |        |             |
| 134Ah           |                                         |        |             |
| 134Bh           |                                         |        |             |
| 134Ch           |                                         |        |             |
| 134Dh           |                                         |        |             |
| 134Eh           |                                         |        |             |
| 134Fh           |                                         |        |             |
| 1350h           |                                         |        |             |
| 1351h           |                                         |        |             |
| 1352h           |                                         |        |             |
| 1353h           |                                         |        |             |
| 1354h           |                                         |        |             |
| 1355h           |                                         |        |             |
| 1356h           |                                         |        |             |
| 1357h           |                                         |        |             |
| 1358h           |                                         |        |             |
| 1359h           |                                         |        |             |
| 135Ah           |                                         |        |             |
| 135Bh           |                                         |        |             |
| 135Ch           |                                         |        |             |
| 135Dh           |                                         |        |             |
| 135Eh           |                                         |        |             |
| 135Fh           | CAN0 Clock Select Register              | CCLKR  | 00h         |
| 1360h           | CAN0 Slot 0: Identifier/DLC             |        | XXh         |
| 1361h           |                                         |        | XXh         |
| 1362h           |                                         |        | XXh         |
| 1363h           |                                         |        | XXh         |
| 1364h           |                                         |        | XXh         |
| 1365h           |                                         |        | XXh         |
| 1366h           | CAN0 Slot 0: Data Field                 |        | XXh         |
| 1367h           |                                         |        | XXh         |
| 1368h           |                                         |        | XXh         |
| 1369h           |                                         |        | XXh         |
| 136Ah           |                                         |        | XXh         |
| 136Bh           |                                         |        | XXh         |
| 136Ch           |                                         |        | XXh         |
| 136Dh           |                                         |        | XXh         |
| 136Eh           | CANU Slot 0: Time Stamp                 |        | XXh         |
| 136Fh           |                                         |        | XXN         |
| 1370h           | CANU Slot 1: Identifier/DLC             |        | XXN         |
| 1371h           |                                         |        | XXN         |
| 1372h           |                                         |        | XXN         |
| 13/3h           |                                         |        |             |
| 13/4h           |                                         |        |             |
| 13/50           | CANO Slot 1: Data Field                 |        |             |
| 13/00           | CAINU SIUL T. Data FIEIU                |        |             |
| 13//1           |                                         |        |             |
| 13/011          |                                         |        |             |
| 137911<br>1274b |                                         |        | XYh         |
| 137Ph           |                                         |        | YYh         |
| 1370h           |                                         |        | XXh         |
| 137Dh           |                                         |        | XXh         |
| 137Eh           | CANO Slot 1: Time Stamp                 | L      | XXh         |
| 137Eh           | onino olor 1. Time olamp                |        | XXh         |
| 10/111          |                                         |        | 77711       |

# Table 4.9SFR Information (9)<sup>(1)</sup>

X: Undefined

NOTE:

1. The blank regions are reserved. Do not access locations in these regions.

| Table 4.11 | SFR Information | (11) <sup>(1)</sup> |
|------------|-----------------|---------------------|
|------------|-----------------|---------------------|

| Address | Register                    | Symbol | After reset |
|---------|-----------------------------|--------|-------------|
| 13C0h   | CAN0 Slot 6: Identifier/DLC |        | XXh         |
| 13C1h   |                             |        | XXh         |
| 13C2h   |                             |        | XXh         |
| 13C3h   |                             |        | XXh         |
| 13C4h   |                             |        | XXh         |
| 13C5h   |                             |        | XXh         |
| 13C6h   | CAN0 Slot 6: Data Field     |        | XXh         |
| 13C7h   |                             |        | XXh         |
| 13C8h   |                             |        | XXh         |
| 13C9h   |                             |        | XXh         |
| 13CAh   |                             |        | XXh         |
| 13CBh   |                             |        | XXh         |
| 13CCh   |                             |        | XXh         |
| 13CDh   |                             |        | XXh         |
| 13CEh   | CAN0 Slot 6: Time Stamp     |        | XXh         |
| 13CFh   |                             |        | XXh         |
| 13D0h   | CAN0 Slot 7: Identifier/DLC |        | XXh         |
| 13D1h   |                             |        | XXh         |
| 13D2h   |                             |        | XXh         |
| 13D3h   |                             |        | XXh         |
| 13D4h   |                             |        | XXh         |
| 13D5h   |                             |        | XXh         |
| 13D6h   | CAN0 Slot 7: Data Field     |        | XXh         |
| 13D7h   |                             |        | XXh         |
| 13D8h   |                             |        | XXh         |
| 13D9h   |                             |        | XXh         |
| 13DAh   |                             |        | XXh         |
| 13DBh   |                             |        | XXh         |
| 13DCh   |                             |        | XXh         |
| 13DDh   |                             |        | XXh         |
| 13DEh   | CAN0 Slot 7: Time Stamp     |        | XXh         |
| 13DFh   |                             |        | XXh         |
| 13E0h   | CAN0 Slot 8: Identifier/DLC |        | XXh         |
| 13E1h   |                             |        | XXh         |
| 13E2h   |                             |        | XXh         |
| 13E3h   |                             |        | XXh         |
| 13E4h   |                             |        | XXh         |
| 13E5h   |                             |        | XXh         |
| 13E6h   | CAN0 Slot 8: Data Field     |        | XXh         |
| 13E7h   |                             |        | XXh         |
| 13E8h   |                             |        | XXh         |
| 13E9h   |                             |        | XXh         |
| 13EAh   |                             |        | XXh         |
| 13EBh   |                             |        | XXh         |
| 13ECh   |                             |        | XXh         |
| 13EDh   |                             |        | XXh         |
| 13EEh   | CAN0 Slot 8: Time Stamp     |        | XXh         |
| 13EFh   |                             |        | XXh         |
| 13F0h   | CAN0 Slot 9: Identifier/DLC |        | XXh         |
| 13F1h   |                             |        | XXh         |
| 13F2h   |                             |        | XXh         |
| 13F3h   |                             |        | XXh         |
| 13F4h   |                             |        | XXh         |
| 13F5h   |                             |        | XXh         |
| 13F6h   | CAN0 Slot 9: Data Field     |        | XXh         |
| 13F7h   |                             |        | XXh         |
| 13F8h   |                             |        | XXh         |
| 13F9h   |                             |        | XXh         |
| 13FAh   |                             |        | XXh         |
| 13FBh   |                             |        | XXh         |
| 13FCh   |                             |        | XXh         |
| 13FDh   |                             |        | XXh         |
| 13FEh   | CAN0 Slot 9: Time Stamp     |        | XXh         |
| 13FFh   |                             |        | XXh         |
|         |                             |        |             |

X: Undefined

NOTE:

1. The blank regions are reserved. Do not access locations in these regions.

| Symbol     | Paramotor                                                              | Conditions                 |                      | Lloit |                             |       |
|------------|------------------------------------------------------------------------|----------------------------|----------------------|-------|-----------------------------|-------|
| Symbol     | Falameter                                                              | Conditions                 | Min.                 | Тур.  | Max.                        | Unit  |
| -          | Program/erase endurance <sup>(2)</sup>                                 | R8C/22 Group               | 100 <sup>(3)</sup>   | -     | -                           | times |
|            |                                                                        | R8C/23 Group               | 1,000 <sup>(3)</sup> | -     | -                           | times |
| -          | Byte program time                                                      |                            | -                    | 50    | 400                         | μS    |
| -          | Block erase time                                                       |                            | -                    | 0.4   | 9                           | S     |
| td(SR-SUS) | Time delay from suspend request until erase suspend                    |                            | -                    | -     | 97 + CPU clock<br>× 6 cycle | μS    |
| _          | Interval from erase start/restart until<br>following suspend request   |                            | 650                  | -     | _                           | μS    |
| -          | Interval from program start/restart until<br>following suspend request |                            | 0                    | -     | _                           | ns    |
| _          | Time from suspend until program/erase restart                          |                            | _                    | -     | 3 + CPU clock<br>× 4 cycle  | μS    |
| -          | Program, erase voltage                                                 |                            | 2.7                  | _     | 5.5                         | V     |
| -          | Read voltage                                                           |                            | 2.7                  | -     | 5.5                         | V     |
| -          | Program, erase temperature                                             |                            | 0                    | -     | 60                          | °C    |
| -          | Data hold time <sup>(7)</sup>                                          | Ambient temperature = 55°C | 20                   | _     | _                           | year  |

| Table 5.4 | Flash Memory (Program ROM) Electrical Characteristics |
|-----------|-------------------------------------------------------|
|           | Thas memory (Trogram Nom) Electrical on a deteristics |

NOTES:

1. Vcc = 2.7 to 5.5 V at Topr = -40 to 85°C (D, J version) / -40 to 125°C (K version), unless otherwise specified.

2. Definition of programming/erasure endurance The programming and erasure endurance is defined on a per-block basis. If the programming and erasure endurance is n (n = 100 or 1,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to different addresses in block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one. However, the same address must not be programmed more than once per erase operation (overwriting prohibited).

3. Endurance to guarantee all electrical characteristics after program and erase (1 to Min. value can be guaranteed).

4. In a system that executes multiple programming operations, the actual erasure endurance can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. It is also advisable to retain data on the erasure endurance of each block and limit the number of erase operations to a certain number.

5. If error occurs during block erase, attempt to execute the clear status register command, then the block erase command at least three times until the erase error does not occur.

- 6. Customers desiring program/erase failure rate information should contact their Renesas technical support representative.
- 7. The data hold time includes time that the power supply is off or the clock is not supplied.





Figure 5.2 Time delay until Suspend

### Table 5.6 Voltage Detection 1 Circuit Electrical Characteristics

| Symbol      | Parameter                                                                    | Condition              | Standard |      |      | Linit |
|-------------|------------------------------------------------------------------------------|------------------------|----------|------|------|-------|
| Symbol      | Falanelei                                                                    | Condition              | Min.     | Тур. | Max. | Unit  |
| Vdet1       | Voltage detection level <sup>(3, 4)</sup>                                    |                        | 2.70     | 2.85 | 3.00 | V     |
| td(Vdet1-A) | Voltage monitor 1 reset generation time <sup>(5)</sup>                       |                        | -        | 40   | 200  | μS    |
| -           | Voltage detection circuit self power consumption                             | VCA26 = 1, Vcc = 5.0 V | -        | 0.6  | -    | μΑ    |
| td(E-A)     | Waiting time until voltage detection circuit operation starts <sup>(2)</sup> |                        | -        | -    | 100  | μs    |
| Vccmin      | MCU operating voltage minimum value                                          |                        | 2.70     | -    | -    | V     |

NOTES:

1. The measurement condition is Vcc = 2.7 V to 5.5 V and Topr = -40°C to 85°C (D, J version) / -40°C to 125°C (K version).

2. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA26 bit in the VCA2

register to 0. 3. Hold Vdet2 > Vdet1.

- 4. This parameter shows the voltage detection level when the power supply drops. The voltage detection level when the power supply rises is higher than the voltage detection level when the power supply drops by approximately 0.1 V.
- 5. Time until the voltage monitor 1 reset is generated after the voltage passes V<sub>det1</sub> when Vcc falls. When using the digital filter, its sampling time is added to td(Vdet1-A). When using the voltage monitor 1 reset, maintain this time until Vcc = 2.0 V after the voltage passes V<sub>det1</sub> when the power supply falls.

### Table 5.7 Voltage Detection 2 Circuit Electrical Characteristics

| Symbol      | Parameter                                                                    | Condition             | Standard |      |      | Linit |
|-------------|------------------------------------------------------------------------------|-----------------------|----------|------|------|-------|
| Symbol      | Falameter                                                                    | Condition             | Min.     | Тур. | Max. | Unit  |
| Vdet2       | Voltage detection level <sup>(4)</sup>                                       |                       | 3.3      | 3.6  | 3.9  | V     |
| td(Vdet2-A) | Voltage monitor 2 reset/interrupt request generation time <sup>(2, 5)</sup>  |                       | -        | 40   | 200  | μS    |
| -           | Voltage detection circuit self power consumption                             | VCA27 = 1, Vcc = 5.0V | -        | 0.6  | -    | μΑ    |
| td(E-A)     | Waiting time until voltage detection circuit operation starts <sup>(3)</sup> |                       | -        | -    | 100  | μS    |

NOTES:

1. The measurement condition is Vcc = 2.7 V to 5.5 V and Topr = -40°C to 85°C (D, J version) / -40°C to 125°C (K version).

2. Time until the voltage monitor 2 reset/interrupt request is generated since the voltage passes Vdet2.

3. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA27 bit in the VCA2 register to 0.

4. Hold Vdet2 > Vdet1.

5. When using the digital filter, its sampling time is added to td(Vdet2-A). When using the voltage monitor 2 reset, maintain this time until Vcc = 2.0 V after the voltage passes Vdet2 when the power supply falls.



| Cumhal        | Parameter                      |        | Conditions |            | Linit |             |                     |
|---------------|--------------------------------|--------|------------|------------|-------|-------------|---------------------|
| Symbol        |                                |        | Conditions | Min.       | Тур.  | Max.        | Unit                |
| tsucyc        | SSCK clock cycle time          |        |            | 4          | -     | -           | tCYC <sup>(2)</sup> |
| tнı           | SSCK clock "H" width           |        |            | 0.4        | -     | 0.6         | tsucyc              |
| tlo           | SSCK clock "L" width           |        |            | 0.4        | _     | 0.6         | tsucyc              |
| trise         | SSCK clock rising time         | Master |            | -          | -     | 1           | tCYC <sup>(2)</sup> |
|               |                                | Slave  |            | -          | -     | 1           | μs                  |
| TFALL         | SSCK clock falling time        | Master |            | -          | -     | 1           | tCYC <sup>(2)</sup> |
|               |                                | Slave  |            | -          | -     | 1           | μs                  |
| tsu           | SSO, SSI data input setup time |        |            | 100        | -     | -           | ns                  |
| tн            | SSO, SSI data input hold time  |        |            | 1          | -     | -           | tCYC <sup>(2)</sup> |
| <b>t</b> LEAD | SCS setup time                 | Slave  |            | 1tcyc + 50 | -     | -           | ns                  |
| tlag          | SCS hold time                  | Slave  |            | 1tcyc + 50 | _     | -           | ns                  |
| top           | SSO, SSI data output delay tim | e      |            | -          | -     | 1           | tCYC <sup>(2)</sup> |
| tSA           | SSI slave access time          |        |            | -          | -     | 1tcyc + 100 | ns                  |
| tOR           | SSI slave out open time        |        |            | _          | _     | 1tcyc + 100 | ns                  |

Table 5.12 Timing Requirements of Clock Synchronous Serial I/O with Chip Select<sup>(1)</sup>

NOTES:

1. Vcc = 2.7 to 5.5 V, Vss = 0 V at Topr = -40 to 85°C (D, J version) / -40 to 125°C (K version), unless otherwise specified. 2. 1tcyc = 1/f1(s)











# Table 5.15Electrical Characteristics (2) [Vcc = 5 V]<br/>(Topr = -40 to 85°C (D, J version) / -40 to 125°C (K version), Unless Otherwise Specified.)

| Symbol | Parameter                                                                                   |                                             | Condition                                                                                                                                                                                               |      | Standard | ł    | Unit |
|--------|---------------------------------------------------------------------------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|------|------|
| Cymbol |                                                                                             |                                             |                                                                                                                                                                                                         | Min. | Тур.     | Max. | onic |
| Icc    | Power supply current<br>(Vcc = 3.3 to 5.5 V)<br>In single-chip mode,<br>the output pins are | High-clock<br>mode                          | XIN = 20 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division                                                                             | _    | 12.5     | 25.0 | mA   |
|        | are Vss                                                                                     |                                             | XIN = 16 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division                                                                             | -    | 10.0     | 20.0 | mA   |
|        |                                                                                             |                                             | XIN = 10 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division                                                                             | -    | 6.5      | -    | mA   |
|        |                                                                                             |                                             | XIN = 20 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                                                             | -    | 6.5      | -    | mA   |
|        |                                                                                             |                                             | XIN = 16MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                                                              | _    | 5.0      | _    | mA   |
|        |                                                                                             |                                             | XIN = 10 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                                                             |      | 3.5      | -    | mA   |
|        |                                                                                             | High-speed<br>on-chip<br>oscillator<br>mode | XIN clock off<br>High-speed on-chip oscillator on fOCO = 10 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>No division                                                                             |      | 6.5      | 13.0 | mA   |
|        |                                                                                             |                                             | XIN clock off<br>High-speed on-chip oscillator on fOCO= 10 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                                                              | 1    | 3.2      | _    | mA   |
|        |                                                                                             | Low-speed<br>on-chip<br>oscillator<br>mode  | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8<br>FMR47 = 1                                                                             | _    | 150      | 300  | μΑ   |
|        |                                                                                             | Wait mode                                   | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>While a WAIT instruction is executed<br>Peripheral clock operation<br>VCA20 = 0<br>VCA26 = VCA27 = 0 | _    | 60       | 120  | μA   |
|        |                                                                                             |                                             | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>While a WAIT instruction is executed<br>Peripheral clock off<br>VCA20 = 0<br>VCA26 = VCA27 = 0       | _    | 38       | 76   | μΑ   |
|        |                                                                                             | Stop mode<br>Topr = 25°C                    | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>CM10 = 1<br>Peripheral clock off<br>VCA26 = VCA27 = 0                                                         | _    | 0.8      | 3.0  | μA   |
|        |                                                                                             | Stop mode<br>Topr = 85°C                    | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>CM10 = 1<br>Peripheral clock off<br>VCA26 = VCA27 = 0                                                         | _    | 1.2      | _    | μA   |
|        |                                                                                             | Stop mode<br>Topr = 125°C                   | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>CM10 = 1<br>Peripheral clock off<br>VCA26 = VCA27 = 0                                                         | _    | 4.0      | _    | μA   |

RENESAS

# Timing Requirements (Unless Otherwise Specified: Vcc = 5 V, Vss = 0 V at Topr = 25°C) [Vcc = 5 V]

## Table 5.16 XIN Input

| Symbol   | Parameter            | Stan | Lloit |      |
|----------|----------------------|------|-------|------|
|          |                      | Min. | Max.  | Unit |
| tc(XIN)  | XIN input cycle time | 50   | -     | ns   |
| twh(xin) | XIN input "H" width  | 25   | -     | ns   |
| twl(XIN) | XIN input "L" width  | 25   | -     | ns   |



# Figure 5.8 XIN Input Timing Diagram when Vcc = 5 V

# Table 5.17 TRAIO Input

| Symbol     | Parameter              | Stan | Lloit |      |
|------------|------------------------|------|-------|------|
|            |                        | Min. | Max.  | Unit |
| tc(TRAIO)  | TRAIO input cycle time | 100  | -     | ns   |
| twh(traio) | TRAIO input "H" width  | 40   | -     | ns   |
| twl(traio) | TRAIO input "L" width  | 40   | -     | ns   |



Figure 5.9 TRAIO Input Timing Diagram when Vcc = 5 V

| Table 5.24 S | Serial Interface |
|--------------|------------------|
|--------------|------------------|

| Symbol   | Deremeter              | Stan | Linit |       |
|----------|------------------------|------|-------|-------|
|          | Falameter              | Min. | Max.  | Offic |
| tc(CK)   | CLK0 input cycle time  | 300  | -     | ns    |
| tw(ckh)  | CLK0 input "H" width   | 150  | -     | ns    |
| tW(CKL)  | CLK0 input "L" width   | 150  | -     | ns    |
| td(C-Q)  | TXDi output delay time | -    | 80    | ns    |
| th(C-Q)  | TXDi hold time         | 0    | -     | ns    |
| tsu(D-C) | RXDi input setup time  | 70   | -     | ns    |
| th(C-D)  | RXDi input hold time   | 90   | _     | ns    |

i = 0 or 1



# Figure 5.14 Serial Interface Timing Diagram when Vcc = 3 V

# Table 5.25 External Interrupt INTi (i = 0 to 3) Input

| Symbol  | Parameter            | Stan               | Lloit |      |
|---------|----------------------|--------------------|-------|------|
|         |                      | Min.               | Max.  | Unit |
| tw(INH) | INTi input "H" width | 380(1)             | -     | ns   |
| tw(INL) | INTi input "L" width | 380 <sup>(2)</sup> | _     | ns   |

NOTES:

1. When selecting the digital filter by the INTi input filter select bit, use the INTi input HIGH width to the greater value, either (1/digital filter clock frequency x 3) or the minimum value of standard.

2. When selecting the digital filter by the INTi input filter select bit, use the INTi input LOW width to the greater value, either (1/digital filter clock frequency x 3) or the minimum value of standard.



Figure 5.15 External Interrupt INTi Input Timing Diagram when Vcc = 3 V (i = 0 to 3)



**REVISION HISTORY** 

R8C/22 Group, R8C/23 Group Datasheet

| Rev. | Date         | Description |                                                                                                                                                                                                                                                             |
|------|--------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |              | Page        | Summary                                                                                                                                                                                                                                                     |
| 1.00 | Oct 27, 2006 | 40          | Table 5.15 Electrical Characteristics (1) [VCC = 5 V]<br>$\rightarrow$ Table 5.14 Electrical Characteristics (1) [VCC = 5 V] revised.<br>RAM Hold Voltage, Min.; "1.8" $\rightarrow$ "2.0" corrected.                                                       |
|      |              | 41          | Table 5.16 Electrical Characteristics (2) [Vcc = 5 V]<br>$\rightarrow$ Table 5.15 Electrical Characteristics (2) [Vcc = 5 V] revised.<br>Wait mode revised.                                                                                                 |
|      |              | 44          | Table 5.21 Electrical Characteristics (3) [VCC = 3 V<br>$\rightarrow$ Table 5.20 Electrical Characteristics (3) [VCC = 3 V] revised.<br>RAM hold voltage, Min.; "1.8" $\rightarrow$ "2.0" corrected.                                                        |
|      |              | 45          | Table 5.22 Electrical Characteristics (4) [Vcc = $3$ V]<br>$\rightarrow$ Table 5.21 Electrical Characteristics (4) [Vcc = $3$ V] revised.<br>Wait mode revised.                                                                                             |
| 1.10 | Mar 16, 2007 | _           | D version products added.<br>Relevant descriptions revised because of expanding products<br>- Table 1.1 to 1.4 revised.<br>- Figure 1.2 and 1.3 revised.<br>- Figure 3.1 and 3.2 revised.<br>- Table 5.1 to 5.15 revised.<br>- Table 5.20 and 5.21 revised. |
|      |              | 15          | Table 4.1 revised;<br>000Ah: "00XXX000b" → "00h", 000Fh: "00011111b" → "00X11111b"                                                                                                                                                                          |
|      |              | 42          | Table 5.17 and Figure 5.9 revised;<br>"INT1 input" deleted                                                                                                                                                                                                  |
|      |              | 43          | Table 5.19 and Figure 5.11 revised;<br>"i = 0, 2, 3" → "i = 0 to 3"                                                                                                                                                                                         |
|      |              | 46          | Table 5.23 and Figure 5.13 revised;<br>"INT1 input" deleted                                                                                                                                                                                                 |
|      |              | 47          | Table 5.25 and Figure 5.15 revised;<br>"i = 0, 2, 3" → "i = 0 to 3"                                                                                                                                                                                         |
| 2.00 | Aug 20, 2008 | -           | "RENESAS TECHNICAL UPDATE" reflected: TN-16C-A172A/E                                                                                                                                                                                                        |
|      |              | 5, 6        | Table 1.3, Table 1.4 revised<br>Figure 1.2, Figure 1.3; ROM number "XXX" added                                                                                                                                                                              |
|      |              | 13, 14      | Figure 3.1, Figure 3.2; "Expanding area" deleted                                                                                                                                                                                                            |
|      |              | 23          | Table 4.9 135Fh Address "XXXX0000b" → "00h"                                                                                                                                                                                                                 |
|      |              | 28          | Table 5.2; NOTE2 revised                                                                                                                                                                                                                                    |
|      |              | 30          | Table 5.4; NOTE2 and NOTE4 revised                                                                                                                                                                                                                          |
|      |              | 31          | Table 5.5; NOTE2 and NOTE5 revised                                                                                                                                                                                                                          |
|      |              | 32          | Table 5.6; "td(Vdet1-A)" added, NOTE5 added<br>Table 5.7; "td(Vdet2-A)" and NOTE2 revised, NOTE5 added                                                                                                                                                      |
|      |              | 33          | Table 5.8; "trth" and NOTE2 revised,<br>Figure 5.3 revised                                                                                                                                                                                                  |

All trademarks and registered trademarks are the property of their respective owners.

# RenesasTechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Benesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan
  Pines
  This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information in this document.
  This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for the intersect on the information in this document.
  The document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for the tendology described in this document.
  The order data. diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date their document with a pay with use. When exporting the products or the tendology described herein, you should follow the applicable export control laws and regulations, and proceedures required by such laws and regulations.
  All information included in this document, but has product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date their document, when the set of the date their document, and the date their document, and the date their document in the date their document.
  Renesas has used reasonable care in compiling the information in this document, but Renesas assumes no liability whatsoever for any damages incurred as a disclosed through pay provide applications. Renesas products are not designed applications, and receives are information in this document.
  When using or otherwise relevance the date their document.
  When using or otherwise relevance and explaint compiling the information. In this document, but Renesas as subtle for automotion control are sort application control.
  When using or otherwise relevanc



### **RENESAS SALES OFFICES**

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

#### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399

# Renesas Technology Singapore Pte. Ltd.

1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510

http://www.renesas.com