Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Dataila | | |----------------------------|---------------------------------------------------------------------------------| | Details | | | Product Status | Obsolete | | Core Processor | R8C | | Core Size | 16-Bit | | Speed | 20MHz | | Connectivity | CANbus, I <sup>2</sup> C, LINbus, SIO, SSU, UART/USART | | Peripherals | POR, Voltage Detect, WDT | | Number of I/O | 41 | | Program Memory Size | 48KB (48K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 2.5K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 12x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-LQFP | | Supplier Device Package | 48-LQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f21227dfp-u0 | #### Notice - 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. - Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. - 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. - 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support. - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. - 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. # R8C/22 Group, R8C/23 Group RENESAS MCU REJ03B0097-0200 Rev.2.00 Aug 20, 2008 # 1. Overview This MCU is built using the high-performance silicon gate CMOS process using the R8C CPU core and is packaged in a 48-pin plastic molded LQFP. This MCU operates using sophisticated instructions featuring a high level of instruction efficiency. With 1 Mbyte of address space, it is capable of executing instructions at high speed. This MCU is equipped with one CAN module and suited to in-vehicle or FA networking. Furthermore, the data flash (1 KB x 2 blocks) is embedded in the R8C/23 Group. The difference between R8C/22 and R8C/23 Groups is only the existence of the data flash. Their peripheral functions are the same. # 1.1 Applications Automotive, etc. # 1.2 Performance Overview Table 1.1 outlines the Functions and Specifications for R8C/22 Group and Table 1.2 outlines the Functions and Specifications for R8C/23 Group. Table 1.1 Functions and Specifications for R8C/22 Group | | Item | Specification | | |-----------------|-------------------------------------|----------------------------------------------------------------------------------------|--| | CPU | Number of fundamental instructions | · · · · · · · · · · · · · · · · · · · | | | 01 0 | Minimum instruction execution time | 50 ns (f(XIN) = 20 MHz, VCC = 3.0 to 5.5 V) | | | | William and addition excedition and | 100 ns (f(XIN) = 10 MHz, VCC = 2.7 to 5.5 V) | | | | Operating mode | Single-chip | | | | Address space | 1 Mbyte | | | | Memory capacity | Refer to Table 1.3 Product Information for R8C/22 Group | | | Peripheral | Ports | I/O ports: 41 pins, Input port: 3 pins | | | Function | Timers | Timer RA: 8 bits x 1 channel, | | | | | Timer RB: 8 bits x 1 channel | | | | | (Each timer equipped with 8-bit prescaler) | | | | | Timer RD: 16 bits x 2 channel | | | | | (Circuits of input capture and output compare) | | | | | Timer RE: With compare match function | | | | Serial interface | 1 channel (UART0) | | | | | Clock synchronous I/O, UART | | | | | 1 channel (UART1) | | | | | UART ' | | | | Clock synchronous serial interface | 1 channel | | | | , | I <sup>2</sup> C bus interface <sup>(2)</sup> , Clock synchronous serial I/O with chip | | | | | select | | | | LIN module | Hardware LIN: 1 channel | | | | | (timer RA, UART0) | | | | CAN module | 1 channel with 2.0B specification: 16 slots | | | | A/D converter | 10-bit A/D converter: 1 circuit, 12 channels | | | | Watchdog timer | 15 bits x 1 channel (with prescaler) | | | | | Reset start selectable | | | | Interrupt | Internal: 14 sources, External: 6 sources, Software: 4 sources, | | | | · | Priority level: 7 levels | | | | Clock generation circuits | 2 circuits | | | | | XIN clock generation circuit (with on-chip feedback resistor) | | | | | On-chip oscillator (high speed, low speed) | | | | | High-speed on-chip oscillator has frequency adjustment | | | | | function. | | | | Oscillation stop detection | Stop detection of XIN clock oscillation | | | | function | | | | | Voltage detection circuit | On-chip On-chip | | | | Power-on reset circuit include | On-chip | | | Electric | Supply voltage | VCC = 3.0 to 5.5 V (f(XIN) = 20 MHz)(D, J version) | | | Characteristics | | VCC = 3.0 to 5.5 V (f(XIN) = 16 MHz)(K version) | | | | | VCC = 2.7 to 5.5 V (f(XIN) = 10 MHz) | | | | Current consumption | Typ. 12.5 mA (VCC = 5 V, f(XIN) = 20 MHz, High-speed on- | | | | | chip oscillator stopping) | | | | | Typ. 6.0 mA (VCC = 5 V, f(XIN) = 10 MHz, High-speed on-chip | | | | | oscillator stopping) | | | Flash Memory | Programming and erasure voltage | VCC = 2.7 to 5.5 V | | | | Programming and erasure | 100 times | | | | endurance | | | | Operating Ambi | ent Temperature | -40 to 85°C | | | | | -40 to 125°C (option <sup>(1)</sup> ) | | | Package | | 48-pin mold-plastic LQFP | | | Package | | 48-pin mold-plastic LQFP | | - 1. When using options, be sure to inquire about the specification. - 2. I<sup>2</sup>C bus is a registered trademark of Koninklijke Philips Electronics N.V. Table 1.4 **Product Information for R8C/23 Group** ## Current of Aug. 2008 | Type No. | ROM C | apacity | RAM Capacity | Package Type | Rema | arke | |-------------|---------------------------|-------------|---------------|---------------|-----------|---------| | Type No. | Program ROM | Data Flash | TANI Capacity | T ackage Type | IXGIII | aino | | R5F21236DFP | 32 Kbytes | 1 Kbyte X 2 | 2 Kbytes | PLQP0048KB-A | D version | Flash | | R5F21237DFP | 48 Kbytes | 1 Kbyte X 2 | 2.5 Kbytes | PLQP0048KB-A | | memory | | R5F21238DFP | 64 Kbytes | 1 Kbyte X 2 | 3 Kbytes | PLQP0048KB-A | | version | | R5F21236JFP | 32 Kbytes | 1 Kbyte X 2 | 2 Kbytes | PLQP0048KB-A | J version | | | R5F21237JFP | 48 Kbytes | 1 Kbyte X 2 | 2.5 Kbytes | PLQP0048KB-A | | | | R5F21238JFP | 64 Kbytes | 1 Kbyte X 2 | 3 Kbytes | PLQP0048KB-A | | | | R5F2123AJFP | 96 Kbytes | 1 Kbyte X 2 | 5 Kbytes | PLQP0048KB-A | | | | R5F2123CJFP | 128 Kbytes <sup>(1)</sup> | 1 Kbyte X 2 | 6 Kbytes | PLQP0048KB-A | | | | R5F21236KFP | 32 Kbytes | 1 Kbyte X 2 | 2 Kbytes | PLQP0048KB-A | K version | | | R5F21237KFP | 48 Kbytes | 1 Kbyte X 2 | 2.5 Kbytes | PLQP0048KB-A | | | | R5F21238KFP | 64 Kbytes | 1 Kbyte X 2 | 3 Kbytes | PLQP0048KB-A | | | | R5F2123AKFP | 96 Kbytes | 1 Kbyte X 2 | 5 Kbytes | PLQP0048KB-A | | | | R5F2123CKFP | 128 Kbytes <sup>(1)</sup> | 1 Kbyte X 2 | 6 Kbytes | PLQP0048KB-A | | | #### NOTE: 1. Do not use addresses 20000h to 23FFFh because these areas are used for the emulator debugger. Refer to **24. Notes on Emulator Debugger** of Hardware Manual. Figure 1.3 Type Number, Memory Size, and Package of R8C/23 Group # 1.6 Pin Functions Table 1.5 lists the Pin Functions and Table 1.6 lists the Pin Name Information by Pin Number. Table 1.5 Pin Functions | Туре | Symbol | I/O Type | Description | |--------------------------------|------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power Supply Input | VCC<br>VSS | I | Apply 2.7 V to 5.5 V to the VCC pin. Apply 0 V to the VSS pin. | | Analog Power Supply Input | AVCC, AVSS | I | Applies the power supply for the A/D converter. Connect a capacitor between AVCC and AVSS. | | Reset Input | RESET | I | Input "L" on this pin resets the MCU. | | MODE | MODE | I | Connect this pin to VCC via a resistor. | | XIN Clock Input | XIN | I | These pins are provided for the XIN clock generation | | XIN Clock Output | XOUT | 0 | circuit I/O. Connect a ceramic resonator or a crystal oscillator between the XIN and XOUT pins. To use an externally derived clock, input it to the XIN pin and leave the XOUT pin open. | | INT Interrupt Input | INTO to INT3 | I | INT interrupt input pins. INTO Timer RD input pins. INTT Timer RA input pins. | | Key Input Interrupt | KI0 to KI3 | I | Key input interrupt input pins. | | Timer RA | TRAIO | I/O | Timer RA I/O pin. | | | TRAO | 0 | Timer RA output pin. | | Timer RB | TRBO | 0 | Timer RB output pin. | | Timer RD | TRDIOA0, TRDIOA1,<br>TRDIOB0, TRDIOB1,<br>TRDIOC0, TRDIOC1,<br>TRDIOD0, TRDIOD1 | I/O | Timer RD I/O ports. | | | TRDCLK | I | External clock input pin. | | Timer RE | TREO | 0 | Divided clock output pin. | | Serial Interface | CLK0 | I/O | Transfer clock I/O pin. | | | RXD0, RXD1 | I | Serial data input pins. | | | TXD0, TXD1 | 0 | Serial data output pins. | | I <sup>2</sup> C Bus Interface | SCL | I/O | Clock I/O pin. | | | SDA | I/O | Data I/O pin. | | Clock Synchronous | SSI | I/O | Data I/O pin. | | Serial I/O with Chip | SCS | I/O | Chip-select signal I/O pin. | | Select | SSCK | I/O | Clock I/O pin. | | | SSO | I/O | Data I/O pin. | | CAN Module | CRX0 | I | CAN data input pin. | | | CTX0 | 0 | CAN data output pin. | | Reference Voltage Input | VREF | I | Reference voltage input pin to A/D converter. | | A/D Converter | AN0 to AN11 | I | Analog input pins to A/D converter. | | I/O Port | P0_0 to P0_7,<br>P1_0 to P1_7,<br>P2_0 to P2_7,<br>P3_0, P3_1,<br>P3_3 to P3_5, P3_7,<br>P4_3 to P4_5,<br>P6_0 to P6_7 | I/O | CMOS I/O ports. Each port contains an input/output select direction register, allowing each pin in that port to be directed for input or output individually. Any port set to input can select whether to use a pull-up resistor or not by a program. | | Input Port | P4_2, P4_6, P4_7 | I | Input only ports. | I: Input O: Output I/O: Input and output # 2. Central Processing Unit (CPU) Figure 2.1 shows the CPU Registers. The CPU contains 13 registers. Of these, R0, R1, R2, R3, A0, A1, and FB comprise a register bank. Two sets of register banks are provided. Figure 2.1 CPU Registers ## 3.2 R8C/23 Group Figure 3.2 shows a Memory Map of R8C/23 Group. The R8C/23 Group has 1 Mbyte of address space from address 00000h to FFFFFh. The internal ROM (program ROM) is allocated lower addresses, beginning with address 0FFFFh. For example, a 48-Kbyte internal ROM is allocated addresses 04000h to 0FFFFh. The fixed interrupt vector table is allocated addresses 0FFDCh to 0FFFFh. They store the starting address of each interrupt routine. The internal ROM (data flash) is allocated addresses 02400h to 02BFFh. The internal RAM is allocated higher addresses, beginning with address 00400h. For example, a 2.5-Kbyte internal RAM is allocated addresses 00400h to 00DFFh. The internal RAM is used not only for storing data but also for calling subroutines and as stacks when interrupt requests are acknowledged. Special function registers (SFR) are allocated addresses 00000h to 002FFh and 01300h to 0147Fh (SFR area for CAN). The peripheral function control registers are allocated them. All addresses within the SFR, which have nothing allocated are reserved for future use and cannot be accessed by users. Figure 3.2 Memory Map of R8C/23 Group SFR Information (2)<sup>(1)</sup> Table 4.2 | A -1 -1 | Dl-t | 0 | A 64 4 | |---------|----------------------------------------------------------------------------------|-------------|-----------------------------------------| | Address | Register | Symbol | After reset | | 0040h | | | | | 0041h | | | | | 0042h | | | | | 0043h | CAN0 Wake Up Interrupt Control Register | C01WKIC | XXXXX000b | | 0044h | CAN0 Successful Reception Interrupt Control Register | CORECIC | XXXXX000b | | 0045h | CANO Successful Transmission Interrupt Control Register | COTRMIC | XXXXX000b | | 0046h | CAN0 State/Error Interrupt Control Register | C01ERRIC | XXXXX000b | | 0047h | | | | | 0048h | Timer RD0 Interrupt Control Register | TRD0IC | XXXXX000b | | 0049h | Timer RD1 Interrupt Control Register | TRD1IC | XXXXX000b | | 004Ah | Timer RE Interrupt Control Register | TREIC | XXXXX000b | | 004Bh | · · · · · · · · · · · · · · · · · · · | 111212 | 1 | | 004Ch | | | | | 004Dh | Key Input Interrupt Control Register | KUPIC | XXXXX000b | | 004Eh | A/D Conversion Interrupt Control Register | ADIC | XXXXX000b<br>XXXXXX000b | | 004En | | SSUIC/IICIC | XXXXX000b | | | SSU Interrupt Control Register/IIC Bus Interrupt Control Register <sup>(2)</sup> | SSUIC/IICIC | XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | | 0050h | | | | | 0051h | UART0 Transmit Interrupt Control Register | SOTIC | XXXXX000b | | 0052h | UART0 Receive Interrupt Control Register | SORIC | XXXXX000b | | 0053h | UART1 Transmit Interrupt Control Register | S1TIC | XXXXX000b | | 0054h | UART1 Receive Interrupt Control Register | S1RIC | XXXXX000b | | 0055h | INT2 Interrupt Control Register | INT2IC | XX00X000b | | 0056h | Timer RA Interrupt Control Register | TRAIC | XXXXX000b | | 0057h | | | | | 0058h | Timer RB Interrupt Control Register | TRBIC | XXXXX000b | | 0059h | INT1 Interrupt Control Register | INT1IC | XX00X000b | | 005Ah | INT3 Interrupt Control Register | INT3IC | XX00X000b | | 005Bh | In the interrupt Control register | iitiolo | 70.000.0000 | | 005Ch | | + | | | 005Dh | INT0 Interrupt Control Register | INTOIC | XX00X000b | | | INTO Interrupt Control Negister | INTOIC | XX00X000D | | 005Eh | | | | | 005Fh | | | | | 0060h | | | | | 0061h | | | | | 0062h | | | | | 0063h | | | | | 0064h | | | | | 0065h | | | | | 0066h | | | | | 0067h | | | | | 0068h | | | | | 0069h | | | | | 006Ah | | | | | 006Bh | | | | | 006Ch | | | + | | 006Dh | | + | + | | 006Eh | | | + | | 006En | | | | | | | | | | 0070h | | | | | 0071h | | | | | 0072h | | | | | 0073h | | | | | 0074h | | | | | 0075h | | | | | 0076h | | | | | 0077h | | | | | 0078h | | | | | 0079h | | | | | 007Ah | | | | | 007Bh | | | | | 007Ch | | | + | | 007Dh | | + | + | | 007Eh | | | + | | 007EH | | | + | | 007FII | | | | - The blank regions are reserved. Do not access locations in these regions. Selected by the IICSEL bit in the PMR register. SFR Information (6)<sup>(1)</sup> Table 4.6 | Address | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | 0141h Timer RD I/O Control Register A0 TRDIORA0 10001000b 0142h Timer RD I/O Control Register C0 TRDIORC0 10001000b 0143h Timer RD Status Register 0 TRDSR0 11100000b 0144h Timer RD Interrupt Enable Register 0 TRDIER0 11100000b 0145h Timer RD PWM Mode Output Level Control Register 0 TRDPOCR0 11111000b 0146h Timer RD Counter 0 TRDO 00h 0147h Timer RD General Register A0 TRDGRA0 FFh 0149h Timer RD General Register B0 TRDGRA0 FFh 0149h Timer RD General Register B0 TRDGRB0 FFh 014Bh Timer RD General Register C0 TRDGRC0 FFh 014Ch Timer RD General Register D0 TRDGRC0 FFh 014Fh Timer RD General Register A1 TRDCR1 00h 0150h Timer RD Control Register A1 TRDIORC1 1001000b 0152h Timer RD I/O Control Register C1 TRDIORC1 10001000b 0153h Timer RD Status Register A1 TRDER1 <td></td> | | | 0142h Timer RD I/O Control Register C0 TRDIORC0 10001000b 0143h Timer RD Status Register 0 TRDSR0 11100000b 0144h Timer RD Interrupt Enable Register 0 TRDIER0 11110000b 0145h Timer RD PWM Mode Output Level Control Register 0 TRDPOCR0 11111000b 0145h Timer RD Counter 0 TRD0 00h 0146h Timer RD General Register A0 TRDGRA0 FFh 0149h FFh FFh FFh 0149h Timer RD General Register B0 TRDGRB0 FFh 014Ah Timer RD General Register C0 TRDGRC0 FFh 014Ch Timer RD General Register D0 TRDGRC0 FFh 014Fh Timer RD General Register T TRDGRD0 FFh 014Fh Timer RD Control Register A1 TRDCR1 00h 0150h Timer RD I/O Control Register A1 TRDIORA1 10001000b 0153h Timer RD Interrupt Enable Register C1 TRDIORC1 10001000b 0153h Timer RD Interrupt Enable Register A1 TRDPOCR1 1111 | | | 0143h Timer RD Status Register 0 TRDSR0 11100000b 0144h Timer RD Interrupt Enable Register 0 TRDIER0 11100000b 0145h Timer RD PWM Mode Output Level Control Register 0 TRDDOCR0 11111000b 0146h Timer RD Counter 0 TRDD 00h 0147h 00h 00h 00h 0147h 0148h Timer RD General Register A0 TRDGRA0 FFh 0148h Timer RD General Register B0 TRDGRB0 FFh 014Bh Timer RD General Register C0 TRDGRC0 FFh 014Ch Timer RD General Register D0 TRDGRD0 FFh 014Fh Timer RD General Register D0 TRDGRD0 FFh 014Fh Timer RD Control Register A1 TRDCR1 00h 0150h Timer RD I/O Control Register A1 TRDIORA1 10001000b 0152h Timer RD Status Register C1 TRDSR1 11000000b 0153h Timer RD Status Register A1 TRDER1 111000000b 0155h Timer RD Interrupt Enable Register A1 TRDER1 | | | 0144h Timer RD Interrupt Enable Register 0 TRDIER0 11100000b 0145h Timer RD PWM Mode Output Level Control Register 0 TRDPOCR0 11111000b 0146h Timer RD Counter 0 TRD0 00h 0147h Timer RD General Register A0 TRDGRA0 FFh 0149h FFh FFh FFh 0149h Timer RD General Register B0 TRDGRB0 FFh 014Ah Timer RD General Register C0 TRDGRC0 FFh 014Dh FFh FFh FFh 014Dh FFh FFh FFh 014Eh Timer RD General Register C0 TRDGRD0 FFh 014Fh FFh FFh FFh 0150h Timer RD General Register A1 TRDGRA1 10001000b 0151h Timer RD I/O Control Register A1 TRDIORA1 10001000b 0152h Timer RD Status Register A1 TRDGRA1 1100000b 0154h Timer RD Interrupt Enable Register A1 TRDER1 11100000b 0155h Timer RD Counter 1 TRDFOC | | | O145h | | | O146h | | | 0147h 0148h Timer RD General Register A0 TRDGRA0 FFh 0149h TrDGRA0 FFh FFh 014Ah Timer RD General Register B0 TRDGRB0 FFh 014Bh Timer RD General Register C0 TRDGRC0 FFh 014Dh Timer RD General Register D0 TRDGRD0 FFh 014Fh FFh FFh FFh 014Fh Timer RD Control Register D0 TRDGRD0 FFh 014Fh FFh FFh FFh 0150h Timer RD Control Register A1 TRDICR1 00h 0151h Timer RD I/O Control Register C1 TRDIORA1 10001000b 0152h Timer RD Status Register C1 TRDSR1 11000000b 0153h Timer RD Interrupt Enable Register A1 TRDIER1 111100000b 0155h Timer RD Counter 1 TRDOCR1 11111000b 0156h Timer RD General Register A1 TRDGRA1 FFh 0158h Timer RD General Register B1 TRDGRA1 FFh 0158h Timer RD General Regist | | | 0148h Timer RD General Register A0 FFh 0149h Timer RD General Register B0 TRDGRB0 FFh 014Bh Timer RD General Register C0 TRDGRC0 FFh 014Ch Timer RD General Register C0 TRDGRC0 FFh 014Dh Timer RD General Register D0 TRDGRD0 FFh 014Fh Timer RD Control Register 1 TRDCR1 00h 0150h Timer RD I/O Control Register A1 TRDIORA1 10001000b 0152h Timer RD I/O Control Register C1 TRDIORC1 10001000b 0153h Timer RD Status Register 1 TRDSR1 11000000b 0154h Timer RD Interrupt Enable Register 1 TRDIER1 111000000b 0155h Timer RD WM Mode Output Level Control Register 1 TRDPOCR1 11111000b 0156h Timer RD General Register A1 TRDGRA1 FFh 0158h Timer RD General Register B1 TRDGRB1 FFh 0158h Timer RD General Register C1 TRDGRC1 FFh 0158h Timer RD General Register C1 TRDGRC1 FFh | | | O149h | | | 014Ah Timer RD General Register B0 TRDGRB0 FFh FFh 014Bh Timer RD General Register C0 TRDGRC0 FFh FFh 014Dh Timer RD General Register C0 TRDGRD0 FFh FFh 014Bh Timer RD General Register D0 TRDGRD0 FFh FFh 014Fh Timer RD General Register 1 TRDCR1 00h 0150h Timer RD Control Register A1 TRDIORA1 10001000b 0151h Timer RD I/O Control Register C1 TRDIORC1 10001000b 0152h Timer RD Status Register A1 TRDSR1 11000000b 0154h Timer RD Interrupt Enable Register A1 TRDIER1 11100000b 0155h Timer RD PWM Mode Output Level Control Register A1 TRDPOCR1 11111000b 0156h Timer RD General Register A1 TRDGRA1 FFh 0158h Timer RD General Register B1 TRDGRB1 FFh 0158h Timer RD General Register C1 TRDGRC1 FFh 015Ch Timer RD General Register C1 TRDGRC1 FFh | | | O14Bh | | | 014Ch Timer RD General Register C0 TRDGRC0 FFh FFh 014Dh Timer RD General Register D0 TRDGRD0 FFh FFh 014Fh Timer RD General Register D0 TRDGRD0 FFh FFh 014Fh Timer RD Control Register 1 TRDCR1 00h 0150h Timer RD I/O Control Register A1 TRDIORA1 10001000b 0152h Timer RD Status Register C1 TRDSR1 11000000b 0153h Timer RD Status Register 1 TRDSR1 11000000b 0154h Timer RD Interrupt Enable Register 1 TRDIER1 11100000b 0155h Timer RD PWM Mode Output Level Control Register 1 TRDPOCR1 11111000b 0156h Timer RD Counter 1 TRD 00h 0157h 00h 00h 00h 0158h Timer RD General Register A1 TRDGRA1 FFh 0158h Timer RD General Register B1 TRDGRB1 FFh 0158h Timer RD General Register C1 TRDGRC1 FFh | | | O14Dh | | | 014Eh Timer RD General Register D0 TRDGRD0 FFh FFh 014Fh 0150h Timer RD Control Register 1 TRDCR1 00h 0151h Timer RD I/O Control Register A1 TRDIORA1 10001000b 0152h Timer RD I/O Control Register C1 TRDIORC1 10001000b 0153h Timer RD Status Register 1 TRDSR1 11000000b 0154h Timer RD Interrupt Enable Register 1 TRDIER1 11100000b 0155h Timer RD PWM Mode Output Level Control Register 1 TRDPOCR1 11111000b 0156h Timer RD Counter 1 TRDF 00h 0157h Timer RD General Register A1 TRDGRA1 FFh 0159h Timer RD General Register B1 TRDGRB1 FFh 015Bh Timer RD General Register C1 TRDGRC1 FFh | | | O14Fh | | | 0150h Timer RD Control Register 1 TRDCR1 00h 0151h Timer RD I/O Control Register A1 TRDIORA1 10001000b 0152h Timer RD I/O Control Register C1 TRDIORC1 10001000b 0153h Timer RD Status Register 1 TRDSR1 11000000b 0154h Timer RD Interrupt Enable Register 1 TRDIER1 11100000b 0155h Timer RD PWM Mode Output Level Control Register 1 TRDPOCR1 11111000b 0156h Timer RD Counter 1 TRD1 00h 0157h 00h 00h 00h 0158h Timer RD General Register A1 TRDGRA1 FFh 015Ah Timer RD General Register B1 TRDGRB1 FFh 015Bh Timer RD General Register C1 TRDGRC1 FFh | | | 0151h Timer RD I/O Control Register A1 TRDIORA1 10001000b 0152h Timer RD I/O Control Register C1 TRDIORC1 10001000b 0153h Timer RD Status Register 1 TRDSR1 11000000b 0154h Timer RD Interrupt Enable Register 1 TRDIER1 11100000b 0155h Timer RD PWM Mode Output Level Control Register 1 TRDPOCR1 11111000b 0156h Timer RD Counter 1 TRD1 00h 0157h 00h 00h 00h 0158h Timer RD General Register A1 TRDGRA1 FFh 0159h Timer RD General Register B1 TRDGRB1 FFh 0158h Timer RD General Register C1 TRDGRC1 FFh | | | 0152h Timer RD I/O Control Register C1 TRDIORC1 10001000b 0153h Timer RD Status Register 1 TRDSR1 11000000b 0154h Timer RD Interrupt Enable Register 1 TRDIER1 11100000b 0155h Timer RD PWM Mode Output Level Control Register 1 TRDPOCR1 11111000b 0156h Timer RD Counter 1 TRD1 00h 0158h Timer RD General Register A1 TRDGRA1 FFh 0159h Timer RD General Register B1 TRDGRB1 FFh 015Bh Timer RD General Register C1 TRDGRC1 FFh | | | 0153h Timer RD Status Register 1 TRDSR1 11000000b 0154h Timer RD Interrupt Enable Register 1 TRDIER1 11100000b 0155h Timer RD PWM Mode Output Level Control Register 1 TRDPOCR1 11111000b 0156h Timer RD Counter 1 TRD1 00h 0157h 00h 00h 00h 0158h Timer RD General Register A1 TRDGRA1 FFh 0159h FFh FFh FFh 015Ah Timer RD General Register B1 TRDGRB1 FFh 015Bh Timer RD General Register C1 TRDGRC1 FFh | | | 0154h Timer RD Interrupt Enable Register 1 TRDIER1 11100000b 0155h Timer RD PWM Mode Output Level Control Register 1 TRDPOCR1 11111000b 0156h Timer RD Counter 1 TRD1 00h 0157h Timer RD General Register A1 TRDGRA1 FFh 0159h Timer RD General Register B1 TRDGRB1 FFh 015Bh Timer RD General Register C1 TRDGRC1 FFh | | | 0155h Timer RD PWM Mode Output Level Control Register 1 TRDPOCR1 11111000b 0156h Timer RD Counter 1 TRD1 00h 0157h Timer RD General Register A1 TRDGRA1 FFh 0159h FFh FFh FFh 015Ah Timer RD General Register B1 TRDGRB1 FFh 015Bh FFh FFh FFh 015Ch Timer RD General Register C1 TRDGRC1 FFh | | | 0156h Timer RD Counter 1 TRD1 00h 0157h 0158h Timer RD General Register A1 TRDGRA1 FFh 0159h FFh FFh FFh 015Ah Timer RD General Register B1 TRDGRB1 FFh 015Bh FFh FFh FFh 015Ch Timer RD General Register C1 TRDGRC1 FFh | | | 0157h 00h 0158h Timer RD General Register A1 TRDGRA1 FFh 0159h FFh FFh FFh 015Ah Timer RD General Register B1 TRDGRB1 FFh 015Bh FFh FFh FFh 015Ch Timer RD General Register C1 TRDGRC1 FFh | | | 0158h Timer RD General Register A1 TRDGRA1 FFh 0159h Timer RD General Register B1 TRDGRB1 FFh 015Bh TRDGRB1 FFh 015Ch Timer RD General Register C1 TRDGRC1 FFh | | | 0159h FFh 015Ah Timer RD General Register B1 TRDGRB1 FFh 015Bh FFh FFh 015Ch Timer RD General Register C1 TRDGRC1 FFh | | | 015Ah Timer RD General Register B1 TRDGRB1 FFh 015Bh FFh FFh 015Ch Timer RD General Register C1 TRDGRC1 FFh | | | 015Bh FFh 015Ch Timer RD General Register C1 TRDGRC1 FFh | | | 015Ch Timer RD General Register C1 TRDGRC1 FFh | | | | | | 015Dh I FFh | | | | | | 015Eh Timer RD General Register D1 TRDGRD1 FFh | | | 015Fh FFh | | | 0160h | | | 0161h | | | 0162h | | | 0163h | | | 0164h | | | 0165h | | | 0166h | | | 0167h | | | 0168h | | | 0169h | - | | 016Ah | | | 016Bh | | | 016Ch | | | 016Dh | | | 016Eh | | | 016Fh | | | 0170h | - | | 017th | - | | 0171h | | | 0172h 0173h | | | | | | 0174h | | | 0175h | | | 0176h | | | 0177h | | | 0178h | | | 0179h | | | 017Ah | | | 017Bh | | | 017Ch | | | 017Dh | | | 017Eh | | | 017Fh | | NOTE: 1. The blank regions are reserved. Do not access locations in these regions. SFR Information (8)<sup>(1)</sup> Table 4.8 | 1300h CAN0 Message Control Register 0 COMCTL0 00h 1301h CAN0 Message Control Register 1 COMCTL1 00h 1302h CAN0 Message Control Register 2 COMCTL2 00h 1303h CAN0 Message Control Register 3 COMCTL3 00h 1304h CAN0 Message Control Register 4 COMCTL4 00h 1305h CAN0 Message Control Register 5 COMCTL5 00h 1306h CAN0 Message Control Register 6 COMCTL6 00h 1307h CAN0 Message Control Register 7 COMCTL7 00h 1308h CAN0 Message Control Register 8 COMCTL8 00h 1309h CAN0 Message Control Register 9 COMCTL9 00h 130Ah CAN0 Message Control Register 10 COMCTL10 00h | er reset | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | 1301h CAN0 Message Control Register 1 C0MCTL1 00h 1302h CAN0 Message Control Register 2 C0MCTL2 00h 1303h CAN0 Message Control Register 3 C0MCTL3 00h 1304h CAN0 Message Control Register 4 C0MCTL4 00h 1305h CAN0 Message Control Register 5 C0MCTL5 00h 1306h CAN0 Message Control Register 6 C0MCTL6 00h 1307h CAN0 Message Control Register 7 C0MCTL7 00h 1308h CAN0 Message Control Register 8 C0MCTL8 00h 1309h CAN0 Message Control Register 9 C0MCTL9 00h 130Ah CAN0 Message Control Register 10 C0MCTL10 00h | | | 1302h CAN0 Message Control Register 2 COMCTL2 00h 1303h CAN0 Message Control Register 3 COMCTL3 00h 1304h CAN0 Message Control Register 4 COMCTL4 00h 1305h CAN0 Message Control Register 5 COMCTL5 00h 1306h CAN0 Message Control Register 6 COMCTL6 00h 1307h CAN0 Message Control Register 7 COMCTL7 00h 1308h CAN0 Message Control Register 8 COMCTL8 00h 1309h CAN0 Message Control Register 9 COMCTL9 00h 130Ah CAN0 Message Control Register 10 COMCTL10 00h | | | 1303h CAN0 Message Control Register 3 C0MCTL3 00h 1304h CAN0 Message Control Register 4 C0MCTL4 00h 1305h CAN0 Message Control Register 5 C0MCTL5 00h 1306h CAN0 Message Control Register 6 C0MCTL6 00h 1307h CAN0 Message Control Register 7 C0MCTL7 00h 1308h CAN0 Message Control Register 8 C0MCTL8 00h 1309h CAN0 Message Control Register 9 C0MCTL9 00h 130Ah CAN0 Message Control Register 10 C0MCTL10 00h | | | 1304h CAN0 Message Control Register 4 COMCTL4 00h 1305h CAN0 Message Control Register 5 COMCTL5 00h 1306h CAN0 Message Control Register 6 COMCTL6 00h 1307h CAN0 Message Control Register 7 COMCTL7 00h 1308h CAN0 Message Control Register 8 COMCTL8 00h 1309h CAN0 Message Control Register 9 COMCTL9 00h 130Ah CAN0 Message Control Register 10 COMCTL10 00h | | | 1305h CAN0 Message Control Register 5 C0MCTL5 00h 1306h CAN0 Message Control Register 6 C0MCTL6 00h 1307h CAN0 Message Control Register 7 C0MCTL7 00h 1308h CAN0 Message Control Register 8 C0MCTL8 00h 1309h CAN0 Message Control Register 9 C0MCTL9 00h 130Ah CAN0 Message Control Register 10 C0MCTL10 00h | | | 1306h CAN0 Message Control Register 6 COMCTL6 00h 1307h CAN0 Message Control Register 7 COMCTL7 00h 1308h CAN0 Message Control Register 8 COMCTL8 00h 1309h CAN0 Message Control Register 9 COMCTL9 00h 130Ah CAN0 Message Control Register 10 COMCTL10 00h | | | 1307h CAN0 Message Control Register 7 COMCTL7 00h 1308h CAN0 Message Control Register 8 COMCTL8 00h 1309h CAN0 Message Control Register 9 COMCTL9 00h 130Ah CAN0 Message Control Register 10 COMCTL10 00h | | | 1308h CAN0 Message Control Register 8 C0MCTL8 00h 1309h CAN0 Message Control Register 9 C0MCTL9 00h 130Ah CAN0 Message Control Register 10 C0MCTL10 00h | | | 1309h CAN0 Message Control Register 9 C0MCTL9 00h 130Ah CAN0 Message Control Register 10 C0MCTL10 00h | | | 130Ah CAN0 Message Control Register 10 C0MCTL10 00h | | | | | | 120Ph CANO Magazara Control Paginter 11 | | | | | | 130Ch CAN0 Message Control Register 12 C0MCTL12 00h | | | 130Dh CAN0 Message Control Register 13 C0MCTL13 00h | | | 130Eh CAN0 Message Control Register 14 C0MCTL14 00h | | | 130Fh CAN0 Message Control Register 15 C0MCTL15 00h | | | 1310h CAN0 Control Register C0CTLR X0000001 | ) | | 1311h XX0X0000 | | | 1312h CANO Status Register COSTR O0h | | | 1313h X0000001 | ) | | 1314h CANO Slot Status Register COSSTR 00h | - | | 1315h OANO GIOL GIALUS REGISTER 6007 | | | 1316h CAN0 Interrupt Control Register COICR 00h | - | | 1317h CANO Interrupt Control Register Color Other | | | 1318h CAN0 Extended ID Register COIDR 00h | | | 1319h CANO Extended ib Register COIDR 00h | | | 131Ah CAN0 Configuration Register COCONR XXh | | | 131Bh ZANO Connigulation Register Coconk XXII | | | | | | | | | | | | 131Eh | | | 131Fh | | | 1320h | | | 1321h | | | 1322h | | | 1323h | | | 1324h | | | 1325h | | | 1326h | | | 1327h | | | 1328h | | | 1329h | | | 132Ah | | | 132Bh | | | 132Ch | - | | 132Dh | | | 132Eh | | | 132Fh | | | 1330h | | | 1331h | | | 1332h | - | | 1333h | | | 1334h | | | 1335h | | | | | | 1336h | | | 1336h<br>1337h | | | 1337h | | | 1337h<br>1338h | | | 1337h<br>1338h<br>1339h | | | 1337h<br>1338h<br>1339h<br>133Ah | | | 1337h 1338h 1339h 133Ah 133Bh | | | 1337h 1338h 1339h 133Ah 133Bh 133Ch | | | 1337h 1338h 1339h 133Ah 133Bh 133Ch 133Dh | | | 1337h 1338h 1339h 133Ah 133Bh 133Ch | | NOTE: 1. The blank regions are reserved. Do not access locations in these regions. SFR Information (10)<sup>(1)</sup> **Table 4.10** | Address | Register | Symbol | After reset | |---------|-------------------------------|--------|-------------| | 1380h | CANO Slot 2: Identifier/DLC | Cymbol | XXh | | 1381h | O/1140 Glot 2. Identifici/BEG | | XXh | | 1382h | | | XXh | | 1383h | | | XXh | | 1384h | | | XXh | | 1385h | | | XXh | | 1386h | CAN0 Slot 2: Data Field | | XXh | | 1387h | OANO SIOI 2. Data i leid | | XXh | | 1388h | | | XXh | | 1389h | | | XXh | | 138Ah | | | XXh | | 138Bh | | | XXh | | 138Ch | | | XXh | | 138Dh | | | XXh | | 138Eh | CAN0 Slot 2: Time Stamp | | XXh | | 138Fh | O/1140 Glot 2. Time Gramp | | XXh | | 1390h | CAN0 Slot 3: Identifier/DLC | | XXh | | 1391h | OANO SIOI S. Identine/DEC | | XXh | | 1392h | 1 | | XXh | | 1393h | | | XXh | | 1394h | | | XXh | | 1395h | 1 | | XXh | | 1396h | CAN0 Slot 3: Data Field | | XXh | | 1397h | Orato Gloco. Data Field | | XXh | | 1398h | | | XXh | | 1399h | | | XXh | | 139Ah | | | XXh | | 139Bh | | | XXh | | 139Ch | | | XXh | | 139Dh | | | XXh | | 139Eh | CAN0 Slot 3: Time Stamp | | XXh | | 139Fh | Ortivo Stores. Timo Stamp | | XXh | | 13A0h | CAN0 Slot 4: Identifier/DLC | | XXh | | 13A1h | | | XXh | | 13A2h | | | XXh | | 13A3h | | | XXh | | 13A4h | | | XXh | | 13A5h | | | XXh | | 13A6h | CAN0 Slot 4: Data Field | | XXh | | 13A7h | | | XXh | | 13A8h | | | XXh | | 13A9h | 1 | | XXh | | 13AAh | 1 | | XXh | | 13ABh | 1 | | XXh | | 13ACh | 1 | | XXh | | 13ADh | | | XXh | | 13AEh | CAN0 Slot 4: Time Stamp | | XXh | | 13AFh | 1 | | XXh | | 13B0h | CAN0 Slot 5: Identifier/DLC | | XXh | | 13B1h | | | XXh | | 13B2h | | | XXh | | 13B3h | | | XXh | | 13B4h | | | XXh | | 13B5h | | | XXh | | 13B6h | CAN0 Slot 5: Data Field | | XXh | | 13B7h | | | XXh | | 13B8h | | | XXh | | 13B9h | | | XXh | | 13BAh | | | XXh | | 13BBh | | | XXh | | 13BCh | | | XXh | | 13BDh | | | XXh | | 13BEh | CAN0 Slot 5: Time Stamp | | XXh | | 13BFh | <u> </u> | | XXh | | | | | | NOTE: 1. The blank regions are reserved. Do not access locations in these regions. SFR Information (13)<sup>(1)</sup> **Table 4.13** | 1440h 1441h 1442h 1443h 1444h 1445h 1446h 1447h 1448h 1449h 144Ah 144Bh 144Dh 144Dh 144Dh 144Dh 145Dh 145Sh | Symbol | After reset XXh XXh XXh XXh XXh XXh XXh X | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------| | 1442h 1443h 1444h 1445h 1446h 1447h 1448h 1449h 144Ah 144Bh 144Ch 144Dh 144Eh 144Dh 144Eh 1450h 1451h 1452h 1453h 1454h 1458h | | XXh | | 1443h 1444h 1445h 1446h 1447h 1448h 1449h 144Ah 144Bh 144Dh 144Eh 144Fh 1450h 1450h 1455h 1455h 1458h | | XXh | | 1444h | | XXh | | 1445h 1446h 1447h 1448h 1448h 1449h 144Ah 144Bh 144Ch 144Dh 144Eh 144Eh 1450h 1451h 1452h 1453h 1455h 1456h 1458h | | XXh | | 1445h 1446h 1447h 1448h 1448h 1444h 144Bh 144Ch 144Dh 144Eh 144Ch 144Dh 144Eh 1450h 1450h 1451h 1452h 1453h 1455h 1456h 1458h 1458h 1458h 1458h 1458h 1459h 1458h 145Ch 145Eh 1460h 1461h | | XXh | | 1446h | | XXh | | 1447h 1448h 1449h 144Ah 144Ah 144Bh 144Ch 144Dh 144Eh 144Eh 1450h 1450h 1453h 1453h 1455h 1456h 1458h | | XXh | | 1448h 1449h 144Ah 144Bh 144Ch 144Ch 144Ch 144Ch 144Eh 144Fh 1450h 1451h 1452h 1453h 1454h 1458h 1458h 1458h 1458h 1458h 1458h 145Bh 145Ch 145Dh 145Eh 145Eh 145Eh 145Eh 145Eh 145Eh 145Eh 1460h 1461h | | XXh | | 1449h 144Ah 144Bh 144Ch 144Ch 144Ch 144Eh 144Eh 1450h 1450h 1451h 1452h 1453h 1453h 1455h 1456h 1458h 1458h 1458h 1458h 1458h 1458h 145Bh 145Ch 145Bh 145Ch 145Eh 145Eh 145Eh 145Eh 145Eh 1460h 1461h CAN0 Global Mask Register | | XXh<br>XXh<br>XXh<br>XXh<br>XXh<br>XXh | | 144Ah 144Bh 144Ch 144Dh 144Eh 144Eh 144Fh 1450h 1451h 1452h 1453h 1453h 1456h 1458h 1458h 1458h 1458h 1458h 1458h 145Bh 145Ch 145Ch 145Dh 145Eh 145Eh 145Eh 1460h 1461h CAN0 Slot 15: Time Stamp | | XXh<br>XXh<br>XXh<br>XXh<br>XXh<br>XXh | | 144Bh | | XXh<br>XXh<br>XXh<br>XXh<br>XXh | | 144Ch 144Dh 144Eh 144Eh 144Eh 144Fh 145Dh 145Dh 1453h 1454h 1455h 1456h 1457h 1458h 1459h 1458h 145Bh 145Ch 146Ch | | XXh<br>XXh<br>XXh<br>XXh | | 144Dh 144Eh CAN0 Slot 14: Time Stamp 144Fh CAN0 Slot 15: Identifier/DLC 1450h CAN0 Slot 15: Identifier/DLC 1451h 1452h 1453h 1454h 1455h 1456h 1457h 1458h 1459h 145Ah 145Bh 145Ch 145Dh 145Fh 145Fh CAN0 Slot 15: Time Stamp 145Fh 1460h 1461h CAN0 Global Mask Register | | XXh<br>XXh<br>XXh | | 144Eh CAN0 Slot 14: Time Stamp 144Fh CAN0 Slot 15: Identifier/DLC 1451h CAN0 Slot 15: Identifier/DLC 1453h 1454h 1455h CAN0 Slot 15: Data Field 1457h 1458h 1458h 1459h 1458h 145Ch 145Dh CAN0 Slot 15: Time Stamp 145Fh CAN0 Slot 15: Time Stamp 1461h CAN0 Global Mask Register | | XXh<br>XXh | | 144Fh 1450h 1451h 1452h 1453h 1454h 1455h 1456h 1457h 1458h 1458h 1458h 145Bh 145Bh 145Ch 145Dh 145Eh 145Eh 145Eh 145Eh 145Fh 1460h 1461h CAN0 Slot 15: Identifier/DLC | | XXh | | 1450h 1451h 1452h 1453h 1453h 1456h 1457h 1458h 1458h 1459h 145Bh 145Ch 145Dh 145Eh 145Fh 1460h 1461h CAN0 Slot 15: Identifier/DLC | | XXh | | 1451h 1452h 1453h 1454h 1455h 1456h 1456h 1457h 1458h 1459h 145Ah 145Bh 145Ch 145Dh 145Eh 145Fh 1460h 1461h CANO Global Mask Register | | | | 1452h 1453h 1454h 1455h 1455h 1456h 1457h 1458h 1459h 1458h 145Bh 145Bh 145Ch 145Dh 145Eh 145Eh 145Fh 1460h 1461h CAN0 Global Mask Register | | XXh | | 1453h 1454h 1455h 1456h 1456h 1457h 1458h 1459h 145Ah 145Bh 145Ch 145Dh 145Eh 145Eh 145Fh 1460h 1461h CAN0 Global Mask Register | | XXh | | 1454h 1455h 1456h 1457h 1458h 1458h 1459h 145Ah 145Bh 145Ch 145Dh 145Eh 145Eh 1460h CAN0 Slot 15: Time Stamp 1461h | | XXh | | 1455h 1456h 1457h 1458h 1459h 1458h 1458h 1458h 145Bh 145Ch 145Dh 145Ch 145Dh 145Eh 145Fh 1460h 1461h CAN0 Global Mask Register | | XXn<br>XXh | | 1456h 1457h 1458h 1459h 145Ah 145Bh 145Ch 145Dh 145Eh 145Eh 145Fh 1460h 1460h 1461h | | XXh | | 1457h 1458h 1459h 145Ah 145Bh 145Bh 145Ch 145Ch 145Eh 145Eh 145Fh 145Fh 1460h CAN0 Global Mask Register | | | | 1458h 1459h 145Ah 145Bh 145Ch 145Ch 145Dh 145Eh 145Eh 145Eh 1466h CAN0 Slot 15: Time Stamp 145Fh 1460h 1461h | | XXh | | 1459h 145Ah 145Bh 145Ch 145Dh 145Eh 145Eh 145Fh 1460h 1461h CAN0 Global Mask Register | | XXh | | 145Ah 145Bh 145Ch 145Dh 145Eh CAN0 Slot 15: Time Stamp 145Fh 1460h CAN0 Global Mask Register 1461h | | XXh | | 145Bh 145Ch 145Dh 145Eh CAN0 Slot 15: Time Stamp 145Fh 1460h 1461h CAN0 Global Mask Register | | XXh | | 145Ch 145Dh 145Eh CAN0 Slot 15: Time Stamp 145Fh 1460h CAN0 Global Mask Register 1461h | | XXh | | 145Dh 145Eh CAN0 Slot 15: Time Stamp 145Fh 1460h CAN0 Global Mask Register 1461h | | XXh | | 145Eh | | XXh | | 145Fh 1460h CAN0 Global Mask Register 1461h | | XXh | | 1460h CAN0 Global Mask Register | | XXh | | 1461h | | XXh | | 1461h<br>1462h | C0GMR | XXh | | 1462h | | XXh | | | | XXh | | 1463h | | XXh | | 1464h | | XXh | | 1465h | | XXh | | 1466h CAN0 Local Mask A Register | C0LMAR | XXh | | 1467h | | XXh | | 1468h | | XXh | | 1469h | | XXh | | 146Ah | | XXh | | 146Bh | | XXh | | 146Ch CAN0 Local Mask B Register | C0LMBR | XXh | | 146Dh | | XXh | | 146Eh | | XXh | | 146Fh | | XXh | | 1470h | | XXh | | 1471h | | XXh | | 1471h | | ^^!! | | 1472h<br>1473h | | | | 14/3n 1474h | | | | | | | | 1475h | | | | FFFFh Option Function Select Register | OFS | (Note 2) | - The blank regions are reserved. Do not access locations in these regions. The OFS register cannot be changed by a program. Use a flash programmer to write to it. Table 5.4 Flash Memory (Program ROM) Electrical Characteristics | Cumbal | Parameter | Conditions | | Unit | | | |------------|---------------------------------------------------------------------|----------------------------|----------|------|-----------------------------|-------| | Symbol | raiailletei | Conditions | Min. | Тур. | Max. | Unit | | _ | Program/erase endurance <sup>(2)</sup> | R8C/22 Group | 100(3) | - | = | times | | | | R8C/23 Group | 1,000(3) | - | - | times | | - | Byte program time | | ı | 50 | 400 | μS | | = | Block erase time | | = | 0.4 | 9 | S | | td(SR-SUS) | Time delay from suspend request until erase suspend | | _ | _ | 97 + CPU clock<br>× 6 cycle | μS | | = | Interval from erase start/restart until following suspend request | | 650 | = | = | μS | | = | Interval from program start/restart until following suspend request | | 0 | = | - | ns | | _ | Time from suspend until program/erase restart | | - | - | 3 + CPU clock<br>× 4 cycle | μS | | _ | Program, erase voltage | | 2.7 | - | 5.5 | V | | _ | Read voltage | | 2.7 | - | 5.5 | V | | _ | Program, erase temperature | | 0 | - | 60 | °C | | = | Data hold time <sup>(7)</sup> | Ambient temperature = 55°C | 20 | = | = | year | - 1. Vcc = 2.7 to 5.5 V at Topr = -40 to 85°C (D, J version) / -40 to 125°C (K version), unless otherwise specified. - 2. Definition of programming/erasure endurance - The programming and erasure endurance is defined on a per-block basis. - If the programming and erasure endurance is n (n = 100 or 1,000), each block can be erased n times. - For example, if 1,024 1-byte writes are performed to different addresses in block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one. However, the same address must not be programmed more than once per erase operation (overwriting prohibited). - 3. Endurance to guarantee all electrical characteristics after program and erase (1 to Min. value can be guaranteed). - 4. In a system that executes multiple programming operations, the actual erasure endurance can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. It is also advisable to retain data on the erasure endurance of each block and limit the number of erase operations to a certain number. - 5. If error occurs during block erase, attempt to execute the clear status register command, then the block erase command at least three times until the erase error does not occur. - 6. Customers desiring program/erase failure rate information should contact their Renesas technical support representative. - 7. The data hold time includes time that the power supply is off or the clock is not supplied. Table 5.8 Power-on Reset Circuit, Voltage Monitor 1 Reset Circuit Electrical Characteristics(3) | Symbol | Parameter | Condition | | Standar | d | Unit | |--------|---------------------------------------------------|-------------|-------|---------|-------|---------| | | | | Min. | Тур. | Max. | | | Vpor1 | Power-on reset valid voltage <sup>(4)</sup> | | - | - | 0.1 | V | | Vpor2 | Power-on reset or voltage monitor 1 valid voltage | | 0 | - | Vdet1 | V | | trth | External power Vcc rise gradient | Vcc ≤ 3.6 V | 20(2) | = | = | mV/msec | | | | Vcc > 3.6 V | 20(2) | _ | 2,000 | mV/msec | #### NOTES: - 1. Topr = -40°C to 85°C (D, J version) / -40°C to 125°C (K version), unless otherwise specified. - 2. This condition (the minimum value of external power Vcc rise gradient) does not apply if V<sub>por2</sub> ≥ 1.0 V. - 3. To use the power-on reset function, enable voltage monitor 1 reset by setting the LVD10N bit in the OFS register to 0, the VW1C0 and VW1C6 bits in the VW1C register to 1 respectively, and the VCA26 bit in the VCA2 register to 1. - 4. tw(por1) indicates the duration the external power Vcc must be held below the effective voltage (Vpor1) to enable a power on reset. When turning on the power for the first time, maintain tw(por1) for 30s or more if $-20^{\circ}C \le Topr \le 125^{\circ}C$ , maintain tw(por1) for 30s or more if $-20^{\circ}C \le Topr \le 125^{\circ}C$ , maintain tw(por1) for 3,000s or more if $-40^{\circ}$ C $\leq$ Topr $< -20^{\circ}$ C. Figure 5.3 **Power-on Reset Circuit Electrical Characteristics** Hardware Manual for details. **Table 5.12** Timing Requirements of Clock Synchronous Serial I/O with Chip Select(1) | Cumbal | Parameter | | Conditions | | Standard | t | Lloit | |--------|---------------------------------|--------|------------|------------|----------|-------------|---------| | Symbol | Parameter | | Conditions | Min. | Тур. | Max. | Unit | | tsucyc | SSCK clock cycle time | | | 4 | - | = | tcyc(2) | | tHI | SSCK clock "H" width | | | 0.4 | - | 0.6 | tsucyc | | tLO | SSCK clock "L" width | | | 0.4 | - | 0.6 | tsucyc | | trise | SSCK clock rising time | Master | | - | = | 1 | tcyc(2) | | | | Slave | | = | - | 1 | μS | | tfall | SSCK clock falling time | Master | | - | = | 1 | tcyc(2) | | | | Slave | | - | - | 1 | μS | | tsu | SSO, SSI data input setup time | | | 100 | = | - | ns | | tH | SSO, SSI data input hold time | | | 1 | = | = | tcyc(2) | | tLEAD | SCS setup time | Slave | | 1tcyc + 50 | - | - | ns | | tLAG | SCS hold time | Slave | | 1tcyc + 50 | _ | _ | ns | | top | SSO, SSI data output delay time | | | = | = | 1 | tcyc(2) | | tsa | SSI slave access time | | | _ | = | 1tcyc + 100 | ns | | tor | SSI slave out open time | | | _ | - | 1tcyc + 100 | ns | - Vcc = 2.7 to 5.5 V, Vss = 0 V at Topr = -40 to 85°C (D, J version) / -40 to 125°C (K version), unless otherwise specified. 1. Vcc = 2.7 to 5.5 V, Vss = 0 V at Topr = -40 to 85°C (D, J version) / -40 to 125°C (K version), unless otherwise specified. 2. 1tcyc = 1/f1(s) Figure 5.4 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Master) Electrical Characteristics (2) [Vcc = 5 V] **Table 5.15** (Topr = -40 to 85°C (D, J version) / -40 to 125°C (K version), Unless Otherwise Specified.) | Symbol | Parameter | Condition | | Standard | | | Unit | |--------|------------------------------------------------------------------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|------| | | | | | Min. | Тур. | Max. | | | Icc | Power supply current (Vcc = 3.3 to 5.5 V) In single-chip mode, the output pins are | High-clock<br>mode | XIN = 20 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | = | 12.5 | 25.0 | mA | | | open and other pins<br>are Vss | | XIN = 16 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | _ | 10.0 | 20.0 | mA | | | | | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | = | 6.5 | _ | mA | | | | | XIN = 20 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | - | 6.5 | - | mA | | | | | XIN = 16MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | - | 5.0 | - | mA | | | | | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 3.5 | - | mA | | | | High-speed<br>on-chip<br>oscillator<br>mode | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz No division | - | 6.5 | 13.0 | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO= 10 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | - | 3.2 | _ | mA | | | | Low-speed<br>on-chip<br>oscillator<br>mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 FMR47 = 1 | - | 150 | 300 | μА | | | | Wait mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA20 = 0 VCA26 = VCA27 = 0 | _ | 60 | 120 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA20 = 0 VCA26 = VCA27 = 0 | - | 38 | 76 | μА | | | | Stop mode<br>Topr = 25°C | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA26 = VCA27 = 0 | - | 0.8 | 3.0 | μА | | | | Stop mode<br>Topr = 85°C | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA26 = VCA27 = 0 | _ | 1.2 | - | μА | | | | Stop mode<br>Topr = 125°C | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA26 = VCA27 = 0 | = | 4.0 | - | μА | # Timing Requirements (Unless Otherwise Specified: Vcc = 5 V, Vss = 0 V at Topr = 25°C) [Vcc = 5 V] **Table 5.16 XIN Input** | Symbol | Parameter | Standard | | Linit | |----------|----------------------|----------|------|-------| | | | Min. | Max. | Unit | | tc(XIN) | XIN input cycle time | 50 | = | ns | | twh(xin) | XIN input "H" width | 25 | = | ns | | twl(xin) | XIN input "L" width | 25 | - | ns | XIN Input Timing Diagram when Vcc = 5 V Figure 5.8 **Table 5.17 TRAIO Input** | Symbol | Parameter | Standard | | Unit | |------------|------------------------|----------|------|------| | Symbol | raidilletei | | Max. | | | tc(TRAIO) | TRAIO input cycle time | | - | ns | | tWH(TRAIO) | TRAIO input "H" width | | - | ns | | tWL(TRAIO) | TRAIO input "L" width | 40 | = | ns | Figure 5.9 TRAIO Input Timing Diagram when Vcc = 5 V **Table 5.18 Serial Interface** | Symbol | Parameter | Stan | Unit | | |----------|------------------------|------|------|------| | Symbol | Falanetei | | | Max. | | tc(CK) | CLK0 input cycle time | 200 | = | ns | | tW(CKH) | CLK0 input "H" width | 100 | - | ns | | tW(CKL) | CLK0 input "L" width | 100 | - | ns | | td(C-Q) | TXDi output delay time | | 50 | ns | | th(C-Q) | TXDi hold time | 0 | - | ns | | tsu(D-C) | RXDi input setup time | 50 | = | ns | | th(C-D) | RXDi input hold time | 90 | - | ns | i = 0 or 1 Serial Interface Timing Diagram when Vcc = 5 V Figure 5.10 External Interrupt INTi (i = 0 to 3) Input **Table 5.19** | Symbol | Parameter | Standard | | Unit | |---------|----------------------|--------------------|------|------| | Symbol | Falanielei | | Max. | | | tW(INH) | ĪNTi input "H" width | 250 <sup>(1)</sup> | - | ns | | tw(INL) | INTi input "L" width | 250 <sup>(2)</sup> | 1 | ns | - 1. When selecting the digital filter by the $\overline{\text{INTi}}$ input filter select bit, use the $\overline{\text{INTi}}$ input HIGH width to the greater value, either (1/digital filter clock frequency x 3) or the minimum value of standard. - 2. When selecting the digital filter by the INTi input filter select bit, use the INTi input LOW width to the greater value, either (1/digital filter clock frequency x 3) or the minimum value of standard. External Interrupt INTi Input Timing Diagram when Vcc = 5 V (i = 0 to 3) Figure 5.11 Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan - Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes: 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the respect to the information in this document in the product data, diagrams, charts, programs, algorithms, and application circuit examples. 3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such to change without any plan notice. Before purchasing or using any Renesas products listed in this document, in the such procedure in the procedure of the date this document, in the such procedure in the th ## **RENESAS SALES OFFICES** http://www.renesas.com Refer to "http://www.renesas.com/en/network" for the latest and detailed information. #### Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473 **Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145 Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510