

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | AVR                                                                       |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 50MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART, USB                                    |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                |
| Number of I/O              | 36                                                                        |
| Program Memory Size        | 256КВ (256К х 8)                                                          |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                |                                                                           |
| RAM Size                   | 32K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V                                                              |
| Data Converters            | A/D 8x12b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 48-UFLGA Exposed Pad                                                      |
| Supplier Device Package    | 48-TLLGA (5.5x5.5)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atuc256l4u-d3hr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The Frequency Meter (FREQM) allows accurate measuring of a clock frequency by comparing it to a known reference clock.

The Full-speed USB 2.0 device interface (USBC) supports several USB classes at the same time, thanks to the rich end-point configuration.

The device includes six identical 16-bit Timer/Counter (TC) channels. Each channel can be independently programmed to perform frequency measurement, event counting, interval measurement, pulse generation, delay timing, and pulse width modulation.

The Pulse Width Modulation controller (PWMA) provides 12-bit PWM channels which can be synchronized and controlled from a common timer. 36 PWM channels are available, enabling applications that require multiple PWM outputs, such as LCD backlight control. The PWM channels can operate independently, with duty cycles set individually, or in interlinked mode, with multiple channels changed at the same time.

The ATUC64/128/256L3/4U also features many communication interfaces, like USART, SPI, and TWI, for communication intensive applications. The USART supports different communication modes, like SPI Mode and LIN Mode.

A general purpose 8-channel ADC is provided, as well as eight analog comparators (AC). The ADC can operate in 10-bit mode at full speed or in enhanced mode at reduced speed, offering up to 12-bit resolution. The ADC also provides an internal temperature sensor input channel. The analog comparators can be paired to detect when the sensing voltage is within or outside the defined reference window.

The Capacitive Touch (CAT) module senses touch on external capacitive touch sensors, using the QTouch technology. Capacitive touch sensors use no external mechanical components, unlike normal push buttons, and therefore demand less maintenance in the user application. The CAT module allows up to 17 touch sensors, or up to 16 by 8 matrix sensors to be interfaced. All touch sensors can be configured to operate autonomously without software interaction, allowing wakeup from sleep modes when activated.

Atmel offers the QTouch library for embedding capacitive touch buttons, sliders, and wheels functionality into AVR microcontrollers. The patented charge-transfer signal acquisition offers robust sensing and includes fully debounced reporting of touch keys as well as Adjacent Key Suppression<sup>®</sup> (AKS<sup>®</sup>) technology for unambiguous detection of key events. The easy-to-use QTouch Suite toolchain allows you to explore, develop, and debug your own touch applications.

The Audio Bitstream DAC (ABDACB) converts a 16-bit sample value to a digital bitstream with an average value proportional to the sample value. Two channels are supported, making the ABDAC particularly suitable for stereo audio.

The Inter-IC Sound Controller (IISC) provides a 5-bit wide, bidirectional, synchronous, digital audio link with external audio devices. The controller is compliant with the Inter-IC Sound (I2S) bus specification.

The ATUC64/128/256L3/4U integrates a class 2+ Nexus 2.0 On-chip Debug (OCD) System, with non-intrusive real-time trace and full-speed read/write memory access, in addition to basic runtime control. The NanoTrace interface enables trace feature for aWire- or JTAG-based debuggers. The single-pin aWire interface allows all features available through the JTAG interface to be accessed through the RESET pin, allowing the JTAG pins to be used for GPIO or peripherals.

| 7.7.12 Status Register |       |                 |  |  |
|------------------------|-------|-----------------|--|--|
| Name:                  |       | SR              |  |  |
| Access                 | Туре: | Read-only       |  |  |
| Offset:                |       | 0x01C + n*0x040 |  |  |
| Reset Va               | alue: | 0x0000000       |  |  |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24  |
|----|----|----|----|----|----|----|-----|
| -  | -  | -  | -  | -  | -  | -  | -   |
|    |    |    |    |    |    |    |     |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16  |
| -  | -  | -  | -  | -  | -  | -  | -   |
|    |    |    |    |    |    |    |     |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8   |
| -  | -  | -  | -  | -  | -  | -  | -   |
|    |    |    |    |    |    |    |     |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0   |
| -  | -  | -  | -  | -  | -  | -  | TEN |

#### • TEN: Transfer Enabled

This bit is cleared when the TDIS bit in CR is written to one.

This bit is set when the TEN bit in CR is written to one.

0: Transfer is disabled for the DMA channel.

1: Transfer is enabled for the DMA channel.

**Atmel** 

- After all kinds of resets, the USB device address is 0.
- The host starts a SETUP transaction with a SET\_ADDRESS(addr) request.
- The user writes this address to the USB Address field (UDCON.UADD), and writes a zero to the Address Enable bit (UDCON.ADDEN), resulting in the address remaining zero.
- The user sends a zero-length IN packet from the control endpoint.
- The user enables the stored USB device address by writing a one to ADDEN.

Once the USB device address is configured, the controller filters the packets to only accept those targeting the address stored in UADD.

UADD and ADDEN should not be written to simultaneously. They should be written sequentially, UADD field first.

If UADD or ADDEN is cleared, the default device address 0 is used. UADD and ADDEN are cleared:

- On a hardware reset.
- When the USBC is disabled (USBE written to zero).
- When a USB reset is detected.

#### 8.6.2.7 Suspend and Wakeup

When an idle USB bus state has been detected for 3 ms, the controller sets the Suspend (SUSP) interrupt bit in UDINT. In this case, the transceiver is suspended, reducing power consumption.

To further reduce power consumption it is recommended to freeze the USB clock by writing a one to the Freeze USB Clock (FRZCLK) bit in USBCON when the USB bus is in suspend mode. The MCU can also enter the idle or frozen sleep mode to further lower power consumption.

To recover from the suspend mode, the user shall wait for the Wakeup (WAKEUP) interrupt bit, which is set when a non-idle event is detected, and then write a zero to FRZCLK.

As the WAKEUP interrupt bit in UDINT is set when a non-idle event is detected, it can occur regardless of whether the controller is in the suspend mode or not. The SUSP and WAKEUP interrupts are thus independent of each other except for that one bit is cleared when the other is set.

#### 8.6.2.8 Detach

The reset value of the DETACH bit located in the UDCON register, is one.

It is possible to initiate a device re-enumeration simply by writing a one and then a zero to DETACH.

DETACH acts on the pull-up connections of the DP and DM pads. See "Device mode" for further details.

#### 8.6.2.9 Remote wakeup

The remote wakeup request (also known as upstream resume) is the only request the device may send on its own initiative. This should be preceded by a DEVICE\_REMOTE\_WAKEUP request from the host.

• First, the USBC must have detected a "Suspend" state on the bus, i.e. the remote wakeup request can only be sent after a SUSP interrupt has been set.

#### 12.7 Module Configuration

The specific configuration for each INTC instance is listed in the following tables. The module bus clocks listed here are connected to the system bus clocks. Please refer to the Power Manager chapter for details.

| Table 12-2. | INTC Clock Name |
|-------------|-----------------|
|             |                 |

| Module Name | Clock Name | Description                      |
|-------------|------------|----------------------------------|
| INTC        | CLK_INTC   | Clock for the INTC bus interface |

#### 12.7.1 Interrupt Request Signal Map

#### 12.8 Interrupt Request Signal Map

The various modules may output Interrupt request signals. These signals are routed to the Interrupt Controller (INTC), described in a later chapter. The Interrupt Controller supports up to 64 groups of interrupt requests. Each group can have up to 32 interrupt request signals. All interrupt signals in the same group share the same autovector address and priority level. Refer to the documentation for the individual submodules for a description of the semantics of the different interrupt requests.

The interrupt request signals are connected to the INTC as follows.

| Group | Line | Module                    | Signal          |
|-------|------|---------------------------|-----------------|
| 0     | 0    | AVR32UC3 CPU              | SYSREG COMPARE  |
| 0     |      | AVR32UC3 CPU              | OCD DCEMU_DIRTY |
| I     | 1    | AVR32UC3 CPU              | OCD DCCPU_READ  |
| 2     | 0    | Flash Controller          | FLASHCDW        |
| 3     | 0    | Secure Access Unit        | SAU             |
|       | 0    | Peripheral DMA Controller | PDCA 0          |
| 4     | 1    | Peripheral DMA Controller | PDCA 1          |
| 4     | 2    | Peripheral DMA Controller | PDCA 2          |
|       | 3    | Peripheral DMA Controller | PDCA 3          |
|       | 0    | Peripheral DMA Controller | PDCA 4          |
| F     | 1    | Peripheral DMA Controller | PDCA 5          |
| Э     | 2    | Peripheral DMA Controller | PDCA 6          |
|       | 3    | Peripheral DMA Controller | PDCA 7          |
|       | 0    | Peripheral DMA Controller | PDCA 8          |
| 6     | 1    | Peripheral DMA Controller | PDCA 9          |
| Ø     | 2    | Peripheral DMA Controller | PDCA 10         |
|       | 3    | Peripheral DMA Controller | PDCA 11         |
| 7     | 0    | Power Manager             | РМ              |

 Table 12-3.
 Interrupt Request Signal Map



#### 14.6.3 Interrupt Mask Register

| Name:        | IMR        |
|--------------|------------|
| Access Type: | Read-only  |
| Offset:      | 0x0008     |
| Reset Value: | 0x00000000 |

| 31       | 30       | 29                 | 28                 | 27                 | 26               | 25             | 24             |
|----------|----------|--------------------|--------------------|--------------------|------------------|----------------|----------------|
| AE       | -        | -                  | -                  | -                  | -                | -              | -              |
|          |          |                    |                    |                    |                  |                |                |
| 23       | 22       | 21                 | 20                 | 19                 | 18               | 17             | 16             |
| -        | -        | -                  | -                  | -                  | PLLLOCKLO<br>ST0 | PLLLOCK0       | BRIFARDY       |
|          |          |                    |                    |                    |                  |                |                |
| 15       | 14       | 13                 | 12                 | 11                 | 10               | 9              | 8              |
| DFLL0RCS | DFLL0RDY | DFLL0LOCK<br>LOSTA | DFLL0LOCK<br>LOSTF | DFLL0LOCK<br>LOSTC | DFLL0LOCK<br>A   | DFLL0LOCK<br>F | DFLL0LOCK<br>C |
|          |          |                    |                    |                    |                  |                |                |
| 7        | 6        | 5                  | 4                  | 3                  | 2                | 1              | 0              |
| BODDET   | SM33DET  | VREGOK             | -                  | -                  | -                | OSC0RDY        | OSC32RDY       |

0: The corresponding interrupt is disabled.

1: The corresponding interrupt is enabled.

A bit in this register is cleared when the corresponding bit in IDR is written to one.

A bit in this register is set when the corresponding bit in IER is written to one.

**Atmel** 

14.6.18 System RC Oscillator Calibration Register

| Name:        | RCCR       |  |
|--------------|------------|--|
| Access Type: | Read/Write |  |

**Reset Value:** 

| 31 | 30 | 29 | 28   | 27     | 26 | 25   | 24     |
|----|----|----|------|--------|----|------|--------|
| -  | -  | -  | -    | -      | -  | -    | -      |
|    |    |    |      |        |    |      |        |
| 23 | 22 | 21 | 20   | 19     | 18 | 17   | 16     |
| -  | -  | -  | -    | -      | -  | -    | FCD    |
|    |    |    |      |        |    |      |        |
| 15 | 14 | 13 | 12   | 11     | 10 | 9    | 8      |
| -  | -  | -  | -    | -      | -  | CALI | B[9:8] |
|    |    |    |      |        |    |      |        |
| 7  | 6  | 5  | 4    | 3      | 2  | 1    | 0      |
|    |    |    | CALI | B[7:0] |    |      |        |

#### • FCD: Flash Calibration Done

0: The flash calibration will be redone after any reset.

1: The flash calibration will only be redone after a Power-on Reset.

This bit is cleared after a POR.

This bit is set when the CALIB field has been updated by the flash fuses after a reset.

#### CALIB: Calibration Value

Calibration Value for the System RC oscillator (RCSYS).

Note that this register is protected by a lock. To write to this register the UNLOCK register has to be written first. Please refer to the UNLOCK register description for details.

Selects the operating mode for the SM33.

| Table 14-6. Operation Mode for SIM3 |
|-------------------------------------|
|-------------------------------------|

| CTRL | Description                                                                                                                                        |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | SM33 is disabled.                                                                                                                                  |
| 1    | SM33 is enabled and can reset the device. An interrupt request will be generated if the corresponding interrupt is enabled in the IMR register.    |
| 2    | SM33 is enabled and cannot reset the device. An interrupt request will be generated if the corresponding interrupt is enabled in the IMR register. |
| 3    | SM33 is disabled                                                                                                                                   |
| 4-7  | Reserved                                                                                                                                           |

Note that this register is protected by a lock. To write to this register the UNLOCK register has to be written first. Please refer to the UNLOCK register description for details.

#### 14.6.23 32kHz RC Oscillator Configuration Register

| Name:        | RC32KCR    |
|--------------|------------|
| Access Type: | Read/Write |
| Reset Value: | 0x0000000  |

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----|----|----|----|----|----|----|----|
| -  | -  | -  | -  | -  | -  | -  | -  |
|    |    |    |    |    |    |    |    |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| -  | -  | -  | -  | -  | -  | -  | -  |
|    |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
| -  | -  | -  | -  | -  | -  | -  | -  |
|    |    |    |    |    |    |    |    |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| -  | -  | -  | -  | -  | -  | -  | EN |

#### • EN: RC32K Enable

0: The 32 kHz RC oscillator is disabled.

1: The 32 kHz RC oscillator is enabled.

Note that this register is protected by a lock. To write to this register the UNLOCK register has to be written first. Please refer to the UNLOCK register description for details.

**Atmel** 

#### 15.5.2.3 Calendar operation

When the CAL bit in the Control Register is one, the counter operates in calendar mode. Before this mode is enabled, the prescaler should be set up to give a pulse every second. The date and time can then be read from or written to the Calendar Value (CALV) register.

Time is reported as seconds, minutes, and hours according to the 24-hour clock format. Date is the numeral date of month (starting on 1). Month is the numeral month of the year (1 = January, 2 = February, etc.). Year is a 6-bit field counting the offset from a software-defined leap year (e.g. 2000). The date is automatically compensated for leap years, assuming every year divisible by 4 is a leap year.

All peripheral events and interrupts work the same way in calendar mode as in counter mode. However, the Alarm Register (ARn) must be written in time/date format for the alarm to trigger correctly.

#### 15.5.3 Interrupts

The AST can generate five separate interrupt requests:

- OVF: OVF
- PER: PER0, PER1
- ALARM: ALARM0, ALARM1
- CLKREADY
- READY

This allows the user to allocate separate handlers and priorities to the different interrupt types.

The generation of the PER interrupt is described in Section 15.5.3.1., and the generation of the ALARM interrupt is described in Section 15.5.3.2. The OVF interrupt is generated when the counter overflows, or when the alarm value is reached, if the Clear on Alarm bit in the Control Register is one. The CLKREADY interrupt is generated when SR.CLKBUSY has a 1-to-0 transition, and indicates that the clock synchronization is completed. The READY interrupt is generated when SR.BUSY has a 1-to-0 transition, and indicates that the synchronization described in Section 15.5.8 is completed.

An interrupt request will be generated if the corresponding bit in the Interrupt Mask Register (IMR) is set. Bits in IMR are set by writing a one to the corresponding bit in the Interrupt Enable Register (IER), and cleared by writing a one to the corresponding bit in the Interrupt Disable Register (IDR). The interrupt request remains active until the corresponding bit in SR is cleared by writing a one to the Status Clear Register (SCR).

The AST interrupts can wake the CPU from any sleep mode where the source clock and the interrupt controller is active.

#### 15.5.3.1 Periodic interrupt

The AST can generate periodic interrupts. If the PERn bit in the Interrupt Mask Register (IMR) is one, the AST will generate an interrupt request on the 0-to-1 transition of the selected bit in the

#### 17.7.3 Interrupt Mask Register

| Name:        | IMR        |
|--------------|------------|
| Access Type: | Read-only  |
| Offset:      | 0x008      |
| Reset Value: | 0x00000000 |

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| -     | INT30 | INT29 | INT28 | INT27 | INT26 | INT25 | INT24 |
|       |       |       |       |       |       |       |       |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| INT23 | INT22 | INT21 | INT20 | INT19 | INT18 | INT17 | INT16 |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| INT15 | INT14 | INT13 | INT12 | INT11 | INT10 | INT9  | INT8  |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| INT7  | INT6  | INT5  | INT4  | INT3  | INT2  | INT1  | NMI   |

#### • INTn: External Interrupt n

0: The corresponding interrupt is disabled.

1: The corresponding interrupt is enabled.

This bit is cleared when the corresponding bit in IDR is written to one.

This bit is set when the corresponding bit in IER is written to one.

Please refer to the Module Configuration section for the number of external interrupts.

#### • NMI: Non-Maskable Interrupt

0: The Non-Maskable Interrupt is disabled.

1: The Non-Maskable Interrupt is enabled.

This bit is cleared when the corresponding bit in IDR is written to one.

This bit is set when the corresponding bit in IER is written to one.

**Atmel** 

#### 18.6.4 Value Register

| Name:        | VALUE     |
|--------------|-----------|
| Access Type: | Read-only |
| Offset:      | 0x00C     |
| Reset Value: | 0x0000000 |

| 31 | 30          | 29 | 28    | 27      | 26 | 25 | 24 |
|----|-------------|----|-------|---------|----|----|----|
| -  | -           | -  | -     | -       | -  | -  | -  |
|    |             |    |       |         |    |    |    |
| 23 | 22          | 21 | 20    | 19      | 18 | 17 | 16 |
|    |             |    | VALUE | [23:16] |    |    |    |
|    |             |    |       |         |    |    |    |
| 15 | 14          | 13 | 12    | 11      | 10 | 9  | 8  |
|    | VALUE[15:8] |    |       |         |    |    |    |
|    |             |    |       |         |    |    |    |
| 7  | 6           | 5  | 4     | 3       | 2  | 1  | 0  |
|    |             |    | VALU  | E[7:0]  |    |    |    |
|    |             |    |       |         |    |    |    |

• VALUE:

Result from measurement.

#### 19.7.21 Parameter Register

Name: PARAMETER

-

Access Type: Read-only

Offset: 0x1F8

#### **Reset Value:**

| 31 | 30        | 29 | 28    | 27    | 26 | 25 | 24 |
|----|-----------|----|-------|-------|----|----|----|
|    |           |    | PARAN | VETER |    |    |    |
| 23 | 22        | 21 | 20    | 19    | 18 | 17 | 16 |
|    | PARAMETER |    |       |       |    |    |    |
| 15 | 14        | 13 | 12    | 11    | 10 | 9  | 8  |
|    | PARAMETER |    |       |       |    |    |    |
| 7  | 6         | 5  | 4     | 3     | 2  | 1  | 0  |
|    | PARAMETER |    |       |       |    |    |    |

#### • PARAMETER:

0: The corresponding pin is not implemented in this GPIO port.

1: The corresponding pin is implemented in this GPIO port.

There is one PARAMETER register per GPIO port. Each bit in the Parameter Register indicates whether the corresponding GPER bit is implemented.



#### 20.7.12 LIN Mode Register Name: LINMR

| A        |      |            |
|----------|------|------------|
| Access I | ype: | Read-write |

Offset: 0x54

Reset Value: 0x0000000

| 31      | 30    | 29  | 28     | 27     | 26     | 25 | 24   |
|---------|-------|-----|--------|--------|--------|----|------|
| _       | _     | —   | _      | _      | _      | _  | _    |
| 23      | 22    | 21  | 20     | 19     | 18     | 17 | 16   |
| -       | -     | -   | -      | -      | —      | -  | PDCM |
| 15      | 14    | 13  | 12     | 11     | 10     | 9  | 8    |
|         |       |     | DI     |        |        |    |      |
| 7       | 6     | 5   | 4      | 3      | 2      | 1  | 0    |
| WKUPTYP | FSDIS | DLM | CHKTYP | CHKDIS | PARDIS | NA | (CT  |

#### • PDCM: Peripheral DMA Controller Mode

0: The LIN mode register is not written by the Peripheral DMA Controller.

1: The LIN mode register is, except for this bit, written by the Peripheral DMA Controller.

#### • DLC: Data Length Control

0 - 255: If DLM=0 this field defines the response data length to DLC+1 bytes.

#### • WKUPTYP: Wakeup Signal Type

0: Writing a one to CR.LINWKUP will send a LIN 2.0 wakeup signal.

1: Writing a one to CR.LINWKUP will send a LIN 1.3 wakeup signal.

#### • FSDIS: Frame Slot Mode Disable

0: The Frame Slot mode is enabled.

1: The Frame Slot mode is disabled.

#### • DLM: Data Length Mode

- 0: The response data length is defined by DLC.
- 1: The response data length is defined by bits 4 and 5 of the Identifier (LINIR.IDCHR).

#### • CHKTYP: Checksum Type

0: LIN 2.0 "Enhanced" checksum

1: LIN 1.3 "Classic" checksum

#### • CHKDIS: Checksum Disable

- 0: Checksum is automatically computed and sent when master, and checked when slave.
- 1: Checksum is not computed and sent, nor checked.

#### • PARDIS: Parity Disable

- 0: Identifier parity is automatically computed and sent when master, and checked when slave.
- 1: Identifier parity is not computed and sent, nor checked.
- NACT: LIN Node Action

#### Table 20-18.

| NACT Mode Description |   | Mode Description                           |
|-----------------------|---|--------------------------------------------|
| 0                     | 0 | PUBLISH: The USART transmits the response. |

# 24.8.12Module ParametersName:PARAMETERAccess Type:Read-onlyOffset:0x2C

-

Reset Value:

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
|----|----|----|----|----|----|----|----|
| -  | -  | -  | -  | -  | -  | -  | -  |
|    |    |    |    |    |    |    |    |
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| -  | -  | -  | -  | -  | -  | -  | -  |
|    |    |    |    |    |    |    |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  |
| -  | -  | -  | -  | -  | -  | -  | -  |
|    |    |    |    |    |    |    |    |
| 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| -  | -  | -  | -  | -  | -  | -  | -  |

Reserved. No functionality associated.

**Atmel** 

#### 28.8 Module Configuration

The specific configuration for each ABDACB instance is listed in the following tables. The module bus clocks listed here are connected to the system bus clocks. Please refer to the Power Manager chapter for details.

Table 28-6. ABDACB Clocks

| Clock Name | Description                                    |  |  |
|------------|------------------------------------------------|--|--|
| CLK_ABDACB | Clock for the ABDACB bus interface             |  |  |
| GCLK       | The generic clock used for the ABDACB is GCLK6 |  |  |

Table 28-7. Register Reset Values

| Register  | Reset Value |  |  |
|-----------|-------------|--|--|
| VERSION   | 0x00000100  |  |  |
| PARAMETER | 0x0000000   |  |  |

# 29.9.14Version RegisterName:VERSIONAccess Type:Read-only

Offset: 0x34

**Reset Value:** 0x0000000

| 31           | 30 | 29 | 28 | 27            | 26 | 25 | 24 |  |
|--------------|----|----|----|---------------|----|----|----|--|
| -            | -  | -  | -  | -             | -  | -  | -  |  |
|              |    |    |    |               |    |    |    |  |
| 23           | 22 | 21 | 20 | 19            | 18 | 17 | 16 |  |
| -            | -  | -  | -  | VARIANT       |    |    |    |  |
|              |    |    |    |               |    |    |    |  |
| 15           | 14 | 13 | 12 | 11            | 10 | 9  | 8  |  |
| -            | -  | -  | -  | VERSION[11:8] |    |    |    |  |
|              |    |    |    |               |    |    |    |  |
| 7            | 6  | 5  | 4  | 3             | 2  | 1  | 0  |  |
| VERSION[7:0] |    |    |    |               |    |    |    |  |

• VARIANT: Variant Number

Reserved. No functionality associated.

• VERSION: Version Number

Version number of the Module. No functionality associated.

**Atmel** 

### ATUC64/128/256L3/4U

#### 30.9 User Interface

Table 30-4. ACIFB Register Memory Map

| Offset | Register                        | Register Name | Access     | Reset      |
|--------|---------------------------------|---------------|------------|------------|
| 0x00   | Control Register                | CTRL          | Read/Write | 0x00000000 |
| 0x04   | Status Register                 | SR            | Read-only  | 0x00000000 |
| 0x10   | Interrupt Enable Register       | IER           | Write-only | 0x00000000 |
| 0x14   | Interrupt Disable Register      | IDR           | Write-only | 0x00000000 |
| 0x18   | Interrupt Mask Register         | IMR           | Read-only  | 0x00000000 |
| 0x1C   | Interrupt Status Register       | ISR           | Read-only  | 0x00000000 |
| 0x20   | Interrupt Status Clear Register | ICR           | Write-only | 0x00000000 |
| 0x24   | Test Register                   | TR            | Read/Write | 0x00000000 |
| 0x30   | Parameter Register              | PARAMETER     | Read-only  | _(1)       |
| 0x34   | Version Register                | VERSION       | Read-only  | _(1)       |
| 0x80   | Window0 Configuration Register  | CONFW0        | Read/Write | 0x00000000 |
| 0x84   | Window1 Configuration Register  | CONFW1        | Read/Write | 0x00000000 |
| 0x88   | Window2 Configuration Register  | CONFW2        | Read/Write | 0x00000000 |
| 0x8C   | Window3 Configuration Register  | CONFW3        | Read/Write | 0x00000000 |
| 0xD0   | AC0 Configuration Register      | CONF0         | Read/Write | 0x00000000 |
| 0xD4   | AC1 Configuration Register      | CONF1         | Read/Write | 0x00000000 |
| 0xD8   | AC2 Configuration Register      | CONF2         | Read/Write | 0x00000000 |
| 0xDC   | AC3 Configuration Register      | CONF3         | Read/Write | 0x00000000 |
| 0xE0   | AC4 Configuration Register      | CONF4         | Read/Write | 0x00000000 |
| 0xE4   | AC5 Configuration Register      | CONF5         | Read/Write | 0x00000000 |
| 0xE8   | AC6 Configuration Register      | CONF6         | Read/Write | 0x00000000 |
| 0xEC   | AC7 Configuration Register      | CONF7         | Read/Write | 0x00000000 |

Note: 1. The reset values for these registers are device specific. Please refer to the Module Configuration section at the end of this chapter.

**Atmel** 





#### 34.3.8.1 Trace Operation

Trace features are enabled by writing OCD registers by the debugger. The OCD extracts the trace information from the CPU, compresses this information and formats it into variable-length messages according to the Nexus standard. The messages are buffered in a 16-frame transmit queue, and are output on the AUX port one frame at a time.

The trace features can be configured to be very selective, to reduce the bandwidth on the AUX port. In case the transmit queue overflows, error messages are produced to indicate loss of data. The transmit queue module can optionally be configured to halt the CPU when an overflow occurs, to prevent the loss of messages, at the expense of longer run-time for the program.

#### 34.3.8.2 Program Trace

Program trace allows the debugger to continuously monitor the program execution in the CPU. Program trace messages are generated for every branch in the program, and contains compressed information, which allows the debugger to correlate the message with the source code to identify the branch instruction and target address.

#### 34.3.8.3 Data Trace

Data trace outputs a message every time a specific location is read or written. The message contains information about the type (read/write) and size of the access, as well as the address and data of the accessed location. The ATUC64/128/256L3/4U contains two data trace chan-



2. These values are based on simulation and characterization of other AVR microcontrollers manufactured in the same process technology. These values are not covered by test limits in production.

| Symbol              | Parameter                       | Condition                                       | Min                    | Тур | Мах                    | Units |  |
|---------------------|---------------------------------|-------------------------------------------------|------------------------|-----|------------------------|-------|--|
| R <sub>PULLUP</sub> | Pull-up resistance              |                                                 | 30                     | 50  | 110                    | kOhm  |  |
| V <sub>IL</sub>     | Input low-level voltage         | $V_{VDD} = 3.0 V$                               | -0.3                   |     | 0.3 * V <sub>VDD</sub> | V     |  |
|                     |                                 | V <sub>VDD</sub> = 1.62V                        | -0.3                   |     | 0.3 * V <sub>VDD</sub> |       |  |
| V <sub>IH</sub>     | Input high-level voltage        | V <sub>VDD</sub> = 3.6V                         | 0.7 * V <sub>VDD</sub> |     | 5.5                    | V     |  |
|                     |                                 | V <sub>VDD</sub> = 1.98V                        | 0.7 * V <sub>VDD</sub> |     | 5.5                    |       |  |
|                     | Output low-level voltage        | V <sub>VDD</sub> = 3.0V, I <sub>OL</sub> = 6mA  |                        |     | 0.4                    | V     |  |
| V <sub>OL</sub>     |                                 | V <sub>VDD</sub> = 1.62V, I <sub>OL</sub> = 4mA |                        |     | 0.4                    |       |  |
| V                   | Output high-level voltage       | V <sub>VDD</sub> = 3.0V, I <sub>OH</sub> = 6mA  | V <sub>VDD</sub> - 0.4 |     |                        | V     |  |
| V <sub>OH</sub>     |                                 | V <sub>VDD</sub> = 1.62V, I <sub>OH</sub> = 4mA | V <sub>VDD</sub> - 0.4 |     |                        |       |  |
|                     | Output frequency <sup>(2)</sup> | $V_{VDD}$ = 3.0V, load = 10pF                   |                        |     | 87                     | MHz   |  |
| IMAX                |                                 | $V_{VDD}$ = 3.0 V, load = 30 pF                 |                        |     | 58                     |       |  |
|                     | Rise time <sup>(2)</sup>        | $V_{VDD}$ = 3.0V, load = 10pF                   |                        |     | 2.3                    | ns    |  |
| RISE                |                                 | $V_{VDD}$ = 3.0 V, load = 30 pF                 |                        |     | 4.3                    |       |  |
|                     | Fall time <sup>(2)</sup>        | $V_{VDD}$ = 3.0V, load = 10pF                   |                        |     | 1.9                    |       |  |
| <sup>I</sup> FALL   |                                 | $V_{VDD}$ = 3.0 V, load = 30 pF                 |                        |     | 3.7                    |       |  |
| I <sub>LEAK</sub>   | Input leakage current           | 5.5V, pull-up resistors disabled                |                        |     | 10                     | μA    |  |
| C <sub>IN</sub>     | Input capacitance               | TQFP48 package                                  |                        | 4.5 |                        | pF    |  |
|                     |                                 | QFN48 package                                   |                        | 4.2 |                        |       |  |
|                     |                                 | TLLGA48 package                                 |                        | 4.2 |                        |       |  |
|                     |                                 | TQFP64 package                                  |                        | 4.6 |                        |       |  |
|                     |                                 | QFN64 package                                   |                        | 4.2 |                        |       |  |

Table 35-8. High-drive I/O, 5V Tolerant, Pin Characteristics<sup>(1)</sup>

Notes: 1. V<sub>VDD</sub> corresponds to either V<sub>VDDIN</sub> or V<sub>VDDIO</sub>, depending on the supply for the pin. Refer to Section on page 10 for details.
 2. These values are based on simulation and characterization of other AVR microcontrollers manufactured in the same process technology. These values are not covered by test limits in production.

| Symbol              | Parameter                                                  | Condition                | Min                    | Тур | Max                    | Units |  |
|---------------------|------------------------------------------------------------|--------------------------|------------------------|-----|------------------------|-------|--|
| R <sub>PULLUP</sub> | Pull-up resistance                                         |                          | 25                     | 35  | 60                     | kOhm  |  |
| V <sub>IL</sub>     | Input low-level voltage                                    | $V_{VDD} = 3.0 V$        | -0.3                   |     | 0.3 * V <sub>VDD</sub> | v     |  |
|                     |                                                            | V <sub>VDD</sub> = 1.62V | -0.3                   |     | 0.3 * V <sub>VDD</sub> |       |  |
| V <sub>IH</sub>     | Input high-level voltage                                   | $V_{VDD} = 3.6 V$        | 0.7 * V <sub>VDD</sub> |     | V <sub>VDD</sub> + 0.3 | V     |  |
|                     |                                                            | V <sub>VDD</sub> = 1.98V | 0.7 * V <sub>VDD</sub> |     | $V_{VDD} + 0.3$        |       |  |
|                     | Input high-level voltage, 5V tolerant SMBUS compliant pins | $V_{VDD} = 3.6 V$        | 0.7 * V <sub>VDD</sub> |     | 5.5                    | V     |  |
|                     |                                                            | V <sub>VDD</sub> = 1.98V | 0.7 * V <sub>VDD</sub> |     | 5.5                    |       |  |

Table 35-9. TWI Pin Characteristics<sup>(1)</sup>



#### **Fix/Workaround**

Configure the lower channel with RA = 0x1 and RC = 0x2 to produce a dummy clock cycle for the upper channel. After the dummy cycle has been generated, indicated by the SR.CPCS bit, reconfigure the RA and RC registers for the lower channel with the real values.

#### 38.5.10 ADCIFB

#### 1. ADCIFB DMA transfer does not work with divided PBA clock

DMA requests from the ADCIFB will not be performed when the PBA clock is slower than the HSB clock.

#### Fix/Workaround

Do not use divided PBA clock when the PDCA transfers from the ADCIFB.

#### 38.5.11 CAT

#### 1. CAT QMatrix sense capacitors discharged prematurely

At the end of a QMatrix burst charging sequence that uses different burst count values for different Y lines, the Y lines may be incorrectly grounded for up to n-1 periods of the peripheral bus clock, where n is the ratio of the PB clock frequency to the GCLK\_CAT frequency. This results in premature loss of charge from the sense capacitors and thus increased variability of the acquired count values.

#### **Fix/Workaround**

Enable the 1 kOhm drive resistors on all implemented QMatrix Y lines (CSA 1, 3, 5, 7, 9, 11, 13, and/or 15) by writing ones to the corresponding odd bits of the CSARES register.

#### 2. Autonomous CAT acquisition must be longer than AST source clock period

When using the AST to trigger CAT autonomous touch acquisition in sleep modes where the CAT bus clock is turned off, the CAT will start several acquisitions if the period of the AST source clock is larger than one CAT acquisition. One AST clock period after the AST trigger, the CAT clock will automatically stop and the CAT acquisition can be stopped prematurely, ruining the result.

#### **Fix/Workaround**

Always ensure that the ATCFG1.max field is set so that the duration of the autonomous touch acquisition is greater than one clock period of the AST source clock.

## 3. CAT consumes unnecessary power when disabled or when autonomous touch not used

A CAT prescaler controlled by the ATCFG0.DIV field will be active even when the CAT module is disabled or when the autonomous touch feature is not used, thereby causing unnecessary power consumption.

#### Fix/Workaround

If the CAT module is not used, disable the CLK\_CAT clock in the PM module. If the CAT module is used but the autonomous touch feature is not used, the power consumption of the CAT module may be reduced by writing 0xFFFF to the ATCFG0.DIV field.

#### 4. CAT module does not terminate QTouch burst on detect

The CAT module does not terminate a QTouch burst when the detection voltage is reached on the sense capacitor. This can cause the sense capacitor to be charged more than necessary. Depending on the dielectric absorption characteristics of the capacitor, this can lead to unstable measurements.

#### Fix/Workaround

Use the minimum possible value for the MAX field in the ATCFG1, TG0CFG1, and TG1CFG1 registers.

