Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M0 | | Core Size | 32-Bit Single-Core | | Speed | 24MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, Microwire, SmartCard, SPI, SSP, UART/USART | | Peripherals | Brown-out Detect/Reset, CapSense, LCD, LVD, POR, PWM, WDT | | Number of I/O | 51 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 4K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V | | Data Converters | A/D 16x12b SAR; 2xIDAC | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c4125azi-m445 | #### More Information Cypress provides a wealth of data at www.cypress.com to help you to select the right PSoC device for your design, and to help you to quickly and effectively integrate the device into your design. For a comprehensive list of resources, see the knowledge base article KBA86521, How to Design with PSoC 3, PSoC 4, and PSoC 5LP. Following is an abbreviated list for PSoC 4: - Overview: PSoC Portfolio, PSoC Roadmap - Product Selectors: PSoC 1, PSoC 3, PSoC 4, PSoC 5LP In addition, PSoC Creator includes a device selection tool. - Application notes: Cypress offers a large number of PSoC application notes covering a broad range of topics, from basic to advanced level. Recommended application notes for getting started with PSoC 4 are: - □ AN79953: Getting Started With PSoC 4 - □ AN88619: PSoC 4 Hardware Design Considerations - □ AN86439: Using PSoC 4 GPIO Pins - □ AN57821: Mixed Signal Circuit Board Layout - □ AN81623: Digital Design Best Practices - □ AN73854: Introduction To Bootloaders - □ AN89610: ARM Cortex Code Optimization - Technical Reference Manual (TRM) is in two documents: - □ Architecture TRM details each PSoC 4 functional block. - □ Registers TRM describes each of the PSoC 4 registers. - Development Kits: - □ CY8CKIT-042, PSoC 4 Pioneer Kit, is an easy-to-use and inexpensive development platform. This kit includes connectors for Arduino™ compatible shields and Digilent® Pmod™ daughter cards. - □ CY8CKIT-049 is a very low-cost prototyping platform. It is a low-cost alternative to sampling PSoC 4 devices. - CY8CKIT-001 is a common development platform for any one of the PSoC 1, PSoC 3, PSoC 4, or PSoC 5LP families of devices. The MiniProg3 device provides an interface for flash programming and debug. #### **PSoC Creator** PSoC Creator is a free Windows-based Integrated Design Environment (IDE). It enables concurrent hardware and firmware design of PSoC 3, PSoC 4, and PSoC 5LP based systems. Create designs using classic, familiar schematic capture supported by over 100 pre-verified, production-ready PSoC Components; see the list of component datasheets. With PSoC Creator, you can: - 1. Drag and drop component icons to build your hardware system design in the main design workspace - Codesign your application firmware with the PSoC hardware, using the PSoC Creator IDE C compiler - 3. Configure components using the configuration tools - 4. Explore the library of 100+ components - 5. Review component datasheets Figure 1. Multiple-Sensor Example Project in PSoC Creator #### Analog Multiplex Bus The PSoC 4100M has two concentric analog buses (Analog Mux Bus A and Analog Mux Bus B) that circumnavigate the periphery of the chip. These buses can transport analog signals from any pin to various analog blocks (including the opamps) and to the CapSense blocks allowing, for instance, the ADC to monitor any pin on the chip. These buses are independent and can also be split into three independent sections. This allows one section to be used for CapSense purposes, one for general analog signal processing, and the third for general-purpose digital peripherals and GPIO. #### Four Opamps The PSoC 4100M has four opamps with comparator modes, which allow most common analog functions to be performed on-chip eliminating external components; PGAs, voltage buffers, filters, trans-impedance amplifiers, and other functions can be realized with external passives saving power, cost, and space. The on-chip opamps are designed with enough bandwidth to drive the Sample-and-Hold circuit of the ADC without requiring external buffering. The opamps can operate in the Deep Sleep mode at very low power levels. The following diagram shows one of two identical opamp pairs of the opamp subsystem. Figure 4. Identical Opamp Pairs in Opamp Subsystem The ovals in Figure 4 represent analog switches, which may be controlled via user firmware, the SAR sequencer, or user-defined programmable logic. The opamps (OA0 and OA1) are configurable via these switches to perform all standard opamp functions with appropriate feedback components. The opamps (OA0 and OA1) are programmable and reconfigurable to provide standard opamp functionality via switchable feedback components, unity gain functionality for driving pins directly, or for internal use (such as buffering SAR ADC inputs as indicated in the diagram), or as true comparators. The opamp inputs provide highly flexible connectivity and can connect directly to dedicated pins or, via the analog mux buses, to any pin on the chip. Analog switch connectivity is controllable by user firmware. The opamps operate in Deep Sleep mode at very low currents allowing analog circuits to remain operational during Deep Sleep. #### Temperature Sensor The PSoC 4100M has one on-chip temperature sensor. This consists of a diode, which is biased by a current source that can be disabled to save power. The temperature sensor is connected to the ADC, which digitizes the reading and produces a temperature value using Cypress-supplied software that includes calibration and linearization. #### Low-power Comparators The PSoC 4100M has a pair of low-power comparators, which can also operate in the Deep Sleep and Hibernate modes. This allows the analog system blocks to be disabled while retaining the ability to monitor external voltage levels during low-power modes. The comparator outputs are normally synchronized to avoid meta-stability unless operating in an asynchronous power mode (Hibernate) where the system wake-up circuit is activated by a comparator switch event. #### **Fixed Function Digital** #### Timer/Counter/PWM (TCPWM) Block The TCPWM block uses a16-bit counter with user-programmable period length. There is a Capture register to record the count value at the time of an event (which may be an I/O event), a period register which is used to either stop or auto-reload the counter when its count is equal to the period register, and compare registers to generate compare value signals, which are used as PWM duty cycle outputs. The block also provides true and complementary outputs with programmable offset between them to allow use as deadband programmable complementary PWM outputs. It also has a Kill input to force outputs to a predetermined state; for example, this is used in motor drive systems when an overcurrent state is indicated and the PWMs driving the FETs need to be shut off immediately with no time for software intervention. The PSoC 4100M has eight TCPWM blocks. #### Serial Communication Blocks (SCB) The PSoC 4100M has four SCBs, which can each implement an $I^2$ C, UART, or SPI interface. I<sup>2</sup>C Mode: The hardware I<sup>2</sup>C block implements a full multi-master and slave interface (it is capable of multimaster arbitration). This block is capable of operating at speeds of up to 1 Mbps (Fast Mode Plus) and has flexible buffering options to reduce interrupt overhead and latency for the CPU. It also supports EzI<sup>2</sup>C that creates a mailbox address range in the memory of the PSoC 4100M and effectively reduces I<sup>2</sup>C communication to reading from and writing to an array in memory. In addition, the block supports an 8-deep FIFO for receive and transmit which, by increasing the time given for the CPU to read data, greatly reduces the need for clock stretching caused by the CPU not having read data on time. The FIFO mode is available in all channels and is very useful in the absence of DMA. The I<sup>2</sup>C peripheral is compatible with the I<sup>2</sup>C Standard-mode, Fast-mode, and Fast-mode Plus devices as defined in the NXP I<sup>2</sup>C-bus specification and user manual (UM10204). The I<sup>2</sup>C bus I/O is implemented with GPIO in open-drain modes. UART Mode: This is a full-feature UART operating at up to 1 Mbps. It supports automotive single-wire interface (LIN), infrared interface (IrDA), and SmartCard (ISO7816) protocols, all of which are minor variants of the basic UART protocol. In addition, it supports the 9-bit multiprocessor mode that allows addressing of peripherals connected over common RX and TX lines. Common UART functions such as parity error, break detect, and frame error are supported. An 8-deep FIFO allows much greater CPU service latencies to be tolerated. SPI Mode: The SPI mode supports full Motorola SPI, TI SSP (essentially adds a start pulse used to synchronize SPI Codecs), and National Microwire (half-duplex form of SPI). The SPI block can use the FIFO and also supports an EzSPI mode in which data interchange is reduced to reading and writing an array in memory. #### **GPIO** The PSoC 4100M has 55 GPIOs in the 68-pin QFN package. The GPIO block implements the following: - Eight drive strength modes including strong push-pull, resistive pull-up and pull-down, weak (resistive) pull-up and pull-down, open drain and open source, input only, and disabled - Input threshold select (CMOS or LVTTL) - Individual control of input and output disables - Hold mode for latching previous state (used for retaining I/O state in Deep Sleep mode and Hibernate modes) - Selectable slew rates for dV/dt related noise control to improve EMI The pins are organized in logical entities called ports, which are 8-bit in width. During power-on and reset, the blocks are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix is used to multiplex between various signals that may connect to an I/O pin. Pin locations for fixed-function peripherals are also fixed to reduce internal multiplexing complexity. Data output and pin state registers store, respectively, the values to be driven on the pins and the states of the pins themselves. Every I/O pin can generate an interrupt if so enabled and each I/O port has an interrupt request (IRQ) and interrupt service routine (ISR) vector associated with it (8 for PSoC 4100M). The Pins of Port 6 (up to 6 depending on the package) are overvoltage tolerant (V $_{IN}$ can exceed V $_{DD}$ ). The overvoltage cells will not sink more than 10 $\mu$ A when their inputs exceed V $_{DDIO}$ in compliance with I $^2$ C specifications. #### **Special Function Peripherals** #### LCD Segment Drive The PSoC 4100M has an LCD controller, which can drive up to four commons and up to 51 segments. Any pin can be either a common or a segment pin. It uses full digital methods to drive the LCD segments requiring no generation of internal LCD voltages. The two methods used are referred to as digital correlation and PWM. Digital correlation pertains to modulating the frequency and levels of the common and segment signals to generate the highest RMS voltage across a segment to light it up or to keep the RMS signal zero. This method is good for STN displays but may result in reduced contrast with TN (cheaper) displays. PWM pertains to driving the panel with PWM signals to effectively use the capacitance of the panel to provide the integration of the modulated pulse-width to generate the desired LCD voltage. This method results in higher power consumption but can result in better results when driving TN displays. LCD operation is supported during Deep Sleep refreshing a small display buffer (4 bits; 1 32-bit register per port). #### CapSense CapSense is supported on all pins in the PSoC 4100M through a CapSense Sigma-Delta (CSD) block that can be connected to any pin through an analog mux bus that any GPIO pin can be connected to via an Analog switch. CapSense functionality can thus be provided on any pin or group of pins in a system under software control. A component is provided for the CapSense block, which provides automatic hardware tuning (Cypress SmartSense™), to make it easy for the user. Shield voltage can be driven on another Mux Bus to provide water tolerance capability. Water tolerance is provided by driving the shield electrode in phase with the sense electrode to keep the shield capacitance from attenuating the sensed input. Each CSD block has two IDACs which can be used for general purposes if CapSense is not being used.(both IDACs are available in that case) or if CapSense is used without water tolerance (one IDAC is available). The PSoC 4100M has two CSD blocks which can be used independently; one for CapSense and the other for IDACs. The two CapSense blocks are referred to as CSD0 and CSD1. Capacitance sensing inputs on Ports 0, 1, 2, 3, 4, 6, and 7 are sensed by CSD0. Capacitance sensing inputs on Port 5 are sensed by CSD1. # **Pinouts** The following is the pin list for the PSoC 4100M. This shows the power supply and port pins (for example, P0.0 is Pin 0 of Port 0). | | 68-QFN | | 64-TQFP | | 48-TQFP | | 44-TQFP | |-----|-----------|-----|-----------|-----|-----------|-----|-----------| | Pin | Name | Pin | Name | Pin | Name | Pin | Name | | 42 | P0.0 | 39 | P0.0 | 28 | P0.0 | 24 | P0.0 | | 43 | P0.1 | 40 | P0.1 | 29 | P0.1 | 25 | P0.1 | | 44 | P0.2 | 41 | P0.2 | 30 | P0.2 | 26 | P0.2 | | 45 | P0.3 | 42 | P0.3 | 31 | P0.3 | 27 | P0.3 | | 46 | P0.4 | 43 | P0.4 | 32 | P0.4 | 28 | P0.4 | | 47 | P0.5 | 44 | P0.5 | 33 | P0.5 | 29 | P0.5 | | 48 | P0.6 | 45 | P0.6 | 34 | P0.6 | 30 | P0.6 | | 49 | P0.7 | 46 | P0.7 | 35 | P0.7 | 31 | P0.7 | | 50 | XRES | 47 | XRES | 36 | XRES | 32 | XRES | | 51 | VCCD | 48 | VCCD | 37 | VCCD | 33 | VCCD | | 52 | VSSD | 49 | VSSD | 38 | VSSD | DN | VSSD | | 53 | VDDD | 50 | VDDD | 39 | VDDD | 34 | VDDD | | | | | | 40 | VDDA | 35 | VDDA | | 54 | P5.0 | 51 | P5.0 | | | | | | 55 | P5.1 | 52 | P5.1 | | | | | | 56 | P5.2 | 53 | P5.2 | | | | | | 57 | P5.3 | 54 | P5.3 | | | | | | 58 | P5.4 | | | | | | | | 59 | P5.5 | 55 | P5.5 | | | | | | 60 | VDDA | 56 | VDDA | 40 | VDDA | 35 | VDDA | | 61 | VSSA | 57 | VSSA | 41 | VSSA | 36 | VSSA | | 62 | P1.0 | 58 | P1.0 | 42 | P1.0 | 37 | P1.0 | | 63 | P1.1 | 59 | P1.1 | 43 | P1.1 | 38 | P1.1 | | 64 | P1.2 | 60 | P1.2 | 44 | P1.2 | 39 | P1.2 | | 65 | P1.3 | 61 | P1.3 | 45 | P1.3 | 40 | P1.3 | | 66 | P1.4 | 62 | P1.4 | 46 | P1.4 | 41 | P1.4 | | 67 | P1.5 | 63 | P1.5 | 47 | P1.5 | 42 | P1.5 | | 68 | P1.6 | 64 | P1.6 | 48 | P1.6 | 43 | P1.6 | | 1 | P1.7/VREF | 1 | P1.7/VREF | 1 | P1.7/VREF | 44 | P1.7/VREF | | | | | | | | 1 | VSSD | | 2 | P2.0 | 2 | P2.0 | 2 | P2.0 | 2 | P2.0 | | 3 | P2.1 | 3 | P2.1 | 3 | P2.1 | 3 | P2.1 | | 4 | P2.2 | 4 | P2.2 | 4 | P2.2 | 4 | P2.2 | | 5 | P2.3 | 5 | P2.3 | 5 | P2.3 | 5 | P2.3 | | 6 | P2.4 | 6 | P2.4 | 6 | P2.4 | 6 | P2.4 | | 7 | P2.5 | 7 | P2.5 | 7 | P2.5 | 7 | P2.5 | Document Number: 001-96519 Rev. \*E Each of the pins shown in the previous table can have multiple programmable functions as shown in the following table. Column headings refer to Analog and Alternate pin functions: | Port/Pin | Analog | Alt. Function 1 | Alt. Function 2 | Alt. Function 3 | Alt. Function 4 | Alt. Function 5 | |----------|------------------|-----------------------|-------------------|-----------------|------------------|----------------------| | P0.0 | lpcomp.in_p[0] | | | | | scb[0].spi_select1:0 | | P0.1 | lpcomp.in_n[0] | | | | | scb[0].spi_select2:0 | | P0.2 | lpcomp.in_p[1] | | | | | scb[0].spi_select3:0 | | P0.3 | lpcomp.in_n[1] | | | | | | | P0.4 | wco_in | | scb[1].uart_rx:0 | | scb[1].i2c_scl:0 | scb[1].spi_mosi:1 | | P0.5 | wco_out | | scb[1].uart_tx:0 | | scb[1].i2c_sda:0 | scb[1].spi_miso:1 | | P0.6 | | ext_clk:0 | scb[1].uart_cts:0 | | | scb[1].spi_clk:1 | | P0.7 | | | scb[1].uart_rts:0 | | wakeup | scb[1].spi_select0:1 | | P5.0 | ctb1.oa0.inp | tcpwm.line[4]:2 | scb[2].uart_rx:0 | | scb[2].i2c_scl:0 | scb[2].spi_mosi:0 | | P5.1 | ctb1.oa0.inm | tcpwm.line_compl[4]:2 | scb[2].uart_tx:0 | | scb[2].i2c_sda:0 | scb[2].spi_miso:0 | | P5.2 | ctb1.oa0.out | tcpwm.line[5]:2 | scb[2].uart_cts:0 | | lpcomp.comp[0]:1 | scb[2].spi_clk:0 | | P5.3 | ctb1.oa1.out | tcpwm.line_compl[5]:2 | scb[2].uart_rts:0 | | lpcomp.comp[1]:1 | scb[2].spi_select0:0 | | P5.4 | ctb1.oa1.inm | tcpwm.line[6]:2 | | | | scb[2].spi_select1:0 | | P5.5 | ctb1.oa1.inp | tcpwm.line_compl[6]:2 | | | | scb[2].spi_select2:0 | | P5.6 | ctb1.oa0.inp_alt | tcpwm.line[7]:0 | | | | scb[2].spi_select3:0 | | P5.7 | ctb1.oa1.inp_alt | tcpwm.line_compl[7]:0 | | | | | | P1.0 | ctb0.oa0.inp | tcpwm.line[2]:1 | scb[0].uart_rx:1 | | scb[0].i2c_scl:0 | scb[0].spi_mosi:1 | | P1.1 | ctb0.oa0.inm | tcpwm.line_compl[2]:1 | scb[0].uart_tx:1 | | scb[0].i2c_sda:0 | scb[0].spi_miso:1 | | P1.2 | ctb0.oa0.out | tcpwm.line[3]:1 | scb[0].uart_cts:1 | | | scb[0].spi_clk:1 | | P1.3 | ctb0.oa1.out | tcpwm.line_compl[3]:1 | scb[0].uart_rts:1 | | | scb[0].spi_select0:1 | | P1.4 | ctb0.oa1.inm | tcpwm.line[6]:1 | | | | scb[0].spi_select1:1 | | P1.5 | ctb0.oa1.inp | tcpwm.line_compl[6]:1 | | | | scb[0].spi_select2:1 | | P1.6 | ctb0.oa0.inp_alt | tcpwm.line[7]:1 | | | | scb[0].spi_select3:1 | | P1.7 | ctb0.oa1.inp_alt | tcpwm.line_compl[7]:1 | | | | | | P2.0 | sarmux.0 | tcpwm.line[4]:1 | | | scb[1].i2c_scl:1 | scb[1].spi_mosi:2 | | P2.1 | sarmux.1 | tcpwm.line_compl[4]:1 | | | scb[1].i2c_sda:1 | scb[1].spi_miso:2 | | P2.2 | sarmux.2 | tcpwm.line[5]:1 | | | | scb[1].spi_clk:2 | | P2.3 | sarmux.3 | tcpwm.line_compl[5]:1 | | | | scb[1].spi_select0:2 | | P2.4 | sarmux.4 | tcpwm.line[0]:1 | | | | scb[1].spi_select1:1 | | P2.5 | sarmux.5 | tcpwm.line_compl[0]:1 | | | | scb[1].spi_select2:1 | | P2.6 | sarmux.6 | tcpwm.line[1]:1 | | | | scb[1].spi_select3:1 | | P2.7 | sarmux.7 | tcpwm.line_compl[1]:1 | | | | scb[3].spi_select0:1 | | Port/Pin | Analog | Alt. Function 1 | Alt. Function 2 | Alt. Function 3 | Alt. Function 4 | Alt. Function 5 | |----------|------------------|-----------------------|-------------------|-----------------|------------------|----------------------| | P6.0 | | tcpwm.line[4]:0 | scb[3].uart_rx:0 | | scb[3].i2c_scl:0 | scb[3].spi_mosi:0 | | P6.1 | | tcpwm.line_compl[4]:0 | scb[3].uart_tx:0 | | scb[3].i2c_sda:0 | scb[3].spi_miso:0 | | P6.2 | | tcpwm.line[5]:0 | scb[3].uart_cts:0 | | | scb[3].spi_clk:0 | | P6.3 | | tcpwm.line_compl[5]:0 | scb[3].uart_rts:0 | | | scb[3].spi_select0:0 | | P6.4 | | tcpwm.line[6]:0 | | | | scb[3].spi_select1:0 | | P6.5 | | tcpwm.line_compl[6]:0 | | | | scb[3].spi_select2:0 | | P3.0 | | tcpwm.line[0]:0 | scb[1].uart_rx:1 | | scb[1].i2c_scl:2 | scb[1].spi_mosi:0 | | P3.1 | | tcpwm.line_compl[0]:0 | scb[1].uart_tx:1 | | scb[1].i2c_sda:2 | scb[1].spi_miso:0 | | P3.2 | | tcpwm.line[1]:0 | scb[1].uart_cts:1 | | swd_data | scb[1].spi_clk:0 | | P3.3 | | tcpwm.line_compl[1]:0 | scb[1].uart_rts:1 | | swd_clk | scb[1].spi_select0:0 | | P3.4 | | tcpwm.line[2]:0 | | | | scb[1].spi_select1:0 | | P3.5 | | tcpwm.line_compl[2]:0 | | | | scb[1].spi_select2:0 | | P3.6 | | tcpwm.line[3]:0 | | | | scb[1].spi_select3:0 | | P3.7 | | tcpwm.line_compl[3]:0 | | | | | | P4.0 | | | scb[0].uart_rx:0 | | scb[0].i2c_scl:1 | scb[0].spi_mosi:0 | | P4.1 | | | scb[0].uart_tx:0 | | scb[0].i2c_sda:1 | scb[0].spi_miso:0 | | P4.2 | csd[0].c_mod | | scb[0].uart_cts:0 | | lpcomp.comp[0]:0 | scb[0].spi_clk:0 | | P4.3 | csd[0].c_sh_tank | | scb[0].uart_rts:0 | | lpcomp.comp[1]:0 | scb[0].spi_select0:0 | | P4.4 | | | | | | scb[0].spi_select1:2 | | P4.5 | | | | | | scb[0].spi_select2:2 | | P4.6 | | | | | | scb[0].spi_select3:2 | | P4.7 | | | | | | | | P7.0 | | tcpwm.line[0]:2 | scb[3].uart_rx:1 | | scb[3].i2c_scl:1 | scb[3].spi_mosi:1 | | P7.1 | | tcpwm.line_compl[0]:2 | scb[3].uart_tx:1 | | scb[3].i2c_sda:1 | scb[3].spi_miso:1 | | P7.2 | | tcpwm.line[1]:2 | scb[3].uart_cts:1 | | | scb[3].spi_clk:1 | #### Descriptions of the power pin functions are as follows: **VDDD**: Power supply for both analog and digital sections (where there is no $V_{DDA}$ pin). **VDDA**: Analog $V_{DD}$ pin where package pins allow; shorted to $V_{DDD}$ otherwise. VDDIO: I/O pin power domain. VSSA: Analog ground pin where package pins allow; shorted to VSS otherwise VSS: Ground pin. $\boldsymbol{VCCD}$ : Regulated Digital supply (1.8 V ±5%). Port Pins can all be used as LCD Commons, LCD Segment drivers, or CSD sense and shield pins can be connected to AMUXBUS A or B or can all be used as GPIO pins that can be driven by firmware or DSI signals. #### **Power** The supply voltage range is 1.71 to 5.5 V with all functions and circuits operating over that range. The PSoC 4100M family allows two distinct modes of power supply operation: Unregulated External Supply and Regulated External Supply modes. # **Unregulated External Supply** In this mode, the PSoC 4100M is powered by an External Power Supply that can be anywhere in the range of 1.8 to 5.5 V. This range is also designed for battery-powered operation, for instance, the chip can be powered from a battery system that starts at 3.5V and works down to 1.8 V. In this mode, the internal regulator of the PSoC 4100M supplies the internal logic and the VCCD output of the PSoC 4100M must be bypassed to ground via an external Capacitor (in the range of 1 to 1.6 $\mu F;\, X5R$ ceramic or better). The grounds, VSSA and VSS, must be shorted together. Bypass capacitors must be used from VDDD and VDDA to ground, typical practice for systems in this frequency range is to use a capacitor in the 1 $\mu$ F range in parallel with a smaller capacitor (0.1 $\mu$ F, for example). Note that these are simply rules of thumb and that, for critical applications, the PCB layout, lead inductance, and the Bypass capacitor parasitic should be simulated to design and obtain optimal bypassing. | Power Supply | Bypass Capacitors | |-------------------------|-----------------------------------------------------------------------------------------------------------| | VDDD-VSS and VDDIO-VSS | 0.1 μF ceramic at each pin plus bulk capacitor 1 to 10 μF. | | VDDA-VSSA | 0.1 μF ceramic at pin. Additional 1 μF to 10 μF bulk capacitor | | VCCD-VSS | 1 μF ceramic capacitor at the VCCD pin | | VREF-VSSA<br>(optional) | The internal bandgap may be bypassed with a 1 $\mu$ F to 10 $\mu$ F capacitor for better ADC performance. | #### Regulated External Supply In this mode, the PSoC 4100M is powered by an external power supply that must be within the range of 1.71 to 1.89 V (1.8 $\pm$ 5%); note that this range needs to include power supply ripple. VCCD and VDDD pins are shorted together and bypassed. The internal regulator is disabled in firmware. # **Electrical Specifications** # **Absolute Maximum Ratings** Table 1. Absolute Maximum Ratings<sup>[1]</sup> | | | - | | | | | | |----------|------------------------------|---------------------------------------------------------------------------------------------|------|-----|----------------------|-------|--------------------| | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | | SID1 | V <sub>DD_ABS</sub> | Analog or digital supply relative to V <sub>SS</sub> (V <sub>SSD</sub> = V <sub>SSA</sub> ) | -0.5 | - | 6 | V | Absolute maximum | | SID2 | V <sub>CCD_ABS</sub> | Direct digital core voltage input relative to V <sub>SSD</sub> | -0.5 | - | 1.95 | V | Absolute maximum | | SID3 | V <sub>GPIO_ABS</sub> | GPIO voltage; V <sub>DDD</sub> or V <sub>DDA</sub> | -0.5 | _ | V <sub>DD</sub> +0.5 | V | Absolute maximum | | SID4 | I <sub>GPIO_ABS</sub> | Current per GPIO | -25 | _ | 25 | mA | Absolute maximum | | SID5 | I <sub>G-PIO_injection</sub> | GPIO injection current per pin | -0.5 | _ | 0.5 | mA | Absolute maximum | | BID44 | ESD_HBM | Electrostatic discharge human body model | 2200 | _ | _ | V | | | BID45 | ESD_CDM | Electrostatic discharge charged device model | 500 | _ | _ | V | | | BID46 | LU | Pin current for latch-up | -140 | _ | 140 | mA | | ### **Device Level Specifications** All specifications are valid for $-40~^{\circ}\text{C} \le \text{TA} \le 105~^{\circ}\text{C}$ and $\text{TJ} \le 125~^{\circ}\text{C}$ , except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted. Table 2. DC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details / Conditions | |------------|------------------------------|------------------------------------------------------------------|------|------|------|-------|-------------------------------------------| | SID53 | $V_{DD}$ | Power Supply Input Voltage ( $V_{DDA} = V_{DDD} = V_{DD}$ ) | 1.8 | _ | 5.5 | V | With regulator enabled | | SID255 | $V_{DDD}$ | Power Supply Input Voltage unregulated | 1.71 | 1.8 | 1.89 | V | Internally unregulated Supply | | SID54 | $V_{CCD}$ | Output voltage (for core logic) | - | 1.8 | _ | V | | | SID55 | C <sub>EFC</sub> | External Regulator voltage bypass | 1 | 1.3 | 1.6 | μF | X5R ceramic or better | | SID56 | C <sub>EXC</sub> | Power supply decoupling capacitor | _ | 1 | _ | μF | X5R ceramic or better | | Active Mod | le, V <sub>DD</sub> = 1.71 V | to 5.5 V, –40 °C to +105 °C | | | ! | • | | | SID6 | I <sub>DD1</sub> | Execute from Flash; CPU at 6 MHz | - | 2.2 | 2.8 | mA | | | SID7 | I <sub>DD2</sub> | Execute from Flash; CPU at 12 MHz | _ | 3.7 | 4.2 | mA | | | SID8 | I <sub>DD3</sub> | Execute from Flash; CPU at 24 MHz | _ | 6.7 | 7.2 | mA | | | Sleep Mod | e, -40 °C to +10 | 05 °C | | • | • | • | | | SID21 | I <sub>DD16</sub> | I <sup>2</sup> C wakeup, WDT, and Comparators on. Regulator Off. | _ | 1.75 | 2.1 | mA | V <sub>DD</sub> = 1.71 to 1.89,<br>6 MHz | | SID22 | I <sub>DD17</sub> | I <sup>2</sup> C wakeup, WDT, and Comparators on. | _ | 1.7 | 2.1 | mA | V <sub>DD</sub> = 1.8 to 5.5, 6<br>MHz | | SID23 | I <sub>DD18</sub> | I <sup>2</sup> C wakeup, WDT, and Comparators on. Regulator Off. | _ | 2.35 | 2.8 | mA | V <sub>DD</sub> = 1.71 to 1.89,<br>12 MHz | | SID24 | I <sub>DD19</sub> | I <sup>2</sup> C wakeup, WDT, and Comparators on. | _ | 2.25 | 2.8 | mA | V <sub>DD</sub> = 1.8 to 5.5,<br>12 MHz | #### Note Document Number: 001-96519 Rev. \*E Page 15 of 41 Usage above the absolute maximum conditions listed in Table 1 may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods of time may affect device reliability. The maximum storage temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When used below absolute maximum conditions but above normal operating conditions, the device may not operate to specification. Table 2. DC Specifications (continued) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details / Conditions | | |-------------------------|---------------------|----------------------------------------------------|-----|------|------|-------|--------------------------------|--| | Deep Sleep | Mode, -40 °C | to + 60 °C | | | | | 1 | | | SID30 | I <sub>DD25</sub> | I <sup>2</sup> C wakeup and WDT on. Regulator Off. | _ | 1.55 | 20 | μΑ | V <sub>DD</sub> = 1.71 to 1.89 | | | SID31 | I <sub>DD26</sub> | I <sup>2</sup> C wakeup and WDT on. | _ | 1.35 | 15 | μΑ | V <sub>DD</sub> = 1.8 to 3.6 | | | SID32 | I <sub>DD27</sub> | I <sup>2</sup> C wakeup and WDT on. | _ | 1.5 | 15 | μΑ | V <sub>DD</sub> = 3.6 to 5.5 | | | Deep Sleep Mode, +85 °C | | | | | | | | | | SID33 | I <sub>DD28</sub> | I <sup>2</sup> C wakeup and WDT on. Regulator Off. | _ | _ | 60 | μΑ | V <sub>DD</sub> = 1.71 to 1.89 | | | SID34 | I <sub>DD29</sub> | I <sup>2</sup> C wakeup and WDT on. | _ | _ | 45 | μA | V <sub>DD</sub> = 1.8 to 3.6 | | | SID35 | I <sub>DD30</sub> | I <sup>2</sup> C wakeup and WDT on. | _ | _ | 30 | μΑ | V <sub>DD</sub> = 3.6 to 5.5 | | | Deep Sleep | Mode, +105 °C | | | | | | | | | SID33Q | I <sub>DD28Q</sub> | I <sup>2</sup> C wakeup and WDT on. Regulator Off. | _ | _ | 135 | μA | V <sub>DD</sub> = 1.71 to 1.89 | | | SID34Q | I <sub>DD29Q</sub> | I <sup>2</sup> C wakeup and WDT on. | _ | _ | 180 | μA | V <sub>DD</sub> = 1.8 to 3.6 | | | SID35Q | I <sub>DD30Q</sub> | I <sup>2</sup> C wakeup and WDT on. | _ | _ | 140 | μΑ | V <sub>DD</sub> = 3.6 to 5.5 | | | Hibernate N | Node, -40 °C to | + 60 °C | | | • | • | | | | SID39 | I <sub>DD34</sub> | Regulator Off. | _ | 150 | 3000 | nA | V <sub>DD</sub> = 1.71 to 1.89 | | | SID40 | I <sub>DD35</sub> | | _ | 150 | 1000 | nA | $V_{DD}$ = 1.8 to 3.6 | | | SID41 | I <sub>DD36</sub> | | _ | 150 | 1100 | nA | V <sub>DD</sub> = 3.6 to 5.5 | | | Hibernate N | Mode, +85 °C | | | | | | | | | SID42 | I <sub>DD37</sub> | Regulator Off. | _ | _ | 4500 | nA | V <sub>DD</sub> = 1.71 to 1.89 | | | SID43 | I <sub>DD38</sub> | | _ | _ | 3500 | nA | V <sub>DD</sub> = 1.8 to 3.6 | | | SID44 | I <sub>DD39</sub> | | _ | _ | 3500 | nA | V <sub>DD</sub> = 3.6 to 5.5 | | | Hibernate N | /lode, +105 °C | | | | • | • | | | | SID42Q | I <sub>DD37Q</sub> | Regulator Off. | _ | _ | 19.4 | μA | V <sub>DD</sub> = 1.71 to 1.89 | | | SID43Q | I <sub>DD38Q</sub> | | _ | _ | 17 | μΑ | V <sub>DD</sub> = 1.8 to 3.6 | | | SID44Q | I <sub>DD39Q</sub> | | _ | _ | 16 | μΑ | V <sub>DD</sub> = 3.6 to 5.5 | | | Stop Mode, | +85 °C | | | | | | | | | SID304 | I <sub>DD43A</sub> | Stop Mode current; V <sub>DD</sub> = 3.6 V | _ | 35 | 85 | nA | T = -40 °C to +60 °C | | | SID304A | I <sub>DD43B</sub> | Stop Mode current; V <sub>DD</sub> = 3.6 V | - | _ | 1450 | nA | T = +85 °C | | | Stop Mode, | +105 °C | - | | | | | • | | | SID304Q | I <sub>DD43AQ</sub> | Stop Mode current; V <sub>DD</sub> = 3.6 V | _ | _ | 5645 | nA | | | | XRES curre | ent | | | | | | • | | | SID307 | I <sub>DD_XR</sub> | Supply current while XRES asserted | _ | 2 | 5 | mA | | | Document Number: 001-96519 Rev. \*E Page 16 of 41 Table 3. AC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|-------------------------|-----------------------------|-----|-----|-----|-------|--------------------------------------------------| | SID48 | F <sub>CPU</sub> | CPU frequency | DC | - | 24 | MHz | $1.71 \le V_{DD} \le 5.5$ | | SID49 | T <sub>SLEEP</sub> | Wakeup from sleep mode | _ | 0 | _ | μs | Guaranteed by characterization | | SID50 | T <sub>DEEPSLEEP</sub> | Wakeup from Deep Sleep mode | _ | _ | 25 | μs | 24 MHz IMO.<br>Guaranteed by<br>characterization | | SID51 | T <sub>HIBERNATE</sub> | Wakeup from Hibernate mode | _ | _ | 0.7 | ms | Guaranteed by characterization | | SID51A | T <sub>STOP</sub> | Wakeup from Stop mode | _ | _ | 2 | ms | Guaranteed by characterization | | SID52 | T <sub>RESETWIDTH</sub> | External reset pulse width | 1 | _ | _ | μs | Guaranteed by characterization | **GPIO** Table 4. GPIO DC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|--------------------------------|-----------------------------------------------------------|---------------------------|-----|---------------------------|-------|--------------------------------------------------------------------------| | SID57 | V <sub>IH</sub> <sup>[2]</sup> | Input voltage high threshold | 0.7 ×<br>V <sub>DDD</sub> | _ | - | V | CMOS Input | | SID57A | IIHS | Input current when Pad > V <sub>DDIO</sub> for OVT inputs | _ | _ | 10 | μA | Per I <sup>2</sup> C Spec | | SID58 | V <sub>IL</sub> | Input voltage low threshold | _ | _ | 0.3 ×<br>V <sub>DDD</sub> | V | CMOS Input | | SID241 | V <sub>IH</sub> <sup>[2]</sup> | LVTTL input, V <sub>DDD</sub> < 2.7 V | 0.7×<br>V <sub>DDD</sub> | _ | _ | V | | | SID242 | V <sub>IL</sub> | LVTTL input, V <sub>DDD</sub> < 2.7 V | - | _ | 0.3 ×<br>V <sub>DDD</sub> | V | | | SID243 | V <sub>IH</sub> <sup>[2]</sup> | LVTTL input, V <sub>DDD</sub> ≥ 2.7 V | 2.0 | - | _ | V | | | SID244 | $V_{IL}$ | LVTTL input, V <sub>DDD</sub> ≥ 2.7 V | - | _ | 8.0 | V | | | SID59 | V <sub>OH</sub> | Output voltage high level | V <sub>DDD</sub><br>-0.6 | _ | _ | V | I <sub>OH</sub> = 4 mA at<br>3 V V <sub>DDD</sub> | | SID60 | V <sub>OH</sub> | Output voltage high level | V <sub>DDD</sub><br>-0.5 | _ | _ | V | I <sub>OH</sub> = 1 mA at<br>1.8 V V <sub>DDD</sub> | | SID61 | V <sub>OL</sub> | Output voltage low level | _ | _ | 0.6 | V | I <sub>OL</sub> = 4 mA at<br>1.8 V V <sub>DDD</sub> | | SID62 | V <sub>OL</sub> | Output voltage low level | _ | _ | 0.6 | V | I <sub>OL</sub> = 8 mA at 3 V<br>V <sub>DDD</sub> | | SID62A | V <sub>OL</sub> | Output voltage low level | _ | _ | 0.4 | V | I <sub>OL</sub> = 3 mA at 3 V<br>V <sub>DDD</sub> | | SID63 | R <sub>PULLUP</sub> | Pull-up resistor | 3.5 | 5.6 | 8.5 | kΩ | | | SID64 | R <sub>PULLDOWN</sub> | Pull-down resistor | 3.5 | 5.6 | 8.5 | kΩ | | | SID65 | I <sub>IL</sub> | Input leakage current (absolute value) | - | _ | 2 | nA | 25 °C, V <sub>DDD</sub> =<br>3.0 V.<br>Guaranteed by<br>characterization | Note 2. V<sub>IH</sub> must not exceed V<sub>DDD</sub> + 0.2 V. # Table 4. GPIO DC Specifications (continued) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|-----------------------|----------------------------------------------------------|----------------------------|-----|-----|-------|--------------------------------| | SID65A | I <sub>IL_CTBM</sub> | Input leakage current (absolute value) for CTBM pins | _ | - | 4 | nA | Guaranteed by characterization | | SID66 | C <sub>IN</sub> | Input capacitance | _ | _ | 7 | pF | | | SID67 | V <sub>HYSTTL</sub> | Input hysteresis LVTTL | 25 | 40 | _ | mV | $V_{DDD} \ge 2.7 \text{ V}$ | | SID68 | V <sub>HYSCMOS</sub> | Input hysteresis CMOS | 0.05 ×<br>V <sub>DDD</sub> | - | _ | mV | | | SID69 | I <sub>DIODE</sub> | Current through protection diode to V <sub>DD</sub> /Vss | _ | - | 100 | μA | Guaranteed by characterization | | SID69A | I <sub>TOT_GPIO</sub> | Maximum Total Source or Sink Chip Current | _ | - | 200 | mA | Guaranteed by characterization | # Table 5. GPIO AC Specifications (Guaranteed by Characterization)[3] | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|----------------------|--------------------------------------------------------------------------------|-----|-----|------|-------|--------------------------------------------| | SID70 | T <sub>RISEF</sub> | Rise time in fast strong mode | 2 | - | 12 | ns | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF | | SID71 | T <sub>FALLF</sub> | Fall time in fast strong mode | 2 | - | 12 | ns | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF | | SID72 | T <sub>RISES</sub> | Rise time in slow strong mode | 10 | - | 60 | ns | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF | | SID73 | T <sub>FALLS</sub> | Fall time in slow strong mode | 10 | - | 60 | ns | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF | | SID74 | F <sub>GPIOUT1</sub> | GPIO Fout;3.3 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V. Fast strong mode. | - | - | 24 | MHz | 90/10%, 25 pF<br>load, 60/40 duty<br>cycle | | SID75 | F <sub>GPIOUT2</sub> | GPIO Fout;1.7 $V \le V_{DDD} \le 3.3 \text{ V. Fast strong mode.}$ | - | - | 16.7 | MHz | 90/10%, 25 pF<br>load, 60/40 duty<br>cycle | | SID76 | F <sub>GPIOUT3</sub> | GPIO Fout;3.3 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V. Slow strong mode. | - | - | 7 | MHz | 90/10%, 25 pF<br>load, 60/40 duty<br>cycle | | SID245 | F <sub>GPIOUT4</sub> | GPIO Fout;1.7 V $\leq$ V <sub>DDD</sub> $\leq$ 3.3 V. Slow strong mode. | - | - | 3.5 | MHz | 90/10%, 25 pF<br>load, 60/40 duty<br>cycle | | SID246 | F <sub>GPIOIN</sub> | GPIO input operating frequency;<br>1.71 V $\leq$ V <sub>DDD</sub> $\leq$ 5.5 V | _ | - | 48 | MHz | 90/10% V <sub>IO</sub> | Document Number: 001-96519 Rev. \*E Page 18 of 41 Note 3. Simultaneous switching transitions on many fully-loaded GPIO pins may cause ground perturbations depending on several factors including PCB and decoupling capacitor design. For applications that are very sensitive to ground perturbations, the slower GPIO slew rate setting may be used. ### **XRES** # Table 6. XRES DC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|----------------------|----------------------------------------------|---------------------------|-----|---------------------------|-------|--------------------------------| | SID77 | V <sub>IH</sub> | Input voltage high threshold | 0.7 ×<br>V <sub>DDD</sub> | - | - | V | CMOS Input | | SID78 | V <sub>IL</sub> | Input voltage low threshold | _ | - | 0.3 ×<br>V <sub>DDD</sub> | V | CMOS Input | | SID79 | R <sub>PULLUP</sub> | Pull-up resistor | 3.5 | 5.6 | 8.5 | kΩ | | | SID80 | C <sub>IN</sub> | Input capacitance | _ | 3 | - | pF | | | SID81 | V <sub>HYSXRES</sub> | RES Input voltage hysteresis | | 100 | _ | mV | Guaranteed by characterization | | SID82 | I <sub>DIODE</sub> | Current through protection diode to VDDD/VSS | _ | _ | 100 | μA | Guaranteed by characterization | # Table 7. XRES AC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|-------------------------|-------------------|-----|-----|-----|-------|--------------------------------| | SID83 | T <sub>RESETWIDTH</sub> | Reset pulse width | 1 | 1 | ı | μs | Guaranteed by characterization | Document Number: 001-96519 Rev. \*E Page 19 of 41 **Table 8. Opamp Specifications** (Guaranteed by Characterization) (continued) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |-----------------|------------------|----------------------------------------------------------|-----|------|-----|---------|------------------------------------------------------------| | SID293 | V <sub>N1</sub> | Input referred, 1 Hz - 1GHz, power = high | _ | 94 | - | μVrms | | | SID294 | V <sub>N2</sub> | Input referred, 1 kHz, power = high | - | 72 | _ | nV/rtHz | | | SID295 | V <sub>N3</sub> | Input referred, 10kHz, power = high | _ | 28 | _ | nV/rtHz | | | SID296 | V <sub>N4</sub> | Input referred, 100kHz, power = high | - | 15 | _ | nV/rtHz | | | SID297 | Cload | Stable up to maximum load. Performance specs at 50 pF. | - | _ | 125 | pF | | | SID298 | Slew_rate | Cload = 50 pF, Power = High, V <sub>DDA</sub> ≥ 2.7 V | 6 | _ | - | V/µs | | | SID299 | T_op_wake | From disable to enable, no external RC dominating | _ | 25 | _ | μs | | | SID299A | OL_GAIN | Open Loop Gain | - | 90 | _ | dB | | | | Comp_mode | Comparator mode; 50 mV drive,<br>Trise = Tfall (approx.) | _ | _ | - | | | | SID300 | T <sub>PD1</sub> | Response time; power = high | - | 150 | - | ns | | | SID301 | T <sub>PD2</sub> | Response time; power = medium | - | 400 | _ | ns | | | SID302 | T <sub>PD3</sub> | Response time; power = low | - | 2000 | _ | ns | | | SID303 | Vhyst_op | Hysteresis | _ | 10 | - | mV | | | Deep Sleep Mode | | Mode 2 is lowest current range. Mode 1 has higher GBW. | | | | | Deep Sleep mode. $V_{DDA} \ge 2.7 \text{ V.}$ | | SID_DS_1 | IDD_HI_M1 | Mode 1, High current | - | 1400 | _ | uA | 25 °C | | SID_DS_2 | IDD_MED_M1 | Mode 1, Medium current | _ | 700 | _ | uA | 25 °C | | SID_DS_3 | IDD_LOW_M1 | Mode 1, Low current | _ | 200 | _ | uA | 25 °C | | SID_DS_4 | IDD_HI_M2 | Mode 2, High current | _ | 120 | _ | uA | 25 °C | | SID_DS_5 | IDD_MED_M2 | Mode 2, Medium current | _ | 60 | _ | uA | 25 °C | | SID_DS_6 | IDD_LOW_M2 | Mode 2, Low current | _ | 15 | _ | uA | 25 °C | | SID_DS_7 | GBW_HI_M1 | Mode 1, High current | - | 4 | _ | MHz | 25 °C | | SID_DS_8 | GBW_MED_M1 | Mode 1, Medium current | _ | 2 | _ | MHz | 25 °C | | SID_DS_9 | GBW_LOW_M1 | Mode 1, Low current | _ | 0.5 | _ | MHz | 25 °C | | SID_DS_10 | GBW_HI_M2 | Mode 2, High current | _ | 0.5 | _ | MHz | 20-pF load, no DC load<br>0.2 V to V <sub>DDA</sub> -1.5 V | | SID_DS_11 | GBW_MED_M2 | Mode 2, Medium current | - | 0.2 | - | MHz | 20-pF load, no DC load<br>0.2 V to V <sub>DDA</sub> -1.5 V | | SID_DS_12 | GBW_LOW_M2 | Mode 2, Low current | - | 0.1 | _ | MHz | 20-pF load, no DC load<br>0.2 V to V <sub>DDA</sub> -1.5 V | | SID_DS_13 | VOS_HI_M1 | Mode 1, High current | - | 5 | _ | mV | With trim 25 °C, 0.2 V to $V_{DDA}$ -1.5 V | | SID_DS_14 | VOS_MED_M1 | Mode 1, Medium current | _ | 5 | _ | mV | With trim 25 °C, 0.2 V to V <sub>DDA</sub> -1.5 V | | SID_DS_15 | VOS_LOW_M1 | Mode 1, Low current | - | 5 | _ | mV | With trim 25 °C, 0.2 V to $V_{DDA}$ -1.5 V | | SID_DS_16 | VOS_HI_M2 | Mode 2, High current | - | 5 | - | mV | With trim 25 °C, 0.2 V to $V_{DDA}$ -1.5 V | | SID_DS_17 | VOS_MED_M2 | Mode 2, Medium current | _ | 5 | - | mV | With trim 25 °C, 0.2 V to V <sub>DDA</sub> -1.5 V | Document Number: 001-96519 Rev. \*E # Table 10. Comparator AC Specifications (Guaranteed by Characterization) | Spec ID# | Parameter | Description N | | Тур | Max | Units | Details/Conditions | |----------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|-----|-------|--------------------| | SID91 | T <sub>RESP1</sub> | Response time, normal mode | _ | _ | 110 | ns | 50-mV overdrive | | SID258 | T <sub>RESP2</sub> | Response time, low power mode | - | 1 | 200 | ns | 50-mV overdrive | | SID92 | T <sub>RESP3</sub> | Response time, ultra low power mode $(V_{DDD} \ge 2.2 \text{ V for Temp} < 0 ^{\circ}\text{C}, V_{DDD} \ge 1.8 \text{ V for Temp} > 0 ^{\circ}\text{C})$ | - | - | 15 | μs | 200-mV overdrive | ### Temperature Sensor # **Table 11. Temperature Sensor Specifications** | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |----------|----------------------|-----------------------------|------------|-----|-----|-------|--------------------| | SID93 | T <sub>SENSACC</sub> | Temperature sensor accuracy | <b>-</b> 5 | ±1 | +5 | °C | –40 to +85 °C | ### SAR ADC # Table 12. SAR ADC DC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |----------|-----------|------------------------------------|-----------------|-----|-----------|-------|-------------------------------------| | SID94 | A_RES | Resolution | _ | _ | 12 | bits | | | SID95 | A_CHNIS_S | Number of channels - single ended | _ | _ | 16 | | 8 full speed | | SID96 | A-CHNKS_D | Number of channels - differential | _ | _ | 8 | | Diff inputs use neighboring I/O | | SID97 | A-MONO | Monotonicity | _ | - | - | | Yes. Based on characterization | | SID98 | A_GAINERR | Gain error | _ | _ | ±0.1 | % | With external reference. | | SID99 | A_OFFSET | Input offset voltage | _ | _ | 2 | mV | Measured with 1-V V <sub>REF.</sub> | | SID100 | A_ISAR | Current consumption | _ | _ | 1 | mA | | | SID101 | A_VINS | Input voltage range - single ended | V <sub>SS</sub> | - | $V_{DDA}$ | V | Based on device characterization | | SID102 | A_VIND | Input voltage range - differential | V <sub>SS</sub> | _ | $V_{DDA}$ | V | Based on device characterization | | SID103 | A_INRES | Input resistance | _ | - | 2.2 | ΚΩ | Based on device characterization | | SID104 | A_INCAP | Input capacitance | - | _ | 10 | pF | Based on device characterization | # Table 13. SAR ADC AC Specifications (Guaranteed by Characterization) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |----------|-----------|------------------------------------------------|-------------------------------|-----|-----------------|-------|--------------------| | SID106 | A_PSRR | Power supply rejection ratio | ver supply rejection ratio 70 | | _ | dB | | | SID107 | A_CMRR | Common mode rejection ratio 66 d | | dB | Measured at 1 V | | | | SID108 | A_SAMP_1 | Sample rate with external reference bypass cap | ence – – 806 | | ksps | | | Document Number: 001-96519 Rev. \*E Page 23 of 41 ### SWD Interface # Table 32. SWD Interface Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|--------------|------------------------------------------------------|--------|-----|-------|-------|----------------------------------| | SID213 | F_SWDCLK1 | $3.3~V \leq V_{DD} \leq 5.5~V$ | 1 | 1 | 14 | MHz | SWDCLK ≤ 1/3 CPU clock frequency | | SID214 | F_SWDCLK2 | $1.71 \text{ V} \le \text{V}_{DD} \le 3.3 \text{ V}$ | - | 1 | 7 | MHz | SWDCLK ≤ 1/3 CPU clock frequency | | SID215 | T_SWDI_SETUP | T = 1/f SWDCLK | 0.25*T | - | - | ns | Guaranteed by characterization | | SID216 | T_SWDI_HOLD | T = 1/f SWDCLK | 0.25*T | - | - | ns | Guaranteed by characterization | | SID217 | T_SWDO_VALID | T = 1/f SWDCLK | _ | _ | 0.5*T | ns | Guaranteed by characterization | | SID217A | T_SWDO_HOLD | T = 1/f SWDCLK | 1 | 1 | _ | ns | Guaranteed by characterization | Internal Main Oscillator # Table 33. IMO DC Specifications (Guaranteed by Design) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|---------------------------------|-----|-----|------|-------|--------------------| | SID218 | I <sub>IMO1</sub> | IMO operating current at 48 MHz | _ | _ | 1000 | μΑ | | | SID219 | I <sub>IMO2</sub> | IMO operating current at 24 MHz | _ | _ | 325 | μΑ | | | SID220 | I <sub>IMO3</sub> | IMO operating current at 12 MHz | _ | _ | 225 | μΑ | | | SID221 | I <sub>IMO4</sub> | IMO operating current at 6 MHz | _ | _ | 180 | μΑ | | | SID222 | I <sub>IMO5</sub> | IMO operating current at 3 MHz | _ | _ | 150 | μΑ | | # Table 34. IMO AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|---------------------------------------------|--------------------------------------|-----|-----|-----|-------|----------------------------------------------------------------| | SID223 | F <sub>IMOTOL1</sub> | Frequency variation from 3 to 48 MHz | _ | _ | ±2 | % | ±3% if T <sub>A</sub> > 85 °C and<br>IMO frequency <<br>24 MHz | | SID226 | T <sub>STARTIMO</sub> | IMO startup time | _ | _ | 12 | μs | | | SID227 | T <sub>JITRMSIMO1</sub> RMS Jitter at 3 MHz | | _ | 156 | _ | ps | | | SID228 | T <sub>JITRMSIMO2</sub> | RMS Jitter at 24 MHz | _ | 145 | - | ps | | | SID229 | T <sub>JITRMSIMO3</sub> | RMS Jitter at 48 MHz | _ | 139 | 1 | ps | | Internal Low-Speed Oscillator # Table 35. ILO DC Specifications (Guaranteed by Design) | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|----------------------|---------------------------------|-----|-----|------|-------|--------------------------------| | SID231 | I <sub>ILO1</sub> | ILO operating current at 32 kHz | _ | 0.3 | 1.05 | μA | Guaranteed by Characterization | | SID233 | I <sub>ILOLEAK</sub> | ILO leakage current | _ | 2 | 15 | nA | Guaranteed by Design | Document Number: 001-96519 Rev. \*E Page 29 of 41 The nomenclature used in the preceding table is based on the following part numbering convention: | Field | Description | Values | Meaning | |-------|-------------------|---------|--------------------------------------------| | CY8C | Cypress Prefix | | | | 4 | Architecture | 4 | PSoC 4 | | Α | Family | 1 | 4100 Family | | В | CPU Speed | 4 | 48 MHz | | | | 4 | 16 KB | | С | Floob Consoits | 5 | 32 KB | | C | Flash Capacity | 6 | 64 KB | | | | 7 | 128 KB | | | | AX, AZ | TQFP | | DE | Daakaga Cada | LQ | QFN | | DE | Package Code | BU | BGA | | | | FD | CSP | | F | Tomporatura Banga | I | Industrial | | Г | Temperature Range | Q | Extended Industrial | | | | N/A | PSoC 4 Base Series | | S | Cilicon Family | L | PSoC 4 L-Series | | 3 | Silicon Family | BL | PSoC 4 BLE | | | | М | PSoC 4 M-Series | | XYZ | Attributes Code | 000-999 | Code of feature set in the specific family | # **Part Numbering Conventions** The part number fields are defined as follows. 16.00±0.25 SQ NOTE: 1. JEDEC STD REF MS-026 14.00±0.05 SQ 2. BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH 64 49 MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.0098 in (0.25 mm) PER SIDE BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH 3. DIMENSIONS IN MILLIMETERS H H H H H H H H 0 0.35±0.05 R 0.08 MIN. 0° MIN. 0.20 MAX. 屇 0.80 TYP. STAND-OFF ┢ GAUGE PLANE 0.05 MIN. 1H H H H 33 0.15 MAX. R 0.08 MIN. 0°-7 0.20 MAX. SEATING PLANE 12°±1°-(8X) 0.60±0.15 -1.60 MAX. 1.40±0.05 Α 0.10 NOTE: THIS PACKAGE CAN HAVE ΠR SEE DETAIL A 51-85046 \*G TOP LEFT SIDE "4" CORNER CORNER CHAMFER CHAMFER Figure 7. 64-Pin 14 x 14 x 1.4 mm TQFP Package Outline Document Number: 001-96519 Rev. \*E Figure 9. 44-Pin $10 \times 10 \times 1.4$ mm TQFP Package Outline #### N□TE: - 1. JEDEC STD REF MS-026 - 2. BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.0098 in (0.25 mm) PER SIDE BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH - 3. DIMENSIONS IN MILLIMETERS 51-85064 \*G Table 43. Acronyms Used in this Document (continued) | Acronym | Description | |-------------------|--------------------------------------------------------------| | PGA | programmable gain amplifier | | PHUB | peripheral hub | | PHY | physical layer | | PICU | port interrupt control unit | | PLA | programmable logic array | | PLD | programmable logic device, see also PAL | | PLL | phase-locked loop | | PMDD | package material declaration data sheet | | POR | power-on reset | | PRES | precise power-on reset | | PRS | pseudo random sequence | | PS | port read data register | | PSoC <sup>®</sup> | Programmable System-on-Chip™ | | PSRR | power supply rejection ratio | | PWM | pulse-width modulator | | RAM | random-access memory | | RISC | reduced-instruction-set computing | | RMS | root-mean-square | | RTC | real-time clock | | RTL | register transfer language | | RTR | remote transmission request | | RX | receive | | SAR | successive approximation register | | SC/CT | switched capacitor/continuous time | | SCL | I <sup>2</sup> C serial clock | | SDA | I <sup>2</sup> C serial data | | S/H | sample and hold | | SINAD | signal to noise and distortion ratio | | SIO | special input/output, GPIO with advanced features. See GPIO. | | SOC | start of conversion | | SOF | start of frame | | SPI | Serial Peripheral Interface, a communications protocol | | SR | slew rate | | SRAM | static random access memory | | SRES | software reset | | SWD | serial wire debug, a test protocol | | SWV | single-wire viewer | | TD | transaction descriptor, see also DMA | Table 43. Acronyms Used in this Document (continued) | Acronym | Description | |---------|------------------------------------------------------------------------| | THD | total harmonic distortion | | TIA | transimpedance amplifier | | TRM | technical reference manual | | TTL | transistor-transistor logic | | TX | transmit | | UART | Universal Asynchronous Transmitter Receiver, a communications protocol | | UDB | universal digital block | | USB | Universal Serial Bus | | USBIO | USB input/output, PSoC pins used to connect to a USB port | | VDAC | voltage DAC, see also DAC, IDAC | | WDT | watchdog timer | | WOL | write once latch, see also NVL | | WRES | watchdog timer reset | | XRES | external reset I/O pin | | XTAL | crystal | Document Number: 001-96519 Rev. \*E Page 38 of 41 # PSoC® 4: PSoC 4100M Family Datasheet # Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/usb cypress.com/wireless #### **Products** **USB Controllers** Wireless/RF ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypess.com/clocks Interface cypress.com/interface Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc Touch Sensing cypress.com/touch # PSoC® Solutions cypress.com/psoc PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP # **Cypress Developer Community** Community | Forums | Blogs | Video | Training Technical Support cypress.com/support TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to any Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 001-96519 Rev. \*E Revised August 19, 2016 Page 41 of 41 <sup>©</sup> Cypress Semiconductor Corporation, 2015-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.