



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                       |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | C166                                                                           |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 25MHz                                                                          |
| Connectivity               | CANbus, EBI/EMI, SPI, SSC, UART/USART                                          |
| Peripherals                | POR, PWM, WDT                                                                  |
| Number of I/O              | 59                                                                             |
| Program Memory Size        | 64KB (64K × 8)                                                                 |
| Program Memory Type        | OTP                                                                            |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 4K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 4.75V ~ 5.5V                                                                   |
| Data Converters            | A/D 8x10b                                                                      |
| Oscillator Type            | External                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 80-QFP                                                                         |
| Supplier Device Package    | PG-MQFP-80-7                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/c164ci8e28mdbfxuma1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# C164CI/SI C164CL/SL

16-Bit Single-Chip Microcontroller

# Microcontrollers



Never stop thinking.



| Symbol | Pin<br>No. | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                             |                                         |                                                                                                                    |  |  |  |
|--------|------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|--|--|
| P5     |            | 1              | Port 5 is an<br>The pins of<br>A/D conver                                                                                                                                                                                                                                                                                                            | 8-bit inpu<br>Port 5 als<br>ter, or the | t-only port with Schmitt-Trigger charact.<br>o serve as analog input channels for the<br>ey serve as timer inputs: |  |  |  |
| P5.0   | 76         | 1              | AN0                                                                                                                                                                                                                                                                                                                                                  |                                         |                                                                                                                    |  |  |  |
| P5.1   | 77         | 1              | AN1                                                                                                                                                                                                                                                                                                                                                  |                                         |                                                                                                                    |  |  |  |
| P5.2   | 78         | 1              | AN2                                                                                                                                                                                                                                                                                                                                                  |                                         |                                                                                                                    |  |  |  |
| P5.3   | 79         | 1              | AN3                                                                                                                                                                                                                                                                                                                                                  |                                         |                                                                                                                    |  |  |  |
| P5.4   | 2          | 1              | AN4,                                                                                                                                                                                                                                                                                                                                                 | T2EUD                                   | GPT1 Timer T2 Ext. Up/Down Ctrl. Inp.                                                                              |  |  |  |
| P5.5   | 3          | 1              | AN5,                                                                                                                                                                                                                                                                                                                                                 | T4EUD                                   | GPT1 Timer T4 Ext. Up/Down Ctrl. Inp.                                                                              |  |  |  |
| P5.6   | 4          | I              | AN6,                                                                                                                                                                                                                                                                                                                                                 | T2IN                                    | GPT1 Timer T2 Input for<br>Count/Gate/Reload/Capture                                                               |  |  |  |
| P5.7   | 5          | I              | AN7,                                                                                                                                                                                                                                                                                                                                                 | T4IN                                    | GPT1 Timer T4 Input for<br>Count/Gate/Reload/Capture                                                               |  |  |  |
| ΓJ     |            |                | Port 3 is a 9-bit bidirectional I/O port. It is bit-wise<br>programmable for input or output via direction bits. For a pin<br>configured as input, the output driver is put into high-<br>impedance state. Port 3 outputs can be configured as push/<br>pull or open drain drivers. The input threshold of Port 3 is<br>selectable (TTL or special). |                                         |                                                                                                                    |  |  |  |
| P3.4   | 8          | 1              | <b>T3EUD</b>                                                                                                                                                                                                                                                                                                                                         | GPT1 Ti                                 | mer T3 External Up/Down Control Input                                                                              |  |  |  |
| P3.6   | 9          | 1              | T3IN                                                                                                                                                                                                                                                                                                                                                 | GPT1 Ti                                 | mer T3 Count/Gate Input                                                                                            |  |  |  |
| P3.8   | 10         | I/O            | MRST                                                                                                                                                                                                                                                                                                                                                 | SSC Ma                                  | ster-Receive/Slave-Transmit Inp./Outp.                                                                             |  |  |  |
| P3.9   | 11         | I/O            | MTSR                                                                                                                                                                                                                                                                                                                                                 | SSC Ma                                  | ster-Transmit/Slave-Receive Outp./Inp.                                                                             |  |  |  |
| P3.10  | 12         | 0              | TxD0                                                                                                                                                                                                                                                                                                                                                 | ASC0 C                                  | lock/Data Output (Async./Sync.)                                                                                    |  |  |  |
| P3.11  | 13         | I/O            | RxD0                                                                                                                                                                                                                                                                                                                                                 | ASC0 D                                  | ata Input (Async.) or Inp./Outp. (Sync.)                                                                           |  |  |  |
| P3.12  | 14         | 0              | BHE                                                                                                                                                                                                                                                                                                                                                  | External                                | Memory High Byte Enable Signal,                                                                                    |  |  |  |
|        |            | 0              | WRH                                                                                                                                                                                                                                                                                                                                                  | External                                | Memory High Byte Write Strobe                                                                                      |  |  |  |
| P3.13  | 15         | I/O            | SCLK                                                                                                                                                                                                                                                                                                                                                 | SSC Ma                                  | ster Clock Output / Slave Clock Input.                                                                             |  |  |  |
| P3.15  | 16         | 0<br>0         | CLKOUT<br>FOUT                                                                                                                                                                                                                                                                                                                                       | System<br>Program                       | Clock Output (= CPU Clock),<br>mable Frequency Output                                                              |  |  |  |

#### Table 2Pin Definitions and Functions



| Table 2        | PI         | n Definit      | tions and Functions (cont d)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------|------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol         | Pin<br>No. | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| XTAL2<br>XTAL1 | 54<br>55   | O<br>I         | <ul> <li>XTAL2: Output of the oscillator amplifier circuit.</li> <li>XTAL1: Input to the oscillator amplifier and input to<br/>the internal clock generator</li> <li>To clock the device from an external source, drive XTAL1,<br/>while leaving XTAL2 unconnected. Minimum and maximum<br/>high/low and rise/fall times specified in the AC<br/>Characteristics must be observed.</li> </ul>                                                                                                                                                                                                                                                                                |
| RSTIN          | 69         | I/O            | Reset Input with Schmitt-Trigger characteristics. A low level<br>at this pin while the oscillator is running resets the C164CI.<br>An internal pullup resistor permits power-on reset using only<br>a capacitor connected to $V_{SS}$ .<br>A spike filter suppresses input pulses <10 ns. Input pulses<br>>100 ns safely pass the filter. The minimum duration for a<br>safe recognition should be 100 ns + 2 CPU clock cycles.<br>In bidirectional reset mode (enabled by setting bit BDRSTEN<br>in register SYSCON) the RSTIN line is internally pulled low<br>for the duration of the internal reset sequence upon any reset<br>(HW, SW, WDT). See note below this table. |
| RST<br>OUT     | 70         | 0              | Internal Reset Indication Output. This pin is set to a low level<br>when the part is executing either a hardware-, a software- or<br>a watchdog timer reset. RSTOUT remains low until the EINIT<br>(end of initialization) instruction is executed.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| NMI            | 71         | I              | Non-Maskable Interrupt Input. A high to low transition at this pin causes the CPU to vector to the NMI trap routine. When the PWRDN (power down) instruction is executed, the $\overline{\text{NMI}}$ pin must be low in order to force the C164CI to go into power down mode. If $\overline{\text{NMI}}$ is high, when PWRDN is executed, the part will continue to run in normal mode.                                                                                                                                                                                                                                                                                     |

#### Table 2Pin Definitions and Functions (cont'd)

If not used, pin  $\overline{\text{NMI}}$  should be pulled high externally.



| Table 2Pin Definitions and Functions (cont'd) |                         |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|-----------------------------------------------|-------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Symbol                                        | Pin<br>No.              | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| P8                                            |                         | IO             | Port 8 is a 4-bit bidirectional I/O port. It is bit-wise<br>programmable for input or output via direction bits. For a pin<br>configured as input, the output driver is put into high-<br>impedance state. Port 8 outputs can be configured as push/<br>pull or open drain drivers. The input threshold of Port 8 is<br>selectable (TTL or special). Port 8 pins provide inputs/<br>outputs for CAPCOM2 and serial interface lines. <sup>1)</sup> |  |  |  |
| P8.0                                          | 72                      | I/O<br>I       | CC16IO CAPCOM2: CC16 Capture Inp./Compare Outp.,<br>CAN1_RxD CAN 1 Receive Data Input                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| P8.1                                          | 73                      | I/O<br>O       | CC17IO CAPCOM2: CC17 Capture Inp./Compare Outp.,<br>CAN1_TxD CAN 1 Transmit Data Output                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| P8.2                                          | 74                      | I/O<br>I       | CC18IO CAPCOM2: CC18 Capture Inp./Compare Outp.,<br>CAN1_RxD CAN 1 Receive Data Input                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| P8.3                                          | 75                      | I/O<br>O       | CC19IO CAPCOM2: CC19 Capture Inp./Compare Outp.,<br>CAN1_TxD CAN 1 Transmit Data Output                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| V <sub>AREF</sub>                             | 1                       | -              | Reference voltage for the A/D converter.                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| V <sub>AGND</sub>                             | 80                      | _              | Reference ground for the A/D converter.                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| V <sub>DD</sub>                               | 7, 21,<br>40, 53,<br>61 | -              | Digital Supply Voltage:<br>+5 V during normal operation and idle mode.<br>≥2.5 V during power down mode.                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| V <sub>SS</sub>                               | 6, 20,<br>41, 56,<br>60 | _              | Digital Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |

<sup>1)</sup> The CAN interface lines are assigned to ports P4 and P8 under software control. Within the CAN module several assignments can be selected.

Note: The following behavioural differences must be observed when the bidirectional reset is active:

- Bit BDRSTEN in register SYSCON cannot be changed after EINIT and is cleared automatically after a reset.
- The reset indication flags always indicate a long hardware reset.
- The PORT0 configuration is treated as if it were a hardware reset. In particular, the bootstrap loader may be activated when P0L.4 is low.
- Pin RSTIN may only be connected to external reset devices with an open drain output driver.
- A short hardware reset is extended to the duration of the internal reset sequence.



#### **Interrupt System**

With an interrupt response time within a range from just 5 to 12 CPU clocks (in case of internal program execution), the C164CI is capable of reacting very fast to the occurrence of non-deterministic events.

The architecture of the C164CI supports several mechanisms for fast and flexible response to service requests that can be generated from various sources internal or external to the microcontroller. Any of these interrupt requests can be programmed to being serviced by the Interrupt Controller or by the Peripheral Event Controller (PEC).

In contrast to a standard interrupt service where the current program execution is suspended and a branch to the interrupt vector table is performed, just one cycle is 'stolen' from the current CPU activity to perform a PEC service. A PEC service implies a single byte or word data transfer between any two memory locations with an additional increment of either the PEC source or the destination pointer. An individual PEC transfer counter is implicity decremented for each PEC service except when performing in the continuous transfer mode. When this counter reaches zero, a standard interrupt is performed to the corresponding source related vector location. PEC services are very well suited, for example, for supporting the transmission or reception of blocks of data. The C164CI has 8 PEC channels each of which offers such fast interrupt-driven data transfer capabilities.

A separate control register which contains an interrupt request flag, an interrupt enable flag and an interrupt priority bitfield exists for each of the possible interrupt sources. Via its related register, each source can be programmed to one of sixteen interrupt priority levels. Once having been accepted by the CPU, an interrupt service can only be interrupted by a higher prioritized service request. For the standard interrupt processing, each of the possible interrupt sources has a dedicated vector location.

Fast external interrupt inputs are provided to service external interrupts with high precision requirements. These fast interrupt inputs feature programmable edge detection (rising edge, falling edge or both edges).

Software interrupts are supported by means of the 'TRAP' instruction in combination with an individual trap (interrupt) number.

**Table 3** shows all of the possible C164CI interrupt sources and the corresponding hardware-related interrupt flags, vectors, vector locations and trap (interrupt) numbers.

Note: Interrupt nodes which are not used by associated peripherals, may be used to generate software controlled interrupt requests by setting the respective interrupt request bit (xIR).



The C164CI also provides an excellent mechanism to identify and to process exceptions or error conditions that arise during run-time, so-called 'Hardware Traps'. Hardware traps cause immediate non-maskable system reaction which is similar to a standard interrupt service (branching to a dedicated vector table location). The occurrence of a hardware trap is additionally signified by an individual bit in the trap flag register (TFR). Except when another higher prioritized trap service is in progress, a hardware trap will interrupt any actual program execution. In turn, hardware trap services can normally not be interrupted by standard or PEC interrupts.

**Table 4** shows all of the possible exceptions or error conditions that can arise during runtime:

| Exception Condition                                                                                         | Trap<br>Flag               | Trap<br>Vector                | Vector<br>Location                                                                      | Trap<br>Number                                        | Trap<br>Priority           |
|-------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------|
| Reset Functions:<br>– Hardware Reset<br>– Software Reset<br>– W-dog Timer Overflow                          | -                          | RESET<br>RESET<br>RESET       | 00'0000 <sub>H</sub><br>00'0000 <sub>H</sub><br>00'0000 <sub>H</sub>                    | 00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub> |                            |
| Class A Hardware Traps:<br>– Non-Maskable Interrupt<br>– Stack Overflow<br>– Stack Underflow                | NMI<br>STKOF<br>STKUF      | NMITRAP<br>STOTRAP<br>STUTRAP | 00'0008 <sub>H</sub><br>00'0010 <sub>H</sub><br>00'0018 <sub>H</sub>                    | 02 <sub>H</sub><br>04 <sub>H</sub><br>06 <sub>H</sub> | <br>  <br>                 |
| Class B Hardware Traps:<br>– Undefined Opcode<br>– Protected Instruction<br>Fault<br>– Illegal Word Operand | UNDOPC<br>PRTFLT<br>ILLOPA | BTRAP<br>BTRAP<br>BTRAP       | 00'0028 <sub>H</sub><br>00'0028 <sub>H</sub><br>00'0028 <sub>H</sub>                    | 0A <sub>H</sub><br>0A <sub>H</sub><br>0A <sub>H</sub> | 1                          |
| Access<br>- Illegal Instruction<br>Access<br>- Illegal External Bus<br>Access                               | ILLINA<br>ILLBUS           | BTRAP<br>BTRAP                | 00'0028 <sub>H</sub><br>00'0028 <sub>H</sub>                                            | 0A <sub>H</sub><br>0A <sub>H</sub>                    | 1                          |
| Reserved                                                                                                    | _                          | _                             | [2C <sub>H</sub> –<br>3C <sub>H</sub> ]                                                 | [0B <sub>H</sub> –<br>0F <sub>H</sub> ]               | -                          |
| Software Traps <ul> <li>TRAP Instruction</li> </ul>                                                         | -                          | -                             | Any<br>[00'0000 <sub>H</sub><br>00'01FC <sub>H</sub> ]<br>in steps<br>of 4 <sub>H</sub> | Any<br>[00 <sub>H</sub> –<br>7F <sub>H</sub> ]        | Current<br>CPU<br>Priority |

#### Table 4Hardware Trap Summary



#### Power Management

The C164CI provides several means to control the power it consumes either at a given time or averaged over a certain timespan. Three mechanisms can be used (partly in parallel):

• **Power Saving Modes** switch the C164CI into a special operating mode (control via instructions).

Idle Mode stops the CPU while the peripherals can continue to operate.

Sleep Mode and Power Down Mode stop all clock signals and all operation (RTC may optionally continue running). Sleep Mode can be terminated by external interrupt signals.

Clock Generation Management controls the distribution and the frequency of internal and external clock signals (control via register SYSCON2).
 Slow Down Mode lets the C164CI run at a CPU clock frequency of f<sub>OSC</sub>/1 ... 32 (half for prescaler operation) which drastically reduces the consumed power. The PLL can be optionally disabled while operating in Slow Down Mode.

External circuitry can be controlled via the programmable frequency output FOUT.

• **Peripheral Management** permits temporary disabling of peripheral modules (control via register SYSCON3).

Each peripheral can separately be disabled/enabled. A group control option disables a major part of the peripheral set by setting one single bit.

The on-chip RTC supports intermittend operation of the C164CI by generating cyclic wakeup signals. This offers full performance to quickly react on action requests while the intermittend sleep phases greatly reduce the average power consumption of the system.



| Table 6 Ir             | istruction Set Summary (cont'd)                                                     |       |
|------------------------|-------------------------------------------------------------------------------------|-------|
| Mnemonic               | Description                                                                         | Bytes |
| MOV(B)                 | Move word (byte) data                                                               | 2/4   |
| MOVBS                  | Move byte operand to word operand with sign extension                               | 2/4   |
| MOVBZ                  | Move byte operand to word operand with zero extension                               | 2/4   |
| JMPA, JMPI,<br>JMPR    | Jump absolute/indirect/relative if condition is met                                 | 4     |
| JMPS                   | Jump absolute to a code segment                                                     | 4     |
| J(N)B                  | Jump relative if direct bit is (not) set                                            | 4     |
| JBC                    | Jump relative and clear bit if direct bit is set                                    | 4     |
| JNBS                   | Jump relative and set bit if direct bit is not set                                  | 4     |
| CALLA, CALLI,<br>CALLR | Call absolute/indirect/relative subroutine if condition is met                      | 4     |
| CALLS                  | Call absolute subroutine in any code segment                                        | 4     |
| PCALL                  | Push direct word register onto system stack and call absolute subroutine            | 4     |
| TRAP                   | Call interrupt service routine via immediate trap number                            | 2     |
| PUSH, POP              | Push/pop direct word register onto/from system stack                                | 2     |
| SCXT                   | Push direct word register onto system stack und update register with word operand   | 4     |
| RET                    | Return from intra-segment subroutine                                                | 2     |
| RETS                   | Return from inter-segment subroutine                                                | 2     |
| RETP                   | Return from intra-segment subroutine and pop direct word register from system stack | 2     |
| RETI                   | Return from interrupt service subroutine                                            | 2     |
| SRST                   | Software Reset                                                                      | 4     |
| IDLE                   | Enter Idle Mode                                                                     | 4     |
| PWRDN                  | Enter Power Down Mode (supposes MMI-pin being low)                                  | 4     |
| SRVWDT                 | Service Watchdog Timer                                                              | 4     |
| DISWDT                 | Disable Watchdog Timer                                                              | 4     |
| EINIT                  | Signify End-of-Initialization on RSTOUT-pin                                         | 4     |
| ATOMIC                 | Begin ATOMIC sequence                                                               | 2     |
| EXTR                   | Begin EXTended Register sequence                                                    | 2     |
| EXTP(R)                | Begin EXTended Page (and Register) sequence                                         | 2/4   |
| EXTS(R)                | Begin EXTended Segment (and Register) sequence                                      | 2/4   |
| NOP                    | Null operation                                                                      | 2     |



## Table 7C164Cl Registers, Ordered by Name (cont'd)

| Name    |   | Physica<br>Address | I<br>S | 8-Bit<br>Addr.  | Description                                         | Reset<br>Value    |
|---------|---|--------------------|--------|-----------------|-----------------------------------------------------|-------------------|
| C1MCFGn |   | EFn6 <sub>H</sub>  | X      |                 | CAN Message Configuration Register (msg. <b>n</b> ) | UU <sub>H</sub>   |
| C1MCRn  |   | EFn0 <sub>H</sub>  | X      |                 | CAN Message Control Register (msg. n)               | UUUU <sub>H</sub> |
| C1PCIR  |   | EF02 <sub>H</sub>  | Χ      |                 | CAN1 Port Control / Interrupt Register              | XXXX <sub>H</sub> |
| C1UARn  |   | EFn2 <sub>H</sub>  | Χ      |                 | CAN Upper Arbitration Register (msg. n)             | UUUU <sub>H</sub> |
| C1UGML  |   | EF08 <sub>H</sub>  | Χ      |                 | CAN Upper Global Mask Long                          | UUUU <sub>H</sub> |
| C1UMLM  |   | EF0C <sub>H</sub>  | Χ      |                 | CAN Upper Mask of Last Message                      | UUUU <sub>H</sub> |
| CC10IC  | b | FF8C <sub>H</sub>  |        | C6 <sub>H</sub> | External Interrupt 2 Control Register               | 0000 <sub>H</sub> |
| CC11IC  | b | FF8E <sub>H</sub>  |        | C7 <sub>H</sub> | External Interrupt 3 Control Register               | 0000 <sub>H</sub> |
| CC16    |   | FE60 <sub>H</sub>  |        | 30 <sub>H</sub> | CAPCOM Register 16                                  | 0000 <sub>H</sub> |
| CC16IC  | b | F160 <sub>H</sub>  | Ε      | B0 <sub>H</sub> | CAPCOM Reg. 16 Interrupt Ctrl. Reg.                 | 0000 <sub>H</sub> |
| CC17    |   | FE62 <sub>H</sub>  |        | 31 <sub>H</sub> | CAPCOM Register 17                                  | 0000 <sub>H</sub> |
| CC17IC  | b | F162 <sub>H</sub>  | Ε      | B1 <sub>H</sub> | CAPCOM Reg. 17 Interrupt Ctrl. Reg.                 | 0000 <sub>H</sub> |
| CC18    |   | FE64 <sub>H</sub>  |        | 32 <sub>H</sub> | CAPCOM Register 18                                  | 0000 <sub>H</sub> |
| CC18IC  | b | F164 <sub>H</sub>  | Ε      | B2 <sub>H</sub> | CAPCOM Reg. 18 Interrupt Ctrl. Reg.                 | 0000 <sub>H</sub> |
| CC19    |   | FE66 <sub>H</sub>  |        | 33 <sub>H</sub> | CAPCOM Register 19                                  | 0000 <sub>H</sub> |
| CC19IC  | b | F166 <sub>H</sub>  | Ε      | B3 <sub>H</sub> | CAPCOM Reg. 19 Interrupt Ctrl. Reg.                 | 0000 <sub>H</sub> |
| CC20    |   | FE68 <sub>H</sub>  |        | 34 <sub>H</sub> | CAPCOM Register 20                                  | 0000 <sub>H</sub> |
| CC20IC  | b | F168 <sub>H</sub>  | Ε      | B4 <sub>H</sub> | CAPCOM Reg. 20 Interrupt Ctrl. Reg.                 | 0000 <sub>H</sub> |
| CC21    |   | FE6A <sub>H</sub>  |        | 35 <sub>H</sub> | CAPCOM Register 21                                  | 0000 <sub>H</sub> |
| CC21IC  | b | F16A <sub>H</sub>  | Ε      | B5 <sub>H</sub> | CAPCOM Reg. 21 Interrupt Ctrl. Reg.                 | 0000 <sub>H</sub> |
| CC22    |   | FE6C <sub>H</sub>  |        | 36 <sub>H</sub> | CAPCOM Register 22                                  | 0000 <sub>H</sub> |
| CC22IC  | b | F16C <sub>H</sub>  | Ε      | B6 <sub>H</sub> | CAPCOM Reg. 22 Interrupt Ctrl. Reg.                 | 0000 <sub>H</sub> |
| CC23    |   | FE6E <sub>H</sub>  |        | 37 <sub>H</sub> | CAPCOM Register 23                                  | 0000 <sub>H</sub> |
| CC23IC  | b | F16E <sub>H</sub>  | Ε      | B7 <sub>H</sub> | CAPCOM Reg. 23 Interrupt Ctrl. Reg.                 | 0000 <sub>H</sub> |
| CC24    |   | FE70 <sub>H</sub>  |        | 38 <sub>H</sub> | CAPCOM Register 24                                  | 0000 <sub>H</sub> |
| CC24IC  | b | F170 <sub>H</sub>  | Ε      | B8 <sub>H</sub> | CAPCOM Reg. 24 Interrupt Ctrl. Reg.                 | 0000 <sub>H</sub> |
| CC25    |   | FE72 <sub>H</sub>  |        | 39 <sub>H</sub> | CAPCOM Register 25                                  | 0000 <sub>H</sub> |
| CC25IC  | b | F172 <sub>H</sub>  | Ε      | B9 <sub>H</sub> | CAPCOM Reg. 25 Interrupt Ctrl. Reg.                 | 0000 <sub>H</sub> |
| CC26    |   | FE74 <sub>H</sub>  |        | ЗА <sub>Н</sub> | CAPCOM Register 26                                  | 0000 <sub>H</sub> |



# Table 7C164Cl Registers, Ordered by Name (cont'd)

| Name    |   | Physica<br>Address | <br>5 | 8-Bit<br>Addr.  | Description                                                        | Reset<br>Value    |
|---------|---|--------------------|-------|-----------------|--------------------------------------------------------------------|-------------------|
| CC26IC  | b | F174 <sub>H</sub>  | Ε     | BA <sub>H</sub> | CAPCOM Reg. 26 Interrupt Ctrl. Reg.                                | 0000 <sub>H</sub> |
| CC27    |   | FE76 <sub>H</sub>  |       | 3B <sub>H</sub> | CAPCOM Register 27                                                 | 0000 <sub>H</sub> |
| CC27IC  | b | F176 <sub>H</sub>  | Ε     | BB <sub>H</sub> | CAPCOM Reg. 27 Interrupt Ctrl. Reg.                                | 0000 <sub>H</sub> |
| CC28    |   | FE78 <sub>H</sub>  |       | 3C <sub>H</sub> | CAPCOM Register 28                                                 | 0000 <sub>H</sub> |
| CC28IC  | b | F178 <sub>H</sub>  | Ε     | BC <sub>H</sub> | CAPCOM Reg. 28 Interrupt Ctrl. Reg.                                | 0000 <sub>H</sub> |
| CC29    |   | FE7A <sub>H</sub>  |       | 3D <sub>H</sub> | CAPCOM Register 29                                                 | 0000 <sub>H</sub> |
| CC29IC  | b | F184 <sub>H</sub>  | Ε     | C2 <sub>H</sub> | CAPCOM Reg. 29 Interrupt Ctrl. Reg.                                | 0000 <sub>H</sub> |
| CC30    |   | FE7C <sub>H</sub>  |       | 3E <sub>H</sub> | CAPCOM Register 30                                                 | 0000 <sub>H</sub> |
| CC30IC  | b | F18C <sub>H</sub>  | Ε     | C6 <sub>H</sub> | CAPCOM Reg. 30 Interrupt Ctrl. Reg.                                | 0000 <sub>H</sub> |
| CC31    |   | FE7E <sub>H</sub>  |       | 3F <sub>H</sub> | CAPCOM Register 31                                                 | 0000 <sub>H</sub> |
| CC31IC  | b | F194 <sub>H</sub>  | Ε     | CA <sub>H</sub> | CAPCOM Reg. 31 Interrupt Ctrl. Reg.                                | 0000 <sub>H</sub> |
| CC60    |   | FE30 <sub>H</sub>  |       | 18 <sub>H</sub> | CAPCOM 6 Register 0                                                | 0000 <sub>H</sub> |
| CC61    |   | FE32 <sub>H</sub>  |       | 19 <sub>H</sub> | CAPCOM 6 Register 1                                                | 0000 <sub>H</sub> |
| CC62    |   | FE34 <sub>H</sub>  |       | 1A <sub>H</sub> | CAPCOM 6 Register 2                                                | 0000 <sub>H</sub> |
| CC6EIC  | b | F188 <sub>H</sub>  | Ε     | C4 <sub>H</sub> | CAPCOM 6 Emergency Interrrupt<br>Control Register                  | 0000 <sub>H</sub> |
| CC6CIC  | b | F17E <sub>H</sub>  | Ε     | BF <sub>H</sub> | CAPCOM 6 Interrupt Control Register                                | 0000 <sub>H</sub> |
| CC6MCON | b | FF32 <sub>H</sub>  |       | 99 <sub>H</sub> | CAPCOM 6 Mode Control Register                                     | 00FF <sub>H</sub> |
| CC6MIC  | b | FF36 <sub>H</sub>  |       | 9B <sub>H</sub> | CAPCOM 6 Mode Interrupt Ctrl. Reg.                                 | 0000 <sub>H</sub> |
| CC6MSEL |   | F036 <sub>H</sub>  | Ε     | 1B <sub>H</sub> | CAPCOM 6 Mode Select Register                                      | 0000 <sub>H</sub> |
| CC8IC   | b | FF88 <sub>H</sub>  |       | C4 <sub>H</sub> | External Interrupt 0 Control Register                              | 0000 <sub>H</sub> |
| CC9IC   | b | FF8A <sub>H</sub>  |       | C5 <sub>H</sub> | External Interrupt 1 Control Register                              | 0000 <sub>H</sub> |
| CCM4    | b | FF22 <sub>H</sub>  |       | 91 <sub>H</sub> | CAPCOM Mode Control Register 4                                     | 0000 <sub>H</sub> |
| CCM5    | b | FF24 <sub>H</sub>  |       | 92 <sub>H</sub> | CAPCOM Mode Control Register 5                                     | 0000 <sub>H</sub> |
| CCM6    | b | FF26 <sub>H</sub>  |       | 93 <sub>H</sub> | CAPCOM Mode Control Register 6                                     | 0000 <sub>H</sub> |
| CCM7    | b | FF28 <sub>H</sub>  |       | 94 <sub>H</sub> | CAPCOM Mode Control Register 7                                     | 0000 <sub>H</sub> |
| CMP13   |   | FE36 <sub>H</sub>  |       | 1B <sub>H</sub> | CAPCOM 6 Timer 13 Compare Reg.                                     | 0000 <sub>H</sub> |
| СР      |   | FE10 <sub>H</sub>  |       | 08 <sub>H</sub> | CPU Context Pointer Register                                       | FC00 <sub>H</sub> |
| CSP     |   | FE08 <sub>H</sub>  |       | 04 <sub>H</sub> | CPU Code Segment Pointer Register (8 bits, not directly writeable) | 0000 <sub>H</sub> |



#### Power Consumption C164CI (OTP)

(Operating Conditions apply)

| Parameter                                                                                 | Sym-                           | Lim  | it Values                      | Unit | Test                                                                                      |
|-------------------------------------------------------------------------------------------|--------------------------------|------|--------------------------------|------|-------------------------------------------------------------------------------------------|
|                                                                                           | bol                            | min. | max.                           |      | Conditions                                                                                |
| Power supply current (active) with all peripherals active                                 | I <sub>DD</sub>                | -    | 10 +<br>3.5 × f <sub>CPU</sub> | mA   | $\overline{\text{RSTIN}} = V_{\text{IL}}$ $f_{\text{CPU}} \text{ in } [\text{MHz}]^{1)}$  |
| Idle mode supply current<br>with all peripherals active                                   | I <sub>IDX</sub>               | -    | 5 +<br>1.25 × f <sub>CPU</sub> | mA   | $\overline{\text{RSTIN}} = V_{\text{IH1}}$ $f_{\text{CPU}} \text{ in [MHz]}^{1)}$         |
| Idle mode supply current<br>with all peripherals deactivated,<br>PLL off, SDD factor = 32 | I <sub>IDO</sub> <sup>2)</sup> | _    | 500 +<br>50 × f <sub>OSC</sub> | μA   | $\overline{\text{RSTIN}} = V_{\text{IH1}}$ $f_{\text{OSC}} \text{ in } [\text{MHz}]^{1)}$ |
| Sleep and Power-down mode supply current with RTC running                                 | I <sub>PDR</sub> <sup>2)</sup> | _    | 200 +<br>25 × f <sub>OSC</sub> | μA   | $V_{\text{DD}} = V_{\text{DDmax}}$<br>$f_{\text{OSC}}$ in [MHz] <sup>3)</sup>             |
| Sleep and Power-down mode supply current with RTC disabled                                | I <sub>PDO</sub>               | -    | 50                             | μA   | $V_{\rm DD} = V_{\rm DDmax}^{3)}$                                                         |

<sup>1)</sup> The supply current is a function of the operating frequency. This dependency is illustrated in Figure 10. These parameters are tested at V<sub>DDmax</sub> and maximum CPU clock with all outputs disconnected and all inputs at V<sub>IL</sub> or V<sub>IH</sub>.

<sup>2)</sup> This parameter is determined mainly by the current consumed by the oscillator (see **Figure 8**). This current, however, is influenced by the external oscillator circuitry (crystal, capacitors). The values given refer to a typical circuitry and may change in case of a not optimized external oscillator circuitry.

<sup>3)</sup> This parameter is tested including leakage currents. All inputs (including pins configured as inputs) at 0 V to 0.1 V or at  $V_{DD}$  - 0.1 V to  $V_{DD}$ ,  $V_{REF}$  = 0 V, all outputs (including pins configured as outputs) disconnected.





Figure 8 Idle and Power Down Supply Current as a Function of Oscillator Frequency



Due to this adaptation to the input clock the frequency of  $f_{CPU}$  is constantly adjusted so it is locked to  $f_{OSC}$ . The slight variation causes a jitter of  $f_{CPU}$  which also effects the duration of individual TCLs.

The timings listed in the AC Characteristics that refer to TCLs therefore must be calculated using the minimum TCL that is possible under the respective circumstances. The actual minimum value for TCL depends on the jitter of the PLL. As the PLL is constantly adjusting its output frequency so it corresponds to the applied input frequency (crystal or oscillator) the relative deviation for periods of more than one TCL is lower than for one single TCL (see formula and Figure 12).

For a period of  $N \times \text{TCL}$  the minimum value is computed using the corresponding deviation  $D_N$ :

$$(N \times \text{TCL})_{\text{min}} = N \times \text{TCL}_{\text{NOM}} - D_N; D_N [\text{ns}] = \pm (13.3 + N \times 6.3) / f_{\text{CPU}} [\text{MHz}],$$

where N = number of consecutive TCLs and 1  $\leq N \leq$  40.

So for a period of 3 TCLs @ 25 MHz (i.e. N = 3): D<sub>3</sub> = (13.3 + 3 × 6.3)/25 = 1.288 ns, and (3TCL)<sub>min</sub> = 3TCL<sub>NOM</sub> - 1.288 ns = 58.7 ns (@  $f_{CPU}$  = 25 MHz).

This is especially important for bus cycles using waitstates and e.g. for the operation of timers, serial interfaces, etc. For all slower operations and longer periods (e.g. pulse train generation or measurement, lower baudrates, etc.) the deviation caused by the PLL jitter is neglectible.

Note: For all periods longer than 40 TCL the N = 40 value can be used (see Figure 12).



Figure 12 Approximated Maximum Accumulated PLL Jitter



#### **Direct Drive**

When direct drive is configured (CLKCFG =  $011_B$ ) the on-chip phase locked loop is disabled and the CPU clock is directly driven from the internal oscillator with the input clock signal.

The frequency of  $f_{CPU}$  directly follows the frequency of  $f_{OSC}$  so the high and low time of  $f_{CPU}$  (i.e. the duration of an individual TCL) is defined by the duty cycle of the input clock  $f_{OSC}$ .

The timings listed below that refer to TCLs therefore must be calculated using the minimum TCL that is possible under the respective circumstances. This minimum value can be calculated via the following formula:

 $TCL_{min} = 1/f_{OSC} \times DC_{min}$  (DC = duty cycle)

For two consecutive TCLs the deviation caused by the duty cycle of  $f_{OSC}$  is compensated so the duration of 2TCL is always  $1/f_{OSC}$ . The minimum value TCL<sub>min</sub> therefore has to be used only once for timings that require an odd number of TCLs (1, 3, ...). Timings that require an even number of TCLs (2, 4, ...) may use the formula 2TCL =  $1/f_{OSC}$ .



#### Memory Cycle Variables

The timing tables below use three variables which are derived from the BUSCONx registers and represent the special characteristics of the programmed memory cycle. The following table describes, how these variables are to be computed.

#### Table 15Memory Cycle Variables

| Description                  | Symbol         | Values                      |
|------------------------------|----------------|-----------------------------|
| ALE Extension                | t <sub>A</sub> | TCL × <alectl></alectl>     |
| Memory Cycle Time Waitstates | t <sub>C</sub> | 2TCL × (15 - <mctc>)</mctc> |
| Memory Tristate Time         | t <sub>F</sub> | 2TCL × (1 - <mttc>)</mttc>  |

Note: Please respect the maximum operating frequency of the respective derivative.

#### **AC Characteristics**

#### **Multiplexed Bus**

(Operating Conditions apply)

ALE cycle time = 6 TCL +  $2t_A + t_C + t_F$  (120 ns at 25 MHz CPU clock without waitstates)

| Parameter                                     |                        | nbol | Max. CF<br>= 25  | PU Clock<br>MHz | Variable (<br>1 / 2TCL =             | Unit    |    |
|-----------------------------------------------|------------------------|------|------------------|-----------------|--------------------------------------|---------|----|
|                                               |                        |      | min.             | max.            | min.                                 | max.    |    |
| ALE high time                                 | <i>t</i> 5             | CC   | $10 + t_{A}$     | _               | TCL - 10<br>+ <i>t</i> <sub>A</sub>  | -       | ns |
| Address setup to ALE                          | <i>t</i> <sub>6</sub>  | CC   | $4 + t_A$        | -               | TCL - 16<br>+ <i>t</i> <sub>A</sub>  | -       | ns |
| Address hold after ALE                        | <i>t</i> <sub>7</sub>  | CC   | $10 + t_{A}$     | _               | TCL - 10<br>+ <i>t</i> <sub>A</sub>  | -       | ns |
| ALE falling edge to RD,<br>WR (with RW-delay) | <i>t</i> 8             | CC   | $10 + t_{A}$     | -               | TCL - 10<br>+ <i>t</i> <sub>A</sub>  | -       | ns |
| ALE falling edge to RD,<br>WR (no RW-delay)   | t <sub>9</sub>         | СС   | $-10 + t_{A}$    | _               | $-10 + t_{A}$                        | -       | ns |
| Address float after RD,<br>WR (with RW-delay) | <i>t</i> <sub>10</sub> | CC   | _                | 6               | _                                    | 6       | ns |
| Address float after RD,<br>WR (no RW-delay)   | <i>t</i> <sub>11</sub> | CC   | _                | 26              | _                                    | TCL + 6 | ns |
| RD, WR low time<br>(with RW-delay)            | t <sub>12</sub>        | CC   | $30 + t_{\rm C}$ | -               | 2TCL - 10<br>+ <i>t</i> <sub>C</sub> | -       | ns |





Figure 19 External Memory Cycle: Multiplexed Bus, No Read/Write Delay, Extended ALE



#### **AC Characteristics**

#### **Demultiplexed Bus**

(Operating Conditions apply)

ALE cycle time = 4 TCL +  $2t_A$  +  $t_C$  +  $t_F$  (80 ns at 25 MHz CPU clock without waitstates)

| Parameter                             | Symbol                 |    | Max. CF<br>= 25  | PU Clock<br>MHz        | Variable (<br>1 / 2TCL = | Unit                    |    |
|---------------------------------------|------------------------|----|------------------|------------------------|--------------------------|-------------------------|----|
|                                       |                        |    | min.             | max.                   | min.                     | max.                    |    |
| ALE high time                         | $t_5$                  | CC | $10 + t_{A}$     | _                      | TCL - 10                 | -                       | ns |
|                                       |                        |    |                  |                        | $+ t_A$                  |                         |    |
| Address setup to ALE                  | $t_6$                  | CC | $4 + t_A$        | -                      | TCL - 16                 | -                       | ns |
|                                       |                        |    |                  |                        | $+ t_A$                  |                         |    |
| ALE falling edge to $\overline{RD}$ , | t <sub>8</sub>         | CC | $10 + t_{A}$     | -                      | TCL - 10                 | -                       | ns |
| WR (with RW-delay)                    |                        |    |                  |                        | $+ t_A$                  |                         |    |
| ALE falling edge to $\overline{RD}$ , | t <sub>9</sub>         | CC | $-10 + t_{A}$    | -                      | -10                      | -                       | ns |
| WR (no RW-delay)                      |                        |    |                  |                        | $+ t_A$                  |                         |    |
| RD, WR low time                       | t <sub>12</sub>        | CC | $30 + t_{\rm C}$ | -                      | 2TCL - 10                | -                       | ns |
| (with RW-delay)                       |                        |    |                  |                        | + <i>t</i> <sub>C</sub>  |                         |    |
| RD, WR low time                       | t <sub>13</sub>        | CC | $50 + t_{\rm C}$ | _                      | 3TCL - 10                | -                       | ns |
| (no RW-delay)                         |                        |    |                  |                        | + t <sub>C</sub>         |                         |    |
| RD to valid data in                   | <i>t</i> <sub>14</sub> | SR | -                | $20 + t_{C}$           | _                        | 2TCL - 20               | ns |
| (with RW-delay)                       |                        |    |                  |                        |                          | + <i>t</i> <sub>C</sub> |    |
| RD to valid data in                   | t <sub>15</sub>        | SR | -                | $40 + t_{\rm C}$       | _                        | 3TCL - 20               | ns |
| (no RW-delay)                         |                        |    |                  |                        |                          | $+ t_{\rm C}$           |    |
| ALE low to valid data in              | t <sub>16</sub>        | SR | -                | 40 +                   | -                        | 3TCL - 20               | ns |
|                                       |                        |    |                  | $t_{A} + t_{C}$        |                          | $+ t_{A} + t_{C}$       |    |
| Address to valid data in              | t <sub>17</sub>        | SR | -                | 50 +                   | _                        | 4TCL - 30               | ns |
|                                       |                        |    |                  | $2t_{A} + t_{C}$       |                          | $+2t_{A}+t_{C}$         |    |
| Data hold after RD                    | t <sub>18</sub>        | SR | 0                | _                      | 0                        | -                       | ns |
| rising edge                           |                        |    |                  |                        |                          |                         |    |
| Data float after RD rising            | t <sub>20</sub>        | SR | -                | 26 +                   | _                        | 2TCL - 14               | ns |
| edge (with RW-delay <sup>1)</sup> )   |                        |    |                  | $2t_{A} + t_{F}^{(1)}$ |                          | $+22t_{A}$              |    |
|                                       |                        |    |                  |                        |                          | $+ t_{F}''$             |    |
| Data float after RD rising            | t <sub>21</sub>        | SR | -                | 10 + 1                 | -                        | TCL - 10                | ns |
| edge (no RW-delay'')                  |                        |    |                  | $2t_{A} + t_{F}''$     |                          | $+22t_{A}$              |    |
|                                       |                        |    |                  |                        |                          | τι <sub>F</sub> ΄       |    |



# Demultiplexed Bus (cont'd)

(Operating Conditions apply)

ALE cycle time = 4 TCL +  $2t_A$  +  $t_C$  +  $t_F$  (80 ns at 25 MHz CPU clock without waitstates)

| Parameter                                                                              |                        | nbol | Max. CPU Clock<br>= 25 MHz  |                               | Variable CPU Clock<br>1 / 2TCL = 1 to 25 MHz |                                                                | Unit |
|----------------------------------------------------------------------------------------|------------------------|------|-----------------------------|-------------------------------|----------------------------------------------|----------------------------------------------------------------|------|
|                                                                                        |                        |      | min.                        | max.                          | min.                                         | max.                                                           |      |
| Data valid to $\overline{WR}$                                                          | t <sub>22</sub>        | CC   | $20 + t_{\rm C}$            | -                             | 2TCL - 20<br>+ <i>t</i> <sub>C</sub>         | _                                                              | ns   |
| Data hold after WR                                                                     | t <sub>24</sub>        | CC   | 10 + <i>t</i> <sub>F</sub>  | -                             | TCL - 10<br>+ <i>t</i> <sub>F</sub>          | _                                                              | ns   |
| ALE rising edge after $\overline{RD}$ , WR                                             | t <sub>26</sub>        | CC   | -10 + <i>t</i> <sub>F</sub> | -                             | -10 + <i>t</i> <sub>F</sub>                  | _                                                              | ns   |
| Address hold after $\overline{WR}^{2)}$                                                | t <sub>28</sub>        | CC   | $0 + t_{F}$                 | -                             | $0 + t_{F}$                                  | -                                                              | ns   |
| ALE falling edge to $\overline{CS}^{3)}$                                               | t <sub>38</sub>        | CC   | -4 - t <sub>A</sub>         | 10 - <i>t</i> <sub>A</sub>    | -4 - t <sub>A</sub>                          | 10 - <i>t</i> <sub>A</sub>                                     | ns   |
| CS low to Valid Data In <sup>3)</sup>                                                  | t <sub>39</sub>        | SR   | _                           | $40 + t_{\rm C} + 2t_{\rm A}$ | _                                            | 3TCL - 20<br>+ <i>t</i> <sub>C</sub> + 2 <i>t</i> <sub>A</sub> | ns   |
| $\overline{\text{CS}}$ hold after $\overline{\text{RD}}$ , $\overline{\text{WR}}^{3)}$ | <i>t</i> <sub>41</sub> | CC   | 6 + <i>t</i> <sub>F</sub>   | -                             | TCL - 14<br>+ <i>t</i> <sub>F</sub>          | _                                                              | ns   |
| ALE falling edge to $\overline{RdCS}$ ,<br>WrCS (with RW-delay)                        | t <sub>42</sub>        | CC   | 16 + <i>t</i> <sub>A</sub>  | -                             | TCL - 4<br>+ <i>t</i> <sub>A</sub>           | _                                                              | ns   |
| ALE falling edge to RdCS,<br>WrCS (no RW-delay)                                        | t <sub>43</sub>        | CC   | $-4 + t_{A}$                | -                             | -4<br>+ t <sub>A</sub>                       | _                                                              | ns   |
| RdCS to Valid Data In (with RW-delay)                                                  | t <sub>46</sub>        | SR   | _                           | 16 + <i>t</i> <sub>C</sub>    | _                                            | 2TCL - 24<br>+ <i>t</i> <sub>C</sub>                           | ns   |
| RdCS to Valid Data In (no RW-delay)                                                    | t <sub>47</sub>        | SR   | _                           | $36 + t_{\rm C}$              | _                                            | 3TCL - 24<br>+ <i>t</i> <sub>C</sub>                           | ns   |
| RdCS, WrCS Low Time<br>(with RW-delay)                                                 | t <sub>48</sub>        | CC   | $30 + t_{\rm C}$            | -                             | 2TCL - 10<br>+ <i>t</i> <sub>C</sub>         | -                                                              | ns   |
| RdCS, WrCS Low Time<br>(no RW-delay)                                                   | t <sub>49</sub>        | СС   | $50 + t_{\rm C}$            | _                             | 3TCL - 10<br>+ <i>t</i> <sub>C</sub>         | _                                                              | ns   |
| Data valid to $\overline{WrCS}$                                                        | t <sub>50</sub>        | CC   | $26 + t_{\rm C}$            | -                             | 2TCL - 14<br>+ <i>t</i> <sub>C</sub>         | -                                                              | ns   |
| Data hold after RdCS                                                                   | <i>t</i> <sub>51</sub> | SR   | 0                           | _                             | 0                                            | _                                                              | ns   |
| Data float after RdCS<br>(with RW-delay) <sup>1)</sup>                                 | t <sub>53</sub>        | SR   | _                           | $20 + t_{F}$                  | _                                            | $2\text{TCL} - 20 + 2t_A + t_F^{(1)}$                          | ns   |





#### Figure 20 External Memory Cycle: Demultiplexed Bus, With Read/Write Delay, Normal ALE





#### Figure 21 External Memory Cycle: Demultiplexed Bus, With Read/Write Delay, Extended ALE