

Welcome to E-XFL.COM

Embedded - Microcontrollers - Application Specific: Tailored Solutions for Precision and Performance

### Embedded - Microcontrollers - Application Specific

represents a category of microcontrollers designed with unique features and capabilities tailored to specific application needs. Unlike general-purpose microcontrollers, application-specific microcontrollers are optimized for particular tasks, offering enhanced performance, efficiency, and functionality to meet the demands of specialized applications.

### What Are <u>Embedded - Microcontrollers -</u> <u>Application Specific</u>?

Application enacific microcontrollars are angineered to

### Details

 $\times$  F

| Details                 |                                                                              |
|-------------------------|------------------------------------------------------------------------------|
| Product Status          | Obsolete                                                                     |
| Applications            | Capacitive Sensing                                                           |
| Core Processor          | M8C                                                                          |
| Program Memory Type     | FLASH (8kB)                                                                  |
| Controller Series       | CY8C20xx6A                                                                   |
| RAM Size                | 1K x 8                                                                       |
| Interface               | I <sup>2</sup> C, SPI                                                        |
| Number of I/O           | 13                                                                           |
| Voltage - Supply        | 1.71V ~ 5.5V                                                                 |
| Operating Temperature   | -40°C ~ 85°C                                                                 |
| Mounting Type           | Surface Mount                                                                |
| Package / Case          | 16-UFQFN                                                                     |
| Supplier Device Package | 16-QFN (3x3)                                                                 |
| Purchase URL            | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c20236a-24lkxa |
|                         |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## Logic Block Diagram





# CY8C20236A, CY8C20566A

## Contents

| PSoC <sup>®</sup> Functional Overview            | 4  |
|--------------------------------------------------|----|
| PSoC Core                                        |    |
| CapSense System                                  |    |
| Additional System Resources                      | 5  |
| Getting Started                                  |    |
| Application Notes                                |    |
| Development Kits                                 |    |
| Training                                         | 5  |
| CYPros Consultants                               |    |
| Solutions Library                                | 5  |
| Technical Support                                |    |
| Designing with PSoC Designer                     |    |
| Select Components                                |    |
| Configure Components                             |    |
| Organize and Connect                             |    |
| Generate, Verify, and Debug                      | 6  |
| Pinouts                                          |    |
| 16-Pin QFN (No E-Pad)                            | 7  |
| 48-Pin SSOP                                      |    |
| Electrical Specifications                        |    |
| Absolute Maximum Ratings                         |    |
| Operating Temperature                            |    |
| DC Chip-Level Specifications                     | 10 |
| DC GPIO Specifications                           | 11 |
| DC Analog Mux Bus Specifications                 | 13 |
| DC Low Power Comparator Specifications           | 13 |
| Comparator User Module Electrical Specifications | 14 |
| ADC Electrical Specifications                    | 14 |
| DC POR and LVD Specifications                    | 15 |
|                                                  |    |

| DC Programming Specifications           | 15 |
|-----------------------------------------|----|
| AC Chip-Level Specifications            |    |
| AC General Purpose I/O Specifications   |    |
| AC Comparator Specifications            |    |
| AC External Clock Specifications        |    |
| AC Programming Specifications           |    |
| AC I2C Specifications                   |    |
| Packaging Information                   |    |
| Thermal Impedances                      |    |
| Solder Reflow Specifications            |    |
| Development Tool Selection              |    |
| Software                                |    |
| Development Kits                        |    |
| Evaluation Tools                        |    |
| Device Programmers                      |    |
| Accessories (Emulation and Programming) |    |
| Ordering Information                    |    |
| Ordering Code Definitions               |    |
| Reference Information                   |    |
| Acronyms                                |    |
| Reference Documents                     |    |
| Document Conventions                    |    |
| Glossary                                |    |
| Document History Page                   |    |
| Sales, Solutions, and Legal Information |    |
| Worldwide Sales and Design Support      |    |
| Products                                |    |
| PSoC Solutions                          |    |
|                                         |    |





## **Additional System Resources**

System resources provide additional capability, such as  $I^2C$  slave, SPI master, or SPI slave interfaces, three 16-bit programmable timers, and various system resets supported by the M8C.

These system resources provide additional capability useful to complete systems. Additional resources include low voltage detection and power on reset. The merits of each system resource are listed here:

- The I<sup>2</sup>C slave/SPI master-slave module provides 50/100/400 kHz communication over two wires. SPI communication over three or four wires runs at speeds of 46.9 kHz to 3 MHz (lower for a slower system clock).
- The I<sup>2</sup>C hardware address recognition feature reduces the already low power consumption by eliminating the need for CPU intervention until a packet addressed to the target device is received.
- The I<sup>2</sup>C enhanced slave interface appears as a 32-byte RAM buffer to the external I<sup>2</sup>C master. Using a simple predefined protocol, the master controls the read and write pointers into the RAM. When this method is enabled, the slave does not stall the bus when receiving data bytes in active mode. For usage details, refer to the application note I2C Enhanced Slave Operation AN56007.
- Low-voltage detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced poweron-reset (POR) circuit eliminates the need for a system supervisor.
- An internal reference provides an absolute reference for capacitive sensing.
- A register-controlled bypass mode allows the user to disable the LDO regulator.

## **Getting Started**

The quickest way to understand PSoC silicon is to read this datasheet and then use the PSoC Designer Integrated Development Environment (IDE). This datasheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications.

For in depth information, along with detailed programming details, see the Technical Reference Manual for the CY8C20x36A/66A PSoC devices.

For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device datasheets on the web at www.cypress.com/psoc.

#### **Application Notes**

Application notes are an excellent introduction to the wide variety of possible PSoC designs. They are located at www.cypress.com/psoc. Select Application Notes under the Documentation tab.

#### **Development Kits**

PSoC Development Kits are available online from Cypress at www.cypress.com/shop and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark. Refer to Development Kits on page 24.

#### Training

Free PSoC and CapSense technical training (on demand, webinars, and workshops) is available online at www.cypress.com/training. The training covers a wide variety of topics and skill levels to assist you in your designs.

### **CYPros Consultants**

Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to www.cypress.com/cypros.

#### Solutions Library

Visit our growing library of solution focused designs at www.cypress.com/solutions. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly.

### **Technical Support**

For assistance with technical issues, search KnowledgeBase articles and forums at www.cypress.com/support. If you cannot find an answer to your question, create a technical support case or call technical support at 1-800-541-4736.



## **Pinouts**

The CY8C20x36A/66A PSoC device is available in a variety of packages, which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of Digital I/O and connection to the common analog bus. However,  $V_{SS}$ ,  $V_{DD}$ , and XRES are not capable of Digital I/O.

## 16-Pin QFN (No E-Pad)

| Pin | Ту      | pe     | Name            | Description                                                                |
|-----|---------|--------|-----------------|----------------------------------------------------------------------------|
| No. | Digital | Analog | Name            | Description                                                                |
| 1   | I/O     | I      | P2[5]           | ECO output (XOut)                                                          |
| 2   | I/O     | I      | P2[3]           | ECO input (XIn)                                                            |
| 3   | I/OHR   | I      | P1[7]           | I <sup>2</sup> C SCL, SPI SS                                               |
| 4   | I/OHR   | I      | P1[5]           | I <sup>2</sup> C SDA, SPI MISO                                             |
| 5   | I/OHR   | I      | P1[3]           | SPI SCLK                                                                   |
| 6   | I/OHR   | I      | P1[1]           | ISSP CLK <sup>[3]</sup> , I <sup>2</sup> C SCL, SPI<br>MOSI                |
| 7   | Po      | wer    | V <sub>SS</sub> | Ground connection                                                          |
| 8   | I/OHR   | I      | P1[0]           | ISSP DATA <sup>[3]</sup> , I <sup>2</sup> C SDA, SPI<br>CLK <sup>[4]</sup> |
| 9   | I/OHR   | I      | P1[2]           |                                                                            |
| 10  | I/OHR   | I      | P1[4]           | Optional external clock input<br>(EXTCLK)                                  |
| 11  | In      | put    | XRES            | Active high external reset with internal pull-down                         |
| 12  | I/OH    | I      | P0[4]           |                                                                            |
| 13  | Po      | wer    | V <sub>DD</sub> | Supply voltage                                                             |
| 14  | I/OH    | I      | P0[7]           |                                                                            |
| 15  | I/OH    | I      | P0[3]           | Integrating input                                                          |
| 16  | I/OH    | I      | P0[1]           | Integrating input                                                          |

### Table 1. Pin Definitions – CY8C20236A PSoC Device





LEGEND A = Analog, I = Input, O = Output, H = 5 mA High Output Drive, R = Regulated Output.

Notes

<sup>3.</sup> On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1])line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I2C bus. Use alternate pins if you encounter issues.

<sup>4.</sup> Alternate SPI clock.



## 48-Pin SSOP

## Table 2. Pin Definitions – CY8C20566A PSoC Device<sup>[5]</sup>

| Dia        | Тур          | )e        |                 |                                                                         | 1   |              |             | Figure          | 3. CY8      | 3C20566A | PSoC | Device                       |
|------------|--------------|-----------|-----------------|-------------------------------------------------------------------------|-----|--------------|-------------|-----------------|-------------|----------|------|------------------------------|
| Pin<br>No. | Digi-        | Ana-      | Name            | Description                                                             |     |              |             | U               |             |          |      | 1                            |
| 4          | tal          | log       | D0[7]           |                                                                         |     |              |             | AI, P0[7]       |             |          | 48   | VDD                          |
| 1          | I/OH<br>I/OH | 1         | P0[7]<br>P0[5]  |                                                                         |     |              |             | AI, P0[5]       | <b>a</b> 2  |          | 47   | P0[6], AI                    |
| 2          | I/OH         | 1         | P0[3]           | Integrating input                                                       | -   |              |             | AI, P0[3]       |             |          | 46   | <b>P</b> P0[4], AI           |
| 4          | I/OH         | 1         | P0[1]           | Integrating input                                                       | -   |              |             | AI, P0[1]       |             |          |      | P0[2], AI                    |
| 5          | 1/011        | 1         | P2[7]           |                                                                         |     |              |             | AI, P2[7]       |             |          |      | P0[0], AI                    |
| 6          | I/O          | 1         | P2[5]           | ECO output (XOut)                                                       | -   |              | VO          | ut, AI, P2[5]   |             |          |      | P2[6], AI                    |
| 7          | 1/O          |           | P2[3]           | ECO input (XIn)                                                         |     |              |             |                 |             |          |      |                              |
| 8          | 1/O          |           | P2[1]           |                                                                         | -   |              | Х           | In, AI, P2[3]   |             |          |      | P2[4], Al                    |
| 9          |              | ·         | NC              | No connection                                                           |     |              |             | AI, P2[1]       |             |          |      | P2[2], AI                    |
| 10         |              |           | NC              | No connection                                                           |     |              |             | NC              | 9           |          | 40   | P2[0], AI                    |
| 11         | I/O          |           | P4[3]           |                                                                         |     |              |             | NC              | <b>=</b> 10 |          | 39   | <b>P</b> P3[6], Al           |
| 12         | I/O          | 1         | P4[1]           |                                                                         |     |              |             | AI, P4[3]       | <b>d</b> 11 |          | 38   | <b>–</b> P3[4], Al           |
| 13         |              |           | NC              | No connection                                                           |     |              |             | AI, P4[1]       | 12          | 0000     | 37   | P3[2], AI                    |
| 14         | I/O          | 1         | P3[7]           |                                                                         |     |              |             |                 | <b>1</b> 3  | SSOP     |      | <b>P</b> 3[0], AI            |
| 15         | I/O          | 1         | P3[5]           |                                                                         |     |              |             | AI, P3[7]       | <b>1</b> 4  |          |      | T XRES                       |
| 16         | I/O          | 1         | P3[3]           |                                                                         |     |              |             | AI, P3[5]       |             |          |      | NC                           |
| 17         | I/O          | 1         | P3[1]           |                                                                         |     |              |             | AI, P3[3]       |             |          |      |                              |
| 18         |              |           | NC              | No connection                                                           |     |              |             |                 |             |          |      |                              |
| 19         |              |           | NC              | No connection                                                           |     |              |             | AI, P3[1]       |             |          |      | NC NC                        |
| 20         | I/OHR        | I         | P1[7]           | I <sup>2</sup> C SCL, SPI SS                                            |     |              |             |                 | <b>1</b> 8  |          |      | NC NC                        |
| 21         | I/OHR        | I         | P1[5]           | I <sup>2</sup> C SDA, SPI MISO                                          | 1   |              |             |                 | <b>–</b> 19 |          |      | P NC                         |
| 22         | I/OHR        | 1         | P1[3]           | SPI CLK                                                                 | 1   | I2C SC       | _, SPI S    | S, AI, P1[7]    | 20          |          | 29   | NC NC                        |
| 23         | I/OHR        | Ι         | P1[1]           | ISSP CLK <sup>[5]</sup> , I <sup>2</sup> C SCL, SPI MOSI                | 120 | C SDA, S     | SPI MIS     | O, AI, P1[5]    | 21          |          | 28   | P1[6], AI                    |
| 24         | Power        |           | V <sub>SS</sub> | Ground connection                                                       |     | 9            | SPI SCL     | K, AI, P1[3]    | 22          |          | 27   | P1[4], AI, EXTCLK            |
| 25         | I/OHR        | -         | P1[0]           | ISSP DATA <sup>[5]</sup> , I <sup>2</sup> C SDA, SPI CLK <sup>[6]</sup> | 12  | C SCL, S     | SPI MOS     | SI, AI, P1[1]   | = 23        |          | 26   | P1[2], AI                    |
| 26         | I/OHR        | Ι         | P1[2]           |                                                                         |     |              |             |                 | 24          |          |      | P1[0], AI, SPI SCLK, I2C SDA |
| 27         | I/OHR        | I         | P1[4]           | Optional external clock input<br>(EXT CLK)                              |     |              |             | - 35            |             |          |      |                              |
| 28         | I/OHR        |           | P1[6]           |                                                                         |     |              |             |                 |             |          |      |                              |
| 29         |              |           | NC              | No connection                                                           |     |              |             |                 |             |          |      |                              |
| 30         |              |           | NC              | No connection                                                           |     |              |             |                 |             |          |      |                              |
| 31         |              |           | NC              | No connection                                                           |     |              |             |                 |             |          |      |                              |
| 32         |              |           | NC              | No connection                                                           | Pin |              | ре          |                 |             |          | _    |                              |
| 33         |              |           | NC              | No connection                                                           | No. | Dig-<br>ital | An-<br>alog | Name            |             |          | Desc | ription                      |
| 34         |              |           | NC              | No connection                                                           | 41  | I/O          | I           | P2[2]           |             |          |      |                              |
| 35         | Input        |           | XRES            | Active high external reset with internal pull-                          | 42  | I/O          | I           | P2[4]           |             |          |      |                              |
|            |              |           |                 | down                                                                    | 43  | I/O          | I           | P2[6]           |             |          |      |                              |
| 36         | I/O          | 1         | P3[0]           |                                                                         | 44  | I/OH         | 1           | P0[0]           |             |          |      |                              |
| 37         | I/O          | 1         | P3[2]           |                                                                         | 45  | I/OH         | 1           | P0[2]           |             |          |      |                              |
| 38         | I/O          | 1         | P3[4]           |                                                                         | 46  | I/OH         | 1           | P0[4]           |             |          |      |                              |
| 39         | I/O          | 1         | P3[6]           |                                                                         | 47  | I/OH         | 1           | P0[6]           |             |          |      |                              |
| 40         |              | <br>Anala | P2[0]           |                                                                         | 48  | Powe         |             | V <sub>DD</sub> | ,           | voltage  |      |                              |

LEGEND A = Analog, I = Input, O = Output, NC = No Connection, H = 5 mA High Output Drive, R = Regulated Output Option.

Notes

On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1])line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I2C bus. Use 5. alternate pins if you encounter issues. 6. Alternate SPI clock.



## **Electrical Specifications**

This section presents the DC and AC electrical specifications of the CY8C20x36A/66A PSoC devices. For the latest electrical specifications, confirm that you have the most recent datasheet by visiting the web at http://www.cypress.com/psoc.



## Figure 4. Voltage versus CPU Frequency

## Absolute Maximum Ratings

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

### Table 3. Absolute Maximum Ratings

| Symbol           | Description                                | Conditions                                                                                                                                                                                      | Min            | Тур | Max            | Units |
|------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|----------------|-------|
| T <sub>STG</sub> | Storage temperature                        | Higher storage temperatures reduce data<br>retention time. Recommended Storage<br>Temperature is +25 °C ± 25 °C. Extended<br>duration storage temperatures above 85 °C<br>degrades reliability. | -55            | +25 | +125           | °C    |
| V <sub>DD</sub>  | Supply voltage relative to V <sub>SS</sub> | -                                                                                                                                                                                               | -0.5           | Ι   | +6.0           | V     |
| V <sub>IO</sub>  | DC input voltage                           | -                                                                                                                                                                                               | $V_{SS} - 0.5$ | -   | $V_{DD} + 0.5$ | V     |
| V <sub>IOZ</sub> | DC voltage applied to tristate             | -                                                                                                                                                                                               | $V_{SS} - 0.5$ | -   | $V_{DD} + 0.5$ | V     |
| I <sub>MIO</sub> | Maximum current into any port pin          | -                                                                                                                                                                                               | -25            | Ι   | +50            | mA    |
| ESD              | Electro static discharge voltage           | Human body model ESD                                                                                                                                                                            | 2000           | Ι   | -              | V     |
| LU               | Latch-up current                           | In accordance with JESD78 standard                                                                                                                                                              | -              | -   | 200            | mA    |

### **Operating Temperature**

### Table 4. Operating Temperature

| Symbol         | Description                 | Conditions                                                                                                                                                                                                           | Min | Тур | Max  | Units |
|----------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|
| T <sub>A</sub> | Ambient temperature         | -                                                                                                                                                                                                                    | -40 | _   | +85  | °C    |
| TJ             | Operational die temperature | The temperature rise from ambient to junction<br>is package specific. Refer the table Thermal<br>Impedances per Package on page 23. The<br>user must limit the power consumption to<br>comply with this requirement. | -40 | _   | +100 | °C    |



## **DC GPIO Specifications**

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 3.0 V to 5.5 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 2.4 V to 3.0 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 1.71 V to 2.4 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5V and 3.3 V at 25 C and are for design guidance only.

| Table 6. | 3.0-V to 5.5-V | DC GPIO S | pecifications |
|----------|----------------|-----------|---------------|
|----------|----------------|-----------|---------------|

| Symbol            | Description                                                                       | Conditions                                                                                                                                                                                                   | Min                    | Тур   | Max  | Units |
|-------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------|------|-------|
| R <sub>PU</sub>   | Pull-up resistor                                                                  | -                                                                                                                                                                                                            | 4                      | 5.60  | 8    | kΩ    |
| V <sub>OH1</sub>  | High output voltage<br>Port 2 or 3 pins                                           | IOH $\leq$ 10 $\mu$ A, maximum of 10 mA source current in all I/Os                                                                                                                                           | V <sub>DD</sub> – 0.20 | _     | _    | V     |
| V <sub>OH2</sub>  | High output voltage<br>Port 2 or 3 Pins                                           | IOH = 1 mA, maximum of 20 mA source current in all I/Os                                                                                                                                                      | V <sub>DD</sub> – 0.90 | _     | _    | V     |
| V <sub>OH3</sub>  | High output voltage<br>Port 0 or 1 pins with LDO regulator<br>Disabled for port 1 | IOH < 10 μA, maximum of 10 mA source<br>current in all I/Os                                                                                                                                                  | V <sub>DD</sub> – 0.20 | _     | _    | V     |
| V <sub>OH4</sub>  | High output voltage<br>Port 0 or 1 pins with LDO regulator<br>Disabled for port 1 | IOH = 5 mA, maximum of 20 mA source<br>current in all I/Os                                                                                                                                                   | V <sub>DD</sub> – 0.90 | _     | _    | V     |
| V <sub>OH5</sub>  | High output voltage<br>Port 1 Pins with LDO Regulator<br>Enabled for 3 V out      | IOH < 10 $\mu$ A, V <sub>DD</sub> > 3.1 V, maximum of 4 I/Os all sourcing 5 mA                                                                                                                               | 2.85                   | 3.00  | 3.30 | V     |
| V <sub>OH6</sub>  | High output voltage<br>Port 1 pins with LDO regulator enabled<br>for 3 V out      | IOH = 5 mA, V <sub>DD</sub> > 3.1V, maximum of 20 mA source current in all I/Os                                                                                                                              | 2.20                   | _     | _    | V     |
| V <sub>OH7</sub>  | High output voltage<br>Port 1 pins with LDO enabled for 2.5 V<br>out              | IOH < 10 $\mu$ A, V <sub>DD</sub> > 2.7 V, maximum of 20 mA source current in all I/Os                                                                                                                       | 2.35                   | 2.50  | 2.75 | V     |
| V <sub>OH8</sub>  | High output voltage<br>Port 1 pins with LDO enabled for 2.5 V<br>out              | IOH = 2 mA, V <sub>DD</sub> > 2.7 V, maximum of 20 mA source current in all I/Os                                                                                                                             | 1.90                   | _     | _    | V     |
| V <sub>OH9</sub>  | High output voltage<br>Port 1 pins with LDO enabled for 1.8 V<br>out              | IOH < 10 μA, V <sub>DD</sub> > 2.7 V, maximum of 20 mA source current in all I/Os                                                                                                                            | 1.60                   | 1.80  | 2.10 | V     |
| V <sub>OH10</sub> | High output voltage<br>Port 1 pins with LDO enabled for 1.8 V<br>out              | IOH = 1 mA, V <sub>DD</sub> > 2.7 V, maximum of 20 mA source current in all I/Os                                                                                                                             | 1.20                   | -     | _    | V     |
| V <sub>OL</sub>   | Low output voltage                                                                | $IOL = 25 \text{ mA}, V_{DD} > 3.3 \text{ V}, \text{maximum of} 60  mA sink current on even port pins (for example, P0[2] and P1[4]) and 60 mA sink current on odd port pins (for example, P0[3] and P1[5])$ | -                      | -     | 0.75 | V     |
| V <sub>IL</sub>   | Input low voltage                                                                 | -                                                                                                                                                                                                            | -                      | _     | 0.80 | V     |
| V <sub>IH</sub>   | Input high voltage                                                                | -                                                                                                                                                                                                            | 2.00                   | _     | 1    | V     |
| V <sub>H</sub>    | Input hysteresis voltage                                                          | -                                                                                                                                                                                                            | _                      | 80    | -    | mV    |
| IIL               | Input leakage (Absolute Value)                                                    | -                                                                                                                                                                                                            | _                      | 0.001 | 1    | μΑ    |
| C <sub>PIN</sub>  | Pin capacitance                                                                   | Package and pin dependent<br>Temp = 25 °C                                                                                                                                                                    | 0.50                   | 1.70  | 7    | pF    |



## Table 8. 1.71-V to 2.4-V DC GPIO Specifications (continued)

| Symbol           | Description                    | Conditions                             | Min  | Тур  | Max  | Units |
|------------------|--------------------------------|----------------------------------------|------|------|------|-------|
| V <sub>H</sub>   | Input hysteresis voltage       | -                                      | _    | 80   | -    | mV    |
| I <sub>IL</sub>  | Input leakage (absolute value) | -                                      | _    | 1    | 1000 | nA    |
| C <sub>PIN</sub> | Capacitive load on pins        | Package and pin dependent temp = 25 °C | 0.50 | 1.70 | 7    | pF    |

## **DC Analog Mux Bus Specifications**

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

### Table 9. DC Analog Mux Bus Specifications

| Symbol           | Description                                            | Conditions | Min | Тур | Max | Units |
|------------------|--------------------------------------------------------|------------|-----|-----|-----|-------|
| R <sub>SW</sub>  | Switch resistance to common analog bus                 | -          | _   | -   | 800 | Ω     |
| R <sub>GND</sub> | Resistance of initialization switch to V <sub>SS</sub> | -          | _   | -   | 800 | Ω     |

The maximum pin voltage for measuring  $\rm R_{SW}$  and  $\rm R_{GND}$  is 1.8 V

### **DC Low Power Comparator Specifications**

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

### Table 10. DC Comparator Specifications

| Symbol             | Description                            | Conditions                                 | Min | Тур | Max | Units |
|--------------------|----------------------------------------|--------------------------------------------|-----|-----|-----|-------|
| V <sub>LPC</sub>   | Low power comparator (LPC) common mode | Maximum voltage limited to V <sub>DD</sub> | 0.0 | -   | 1.8 | V     |
| I <sub>LPC</sub>   | LPC supply current                     | -                                          | _   | 10  | 40  | μA    |
| V <sub>OSLPC</sub> | LPC voltage offset                     | -                                          | -   | 2.5 | 30  | mV    |



## **Comparator User Module Electrical Specifications**

The following table lists the guaranteed maximum and minimum specifications. Unless stated otherwise, the specifications are for the entire device voltage and temperature operating range:  $-40^{\circ}C \le TA \le 85^{\circ}C$ ,  $1.71V \le V_{DD} \le 5.5V$ .

Table 11. Comparator User Module Electrical Specifications

| Symbol            | Description              | Conditions                           | Min | Тур | Max | Units |
|-------------------|--------------------------|--------------------------------------|-----|-----|-----|-------|
| T <sub>COMP</sub> | Comparator response time | 50 mV overdrive                      | _   | 70  | 100 | ns    |
| Offset            |                          | Valid from 0.2 V to $V_{DD} - 0.2 V$ | _   | 2.5 | 30  | mV    |
| Current           |                          | Average DC current, 50 mV overdrive  | -   | 20  | 80  | μA    |
| PSRR              | Supply voltage > 2 V     | Power supply rejection ratio         | _   | 80  | -   | dB    |
| FORK              | Supply voltage < 2 V     | Power supply rejection ratio         | _   | 40  | -   | dB    |
| Input range       |                          | -                                    | 0   |     | 1.5 | V     |

### **ADC Electrical Specifications**

### Table 12.ADC User Module Electrical Specifications

| Symbol                 | Description                  | Conditions                                                                                     | Min                       | Тур                       | Max                       | Units |
|------------------------|------------------------------|------------------------------------------------------------------------------------------------|---------------------------|---------------------------|---------------------------|-------|
| Input                  |                              |                                                                                                |                           |                           |                           |       |
| V <sub>IN</sub>        | Input voltage range          | -                                                                                              | 0                         | -                         | VREFADC                   | V     |
| C <sub>IIN</sub>       | Input capacitance            | -                                                                                              | -                         | -                         | 5                         | pF    |
| R <sub>IN</sub>        | Input resistance             | Equivalent switched cap input<br>resistance for 8-, 9-, or 10-bit<br>resolution                | 1/(500fF ×<br>data clock) | 1/(400fF ×<br>data clock) | 1/(300fF ×<br>data clock) | Ω     |
| Reference              |                              |                                                                                                |                           | 1                         | 1                         |       |
| V <sub>REFADC</sub>    | ADC reference voltage        | -                                                                                              | 1.14                      | _                         | 1.26                      | V     |
| <b>Conversion Rate</b> | •                            |                                                                                                |                           | 1                         | 1                         |       |
| F <sub>CLK</sub>       | Data clock                   | Source is chip's internal main<br>oscillator. See AC Chip-Level<br>Specifications for accuracy | 2.25                      | _                         | 6                         | MHz   |
| S8                     | 8-bit sample rate            | Data clock set to 6 MHz.<br>sample rate = 0.001/<br>(2^Resolution/Data Clock)                  | _                         | 23.43                     | _                         | ksps  |
| S10                    | 10-bit sample rate           | Data clock set to 6 MHz.<br>sample rate = 0.001/<br>(2^resolution/data clock)                  | _                         | 5.85                      | _                         | ksps  |
| DC Accuracy            |                              |                                                                                                |                           | 1                         | 1                         |       |
| RES                    | Resolution                   | Can be set to 8-, 9-, or 10-bit                                                                | 8                         | _                         | 10                        | bits  |
| DNL                    | Differential nonlinearity    | -                                                                                              | -1                        | _                         | +2                        | LSB   |
| INL                    | Integral nonlinearity        | -                                                                                              | -2                        | -                         | +2                        | LSB   |
| E <sub>OFFSET</sub>    | Offset error                 | 8-bit resolution                                                                               | 0                         | 3.20                      | 19.20                     | LSB   |
|                        |                              | 10-bit resolution                                                                              | 0                         | 12.80                     | 76.80                     | LSB   |
| E <sub>GAIN</sub>      | Gain error                   | For any resolution                                                                             | -5                        | -                         | +5                        | %FSR  |
| Power                  |                              |                                                                                                |                           | •                         |                           | •     |
| I <sub>ADC</sub>       | Operating current            | -                                                                                              | -                         | 2.10                      | 2.60                      | mA    |
| PSRR                   | Power supply rejection ratio | PSRR (V <sub>DD</sub> > 3.0 V)                                                                 | -                         | 24                        | -                         | dB    |
|                        |                              | PSRR (V <sub>DD</sub> < 3.0 V)                                                                 | -                         | 30                        | -                         | dB    |





## **DC POR and LVD Specifications**

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

Table 13. DC POR and LVD Specifications

| Symbol            | Description                      | Conditions                                                       | Min                  | Тур  | Max  | Units |
|-------------------|----------------------------------|------------------------------------------------------------------|----------------------|------|------|-------|
| V <sub>POR0</sub> | 1.66 V selected in PSoC Designer |                                                                  | 1.61                 | 1.66 | 1.71 | V     |
| V <sub>POR1</sub> | 2.36 V selected in PSoC Designer | during startup, reset from the XRES pin, or reset from watchdog. | _                    | 2.36 | 2.41 | 1     |
| V <sub>POR2</sub> | 2.60 V selected in PSoC Designer | reset nom waterladg.                                             | _                    | 2.60 | 2.66 | 1     |
| V <sub>POR3</sub> | 2.82 V selected in PSoC Designer |                                                                  | _                    | 2.82 | 2.95 | 1     |
| V <sub>LVD0</sub> | 2.45 V selected in PSoC Designer | -                                                                | 2.40                 | 2.45 | 2.51 | V     |
| V <sub>LVD1</sub> | 2.71 V selected in PSoC Designer |                                                                  | 2.64 <sup>[11]</sup> | 2.71 | 2.78 | 1     |
| V <sub>LVD2</sub> | 2.92 V selected in PSoC Designer |                                                                  | 2.85 <sup>[12]</sup> | 2.92 | 2.99 | ]     |
| V <sub>LVD3</sub> | 3.02 V selected in PSoC Designer |                                                                  | 2.95 <sup>[13]</sup> | 3.02 | 3.09 | ]     |
| V <sub>LVD4</sub> | 3.13 V selected in PSoC Designer |                                                                  | 3.06                 | 3.13 | 3.20 | 1     |
| V <sub>LVD5</sub> | 1.90 V selected in PSoC Designer |                                                                  | 1.84                 | 1.90 | 2.32 | 1     |
| V <sub>LVD6</sub> | 1.80 V selected in PSoC Designer |                                                                  | 1.75 <sup>[14]</sup> | 1.80 | 1.84 | 1     |
| V <sub>LVD7</sub> | 4.73 V selected in PSoC Designer |                                                                  | 4.62                 | 4.73 | 4.83 | 1     |

### **DC Programming Specifications**

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

### Table 14. DC Programming Specifications

| Symbol                | Description                                                                                       | Conditions                                                                                                                      | Min             | Тур | Max                    | Units |
|-----------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------------------------|-------|
| V <sub>DDIWRITE</sub> | Supply voltage for flash write operations                                                         | -                                                                                                                               | 1.71            | -   | 5.25                   | V     |
| I <sub>DDP</sub>      | Supply current during<br>programming or verify                                                    | -                                                                                                                               | _               | 5   | 25                     | mA    |
| V <sub>ILP</sub>      | Input low voltage during<br>programming or verify                                                 | See the appropriate DC GPIO Specifica-<br>tions on page 11                                                                      | -               | -   | V <sub>IL</sub>        | V     |
| V <sub>IHP</sub>      | Input high voltage during<br>programming or verify                                                | See appropriate DC GPIO Specifications<br>on page 11 table on pages 15 or 16                                                    | V <sub>IH</sub> | -   | -                      | V     |
| I <sub>ILP</sub>      | Input current when Applying V <sub>ILP</sub><br>to P1[0] or P1[1] during<br>programming or verify | Driving internal pull-down resistor                                                                                             | -               | _   | 0.2                    | mA    |
| I <sub>IHP</sub>      | Input current when applying V <sub>IHP</sub><br>to P1[0] or P1[1] during<br>programming or verify | Driving internal pull-down resistor                                                                                             | -               | _   | 1.5                    | mA    |
| V <sub>OLP</sub>      | Output low voltage during<br>programming or verify                                                |                                                                                                                                 | _               | -   | V <sub>SS</sub> + 0.75 | V     |
| V <sub>OHP</sub>      | Output high voltage during<br>programming or verify                                               | See appropriate DC GPIO Specifications<br>on page 11 table on page 16. For $V_{DD}$ ><br>3V use $V_{OH4}$ in Table 4 on page 9. | V <sub>OH</sub> | _   | V <sub>DD</sub>        | V     |
| Flash <sub>ENPB</sub> | Flash write endurance                                                                             | Erase/write cycles per block                                                                                                    | 50,000          | -   | -                      | —     |
| Flash <sub>DR</sub>   | Flash data retention                                                                              | Following maximum Flash write cycles;<br>ambient temperature of 55 °C                                                           | 20              | _   | _                      | Years |

#### Notes

- 11. Always greater than 50 mV above  $V_{PPOR1}$  voltage for falling supply. 12. Always greater than 50 mV above  $V_{PPOR2}$  voltage for falling supply. 13. Always greater than 50 mV above  $V_{PPOR3}$  voltage for falling supply. 14. Always greater than 50 mV above  $V_{PPOR0}$  voltage for falling supply.





## **AC Chip-Level Specifications**

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

## Table 15. AC Chip-Level Specifications

| Symbol                 | Description                                               | Conditions                                | Min  | Тур | Max   | Units |
|------------------------|-----------------------------------------------------------|-------------------------------------------|------|-----|-------|-------|
| F <sub>IMO24</sub>     | Internal main oscillator frequency at 24 MHz Setting      | -                                         | 22.8 | 24  | 25.2  | MHz   |
| F <sub>IMO12</sub>     | Internal main oscillator frequency at 12 MHz setting      | -                                         | 11.4 | 12  | 12.6  | MHz   |
| F <sub>IMO6</sub>      | Internal main oscillator frequency at 6 MHz setting       | -                                         | 5.7  | 6.0 | 6.3   | MHz   |
| F <sub>CPU</sub>       | CPU frequency                                             | -                                         | 0.75 | -   | 25.20 | MHz   |
| F <sub>32K1</sub>      | Internal low speed oscillator frequency                   | -                                         | 19   | 32  | 50    | kHz   |
| F <sub>32K_U</sub>     | Internal low speed oscillator (ILO) untrimmed frequency)  | -                                         | 13   | 32  | 82    | kHz   |
| DC <sub>IMO</sub>      | Duty cycle of IMO                                         | -                                         | 40   | 50  | 60    | %     |
| DC <sub>ILO</sub>      | Internal low speed oscillator duty cycle                  | -                                         | 40   | 50  | 60    | %     |
| SR <sub>POWER_UP</sub> | Power supply slew rate                                    | V <sub>DD</sub> slew rate during power-up | _    | -   | 250   | V/ms  |
| t <sub>XRST</sub>      | External reset pulse width at power-up                    | After supply voltage is valid             | 1    | -   | -     | ms    |
| t <sub>XRST2</sub>     | External reset pulse width after power-up <sup>[15]</sup> | Applies after part has booted             | 10   | -   | -     | μS    |



## **AC General Purpose I/O Specifications**

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

## Table 16. AC GPIO Specifications

| Symbol               | Description                                                       | Conditions                                                   | Min | Тур | Max                                               | Units |
|----------------------|-------------------------------------------------------------------|--------------------------------------------------------------|-----|-----|---------------------------------------------------|-------|
| F <sub>GPIO</sub>    | GPIO operating frequency                                          | Normal strong mode Port 0, 1                                 | 0   | -   | 6 MHz for<br>1.71 V <v<sub>DD &lt; 2.40 V</v<sub> | MHz   |
|                      |                                                                   |                                                              | 0   | -   | 12 MHz for<br>2.40 V < V <sub>DD</sub> < 5.50 V   | MHz   |
| t <sub>RISE23</sub>  | Rise time, strong mode, Cload = 50 pF<br>Ports 2 or 3             | V <sub>DD</sub> = 3.0 to 3.6 V, 10% to 90%                   | 15  | -   | 80                                                | ns    |
| t <sub>RISE23L</sub> | Rise time, strong mode low supply,<br>Cload = 50 pF, Ports 2 or 3 | V <sub>DD</sub> = 1.71 to 3.0 V, 10% to 90%                  | 15  | -   | 80                                                | ns    |
| t <sub>RISE01</sub>  | Rise time, strong mode, Cload = 50 pF<br>Ports 0 or 1             | $V_{DD}$ = 3.0 to 3.6 V, 10% to 90% LDO enabled or disabled  | 10  | -   | 50                                                | ns    |
| t <sub>RISE01L</sub> | Rise time, strong mode low supply,<br>Cload = 50 pF, Ports 0 or 1 | $V_{DD}$ = 1.71 to 3.0 V, 10% to 90% LDO enabled or disabled | 10  | -   | 80                                                | ns    |
| t <sub>FALL</sub>    | Fall time, strong mode, Cload = 50 pF<br>all ports                | V <sub>DD</sub> = 3.0 to 3.6 V, 10% to 90%                   | 10  | _   | 50                                                | ns    |
| t <sub>FALLL</sub>   | Fall time, strong mode low supply,<br>Cload = 50 pF, all ports    | V <sub>DD</sub> = 1.71 to 3.0 V, 10% to 90%                  | 10  | _   | 70                                                | ns    |

### Figure 5. GPIO Timing Diagram



### **AC Comparator Specifications**

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

### Table 17. AC Low Power Comparator Specifications

| Symbol           | Description                                  | Conditions                                       | Min | Тур | Max | Units |
|------------------|----------------------------------------------|--------------------------------------------------|-----|-----|-----|-------|
| t <sub>LPC</sub> | Comparator response time,<br>50 mV overdrive | 50 mV overdrive does not include offset voltage. | -   | -   | 100 | ns    |

### **AC External Clock Specifications**

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

### Table 18. AC External Clock Specifications

| Symbol              | Description                                  | Conditions | Min   | Тур | Max   | Units |
|---------------------|----------------------------------------------|------------|-------|-----|-------|-------|
| F <sub>OSCEXT</sub> | Frequency (external oscillator<br>frequency) | -          | 0.75  | -   | 25.20 | MHz   |
|                     | High period                                  | -          | 20.60 | _   | 5300  | ns    |
|                     | Low period                                   | -          | 20.60 | _   | _     | ns    |
|                     | Power-up IMO to switch                       | -          | 150   | -   | -     | μS    |



## AC I<sup>2</sup>C Specifications

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

Table 20. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins

| Symbol              | Description                                                                                 |     | Standard<br>Mode |                     | Fast Mode |     |
|---------------------|---------------------------------------------------------------------------------------------|-----|------------------|---------------------|-----------|-----|
| -                   |                                                                                             | Min | Max              | Min                 | Max       |     |
| f <sub>SCL</sub>    | SCL clock frequency                                                                         | 0   | 100              | 0                   | 400       | kHz |
| t <sub>HD;STA</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated | 4.0 | -                | 0.6                 | -         | μs  |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                                                 | 4.7 | -                | 1.3                 | —         | μs  |
| t <sub>HIGH</sub>   | HIGH Period of the SCL clock                                                                | 4.0 | -                | 0.6                 | Ι         | μs  |
| t <sub>SU;STA</sub> | Setup time for a repeated START condition                                                   | 4.7 | -                | 0.6                 | Ι         | μs  |
| t <sub>HD;DAT</sub> | Data hold time                                                                              | 0   | 3.45             | 0                   | 0.90      | μs  |
| t <sub>SU;DAT</sub> | Data setup time                                                                             | 250 | -                | 100 <sup>[16]</sup> | -         | ns  |
| t <sub>SU;STO</sub> | Setup time for STOP condition                                                               | 4.0 | -                | 0.6                 | Ι         | μs  |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                            | 4.7 | -                | 1.3                 | _         | μs  |
| t <sub>SP</sub>     | Pulse width of spikes are suppressed by the input filter                                    | _   | _                | 0                   | 50        | ns  |





### Note

Note 16. A Fast-Mode I<sup>2</sup>C-bus device can be used in a standard mode I<sup>2</sup>C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This automatically be the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU:DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I<sup>2</sup>C-bus specification) before the SCL line is released.



## Table 21. SPI Master AC Specifications

| Symbol                | Description             | Conditions                                                             | Min       | Тур | Max    | Units      |
|-----------------------|-------------------------|------------------------------------------------------------------------|-----------|-----|--------|------------|
| F <sub>SCLK</sub>     | SCLK clock frequency    | $\begin{array}{l} V_{DD} \geq 2.4 \ V \\ V_{DD} < 2.4 \ V \end{array}$ |           | -   | 6<br>3 | MHz<br>MHz |
| DC                    | SCLK duty cycle         | -                                                                      | -         | 50  | -      | %          |
| t <sub>SETUP</sub>    | MISO to SCLK setup time | $\begin{array}{c} V_{DD} \geq 2.4 \ V \\ V_{DD} < 2.4 \ V \end{array}$ | 60<br>100 |     |        | ns<br>ns   |
| t <sub>HOLD</sub>     | SCLK to MISO hold time  | -                                                                      | 40        | -   | -      | ns         |
| t <sub>OUT_VAL</sub>  | SCLK to MOSI valid time | -                                                                      | -         | -   | 40     | ns         |
| t <sub>OUT_HIGH</sub> | MOSI high time          | -                                                                      | 40        | -   | -      | ns         |

Figure 8. SPI Master Mode 0 and 2



Figure 9. SPI Master Mode 1 and 3





## Table 22. SPI Slave AC Specifications

| Symbol                 | Description                    | Conditions              | Min    | Тур | Max | Units |
|------------------------|--------------------------------|-------------------------|--------|-----|-----|-------|
| F <sub>SCLK</sub>      | SCLK clock frequency           | $V_{DD} \ge 2.4 V$      | _      | -   | 12  | MHz   |
|                        |                                | V <sub>DD</sub> < 2.4 V | -      | —   | 6   | MHz   |
| t <sub>LOW</sub>       | SCLK low time                  | -                       | 42     | -   | -   | ns    |
| t <sub>HIGH</sub>      | SCLK high time                 | -                       | 42     | -   | -   | ns    |
| t <sub>SETUP</sub>     | MOSI to SCLK setup time        | -                       | 30     | -   | -   | ns    |
| t <sub>HOLD</sub>      | SCLK to MOSI hold time         | -                       | 50     | -   | -   | ns    |
| t <sub>SS_MISO</sub>   | SS high to MISO valid          | -                       | -      | -   | 153 | ns    |
| t <sub>SCLK_MISO</sub> | SCLK to MISO valid             | -                       | -      | -   | 125 | ns    |
| t <sub>SS_HIGH</sub>   | SS high time                   | -                       | 50     | -   | -   | ns    |
| t <sub>SS_CLK</sub>    | Time from SS low to first SCLK | -                       | 2/SCLK | _   | _   | ns    |
| t <sub>CLK_SS</sub>    | Time from last SCLK to SS high | -                       | 2/SCLK | _   | _   | ns    |

Figure 10. SPI Slave Mode 0 and 2



Figure 11. SPI Slave Mode 1 and 3





## **Packaging Information**

This section illustrates the packaging specifications for the CY8C20x36A/66A PSoC device, along with the thermal impedances for each package.

**Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the emulator pod drawings at <a href="http://www.cypress.com">http://www.cypress.com</a>.



Figure 12. 16-pin QFN No E-pad 3x3x0.6 mm Package Outline (Sawn)

Important Note For information on the preferred dimensions for mounting QFN packages, refer to Application Note, Application Notes for Surface Mount Assembly of Amkor's MicroLeadFrame (MLF) Packages available at http://www.amkor.com.

0.088

7



## **Thermal Impedances**

## Table 23. Thermal Impedances per Package

| Package     | Typical θ <sub>JA</sub> <sup>[17]</sup> |
|-------------|-----------------------------------------|
| 16-pin QFN  | 33 °C/W                                 |
| 48-pin SSOP | 69 °C/W                                 |

## **Solder Reflow Specifications**

Table 24 shows the solder reflow temperature limits that must not be exceeded.

### Table 24. Solder Reflow Specifications

| Package     | Maximum Peak Temperature (T <sub>C</sub> ) | Maximum Time above T <sub>C</sub> – 5 °C |
|-------------|--------------------------------------------|------------------------------------------|
| 16-pin QFN  | 260 °C                                     | 30 seconds                               |
| 48-pin SSOP | 260 °C                                     | 30 seconds                               |





## **Development Tool Selection**

### Software

### PSoC Designer

At the core of the PSoC development software suite is PSoC Designer. Utilized by thousands of PSoC developers, this robust software has been facilitating PSoC designs for years. PSoC Designer is available free of charge at http:// www.cypress.com. PSoC Designer comes with a free C compiler.

#### **PSoC Designer Software Subsystems**

You choose a base device to work with and then select different onboard analog and digital components called user modules that use the PSoC blocks. Examples of user modules are ADCs, DACs, Amplifiers, and Filters. You configure the user modules for your chosen application and connect them to each other and to the proper pins. Then you generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration allows for changing configurations at run time. Code Generation Tools PSoC Designer supports multiple third-party C compilers and assemblers. The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. The choice is yours.

**Assemblers.** The assemblers allow assembly code to be merged seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing.

**C Language Compilers.** C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all the features of C tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

#### Debugger

PSoC Designer has a debug environment that provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow the designer to read and program and read and write data memory, read and write I/O registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows the designer to create a trace buffer of registers and memory locations of interest.

### In-Circuit Emulator

A low cost, high functionality In-Circuit Emulator (ICE) is available for development support. This hardware has the

capability to program single devices. The emulator consists of a base unit that connects to the PC by way of a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full speed (24MHz) operation.

Standard Cypress PSoC IDE tools are available for debugging the CY8C20x36A/66A family of parts. However, the additional trace length and a minimal ground plane in the Flex-Pod can create noise problems that make it difficult to debug the design. A custom bonded On-Chip Debug (OCD) device is available in a 48-pin QFN package. The OCD device is recommended for debugging designs that have high current and/or high analog accuracy requirements. The QFN package is compact and is connected to the ICE through a high density connector.

#### PSoC Programmer

Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer. PSoC Programmer software is compatible with both PSoC ICE-Cube in-circuit emulator and PSoC MiniProg. PSoC programmer is available free of charge at http://www.cypress.com/psocprogrammer.

### **Development Kits**

All development kits are sold at the Cypress Online Store.

### CY3215-DK Basic Development Kit

The CY3215-DK is for prototyping and development with PSoC Designer. This kit supports in-circuit emulation and the software interface enables users to run, halt, and single step the processor and view the content of specific memory locations. PSoC Designer supports the advance emulation features also. The kit includes:

- PSoC Designer Software CD
- ICE-Cube In-Circuit Emulator
- ICE Flex-Pod for CY8C29x66A Family
- Cat-5 Adapter
- Mini-Eval Programming Board
- 110 ~ 240 V Power Supply, Euro-Plug Adapter
- iMAGEcraft C Compiler (Registration Required)
- ISSP Cable
- USB 2.0 Cable and Blue Cat-5 Cable
- 2 CY8C29466A-24PXI 28-PDIP Chip Samples



## **Ordering Information**

The following table lists the CY8C20x36A/66A PSoC devices' key package features and ordering codes..

### Table 26. PSoC Device Key Features and Ordering Information

| Package                                        | Ordering Code      | Flash<br>(Bytes) | SRAM<br>(Bytes) | CapSense<br>Blocks | Digital I/O<br>Pins | Analog<br>Inputs <sup>[21]</sup> | XRES<br>Pin | USB | ADC |
|------------------------------------------------|--------------------|------------------|-----------------|--------------------|---------------------|----------------------------------|-------------|-----|-----|
| 16-Pin (3 × 3 × 0.6 mm) QFN                    | CY8C20236A-24LKXA  | 8 K              | 1 K             | 1                  | 13                  | 13                               | Yes         | No  | Yes |
| 16-Pin (3 × 3 × 0.6 mm) QFN<br>(Tape and Reel) | CY8C20236A-24LKXAT | 8 K              | 1 K             | 1                  | 13                  | 13                               | Yes         | No  | Yes |
| 48-Pin SSOP                                    | CY8C20566A-24PVXA  | 32 K             | 2 K             | 1                  | 34                  | 34                               | Yes         | No  | Yes |
| 48-Pin SSOP (Tape and Reel)                    | CY8C20566A-24PVXAT | 32 K             | 2 K             | 1                  | 34                  | 34                               | Yes         | No  | Yes |

## **Ordering Code Definitions**





### Numeric Naming

Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h', 'b', or 0x are decimal.

### Glossary

| Crosspoint connection               | Connection between any GPIO combination via analog multiplexer bus.                                                                                                                                         |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Differential non-linearity          | Ideally, any two adjacent digital codes correspond to output analog voltages that are exactly one LSB apart. Differential non-linearity is a measure of the worst case deviation from the ideal 1 LSB step. |
| Hold time                           | Hold time is the time following a clock event during which the data input to a latch or flip-<br>flop must remain stable in order to guarantee that the latched data is correct.                            |
| l <sup>2</sup> C                    | It is a serial multi-master bus used to connect low speed peripherals to MCU.                                                                                                                               |
| Integral nonlinearity               | It is a term describing the maximum deviation between the ideal output of a DAC/ADC and the actual output level.                                                                                            |
| Latch-up current                    | Current at which the latch-up test is conducted according to JESD78 standard ( at 125 degree celsius)                                                                                                       |
| Power supply rejection ratio (PSRR) | The PSRR is defined as the ratio of the change in supply voltage to the corresponding change in output voltage of the device.                                                                               |
| Scan                                | The conversion of all sensor capacitances to digital values.                                                                                                                                                |
| Setup time                          | Period required to prepare a device, machine, process, or system for it to be ready to function.                                                                                                            |
| Signal-to-noise ratio               | The ratio between a capacitive finger signal and system noise.                                                                                                                                              |
| SPI                                 | Serial peripheral interface is a synchronous serial data link standard.                                                                                                                                     |