

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                            |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 32MHz                                                                          |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART, USB OTG                                     |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                     |
| Number of I/O              | 51                                                                             |
| Program Memory Size        | 192KB (65.5K x 24)                                                             |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 16K × 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                                      |
| Data Converters            | A/D 16x10b                                                                     |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 64-TQFP                                                                        |
| Supplier Device Package    | 64-TQFP (10x10)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24fj192gb106-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Features                                            | 64GB108                                                                                                                                          | 128GB108             | 192GB108       | 256GB108     |  |  |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|--------------|--|--|
| Operating Frequency                                 |                                                                                                                                                  | DC – 3               | 2 MHz          |              |  |  |
| Program Memory (bytes)                              | 64K                                                                                                                                              | 128K                 | 192K           | 256K         |  |  |
| Program Memory (instructions)                       | 22,016                                                                                                                                           | 44,032               | 67,072         | 87,552       |  |  |
| Data Memory (bytes)                                 |                                                                                                                                                  | 16,                  | 384            | ·            |  |  |
| Interrupt Sources (soft vectors/NMI traps)          |                                                                                                                                                  | 66 (6                | 62/4)          |              |  |  |
| I/O Ports                                           |                                                                                                                                                  | Ports A, B, 0        | C, D, E, F, G  |              |  |  |
| Total I/O Pins                                      |                                                                                                                                                  | 6                    | 5              |              |  |  |
| Remappable Pins                                     | 40 (31 I/O, 9 Input only)                                                                                                                        |                      |                |              |  |  |
| Timers:                                             |                                                                                                                                                  |                      |                |              |  |  |
| Total Number (16-bit)                               |                                                                                                                                                  | 5                    | [1]            |              |  |  |
| 32-Bit (from paired 16-bit timers)                  |                                                                                                                                                  | 2                    | 2              |              |  |  |
| Input Capture Channels                              |                                                                                                                                                  | 9                    | (1)            |              |  |  |
| Output Compare/PWM Channels                         | 9 <sup>(1)</sup>                                                                                                                                 |                      |                |              |  |  |
| Input Change Notification Interrupt                 | 63                                                                                                                                               |                      |                |              |  |  |
| Serial Communications:                              |                                                                                                                                                  |                      |                |              |  |  |
| UART                                                | 4(1)                                                                                                                                             |                      |                |              |  |  |
| SPI (3-wire/4-wire)                                 | 3(1)                                                                                                                                             |                      |                |              |  |  |
| I <sup>2</sup> C™                                   | 3                                                                                                                                                |                      |                |              |  |  |
| Parallel Communications (PMP/PSP)                   | Yes                                                                                                                                              |                      |                |              |  |  |
| JTAG Boundary Scan/Programming                      |                                                                                                                                                  | Ye                   | es             |              |  |  |
| 10-Bit Analog-to-Digital Module<br>(input channels) | 16                                                                                                                                               |                      |                |              |  |  |
| Analog Comparators                                  | 3                                                                                                                                                |                      |                |              |  |  |
| CTMU Interface                                      | Yes                                                                                                                                              |                      |                |              |  |  |
| Resets (and delays)                                 | POR, BOR, RESET Instruction, MCLR, WDT; Illegal Opcode,<br>REPEAT Instruction, Hardware Traps, Configuration Word Misma<br>(PWRT, OST, PLL Lock) |                      |                |              |  |  |
| Instruction Set                                     | 76 Base Ins                                                                                                                                      | structions, Multiple | Addressing Mod | e Variations |  |  |
| Packages                                            |                                                                                                                                                  | 80-Pin               | TQFP           |              |  |  |

# TABLE 1-2: DEVICE FEATURES FOR THE PIC24FJ256GB110 FAMILY: 80-PIN DEVICES

**Note 1:** Peripherals are accessible through remappable pins.

| Features                                            | 64GB110 128GB110 192GB110 256GB110                                                                                                                  |                      |                  |              |  |  |
|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|--------------|--|--|
| Operating Frequency                                 |                                                                                                                                                     | DC – 3               | 32 MHz           |              |  |  |
| Program Memory (bytes)                              | 64K                                                                                                                                                 | 128K                 | 192K             | 256K         |  |  |
| Program Memory (instructions)                       | 22,016                                                                                                                                              | 44,032               | 67,072           | 87,552       |  |  |
| Data Memory (bytes)                                 |                                                                                                                                                     | 16,                  | 384              | •            |  |  |
| Interrupt Sources (soft vectors/NMI traps)          |                                                                                                                                                     | 66 (6                | 62/4)            |              |  |  |
| I/O Ports                                           | Ports A, B, C, D, E, F, G                                                                                                                           |                      |                  |              |  |  |
| Total I/O Pins                                      |                                                                                                                                                     | 8                    | 3                |              |  |  |
| Remappable Pins                                     |                                                                                                                                                     | 44 (32 I/O, 1        | 2 Input only)    |              |  |  |
| Timers:                                             |                                                                                                                                                     |                      |                  |              |  |  |
| Total Number (16-bit)                               |                                                                                                                                                     | 5                    | (1)              |              |  |  |
| 32-Bit (from paired 16-bit timers)                  | 2                                                                                                                                                   |                      |                  |              |  |  |
| Input Capture Channels                              |                                                                                                                                                     | 9                    | (1)              |              |  |  |
| Output Compare/PWM Channels                         | 9(1)                                                                                                                                                |                      |                  |              |  |  |
| Input Change Notification Interrupt                 | 81                                                                                                                                                  |                      |                  |              |  |  |
| Serial Communications:                              |                                                                                                                                                     |                      |                  |              |  |  |
| UART                                                | 4(1)                                                                                                                                                |                      |                  |              |  |  |
| SPI (3-wire/4-wire)                                 | 3(1)                                                                                                                                                |                      |                  |              |  |  |
| l <sup>2</sup> C™                                   |                                                                                                                                                     | :                    | 3                |              |  |  |
| Parallel Communications (PMP/PSP)                   | Yes                                                                                                                                                 |                      |                  |              |  |  |
| JTAG Boundary Scan/Programming                      | Yes                                                                                                                                                 |                      |                  |              |  |  |
| 10-Bit Analog-to-Digital Module<br>(input channels) | 16                                                                                                                                                  |                      |                  |              |  |  |
| Analog Comparators                                  | 3                                                                                                                                                   |                      |                  |              |  |  |
| CTMU Interface                                      | Yes                                                                                                                                                 |                      |                  |              |  |  |
| Resets (and delays)                                 | POR, BOR, RESET Instruction, MCLR, WDT; Illegal Opcode,<br>REPEAT Instruction, Hardware Traps, Configuration Word Mismatch<br>(PWRT, OST, PLL Lock) |                      |                  |              |  |  |
| Instruction Set                                     | 76 Base Ins                                                                                                                                         | structions, Multiple | e Addressing Mod | e Variations |  |  |
| Packages                                            |                                                                                                                                                     | 100-Pii              | n TQFP           |              |  |  |

#### TABLE 1-3: DEVICE FEATURES FOR THE PIC24FJ256GB110 FAMILY: 100-PIN DEVICES

**Note 1:** Peripherals are accessible through remappable pins.

| TABLE 3-1: CPU CORE REGISTERS | TABLE 3-1: | CPU CORE REGISTERS |
|-------------------------------|------------|--------------------|
|-------------------------------|------------|--------------------|

| Register(s) Name | Description                                    |
|------------------|------------------------------------------------|
| W0 through W15   | Working Register Array                         |
| PC               | 23-Bit Program Counter                         |
| SR               | ALU STATUS Register                            |
| SPLIM            | Stack Pointer Limit Value Register             |
| TBLPAG           | Table Memory Page Address Register             |
| PSVPAG           | Program Space Visibility Page Address Register |
| RCOUNT           | Repeat Loop Counter Register                   |
| CORCON           | CPU Control Register                           |

| FIGURE 3-2: | PROGRAMMER'S MODEL |
|-------------|--------------------|
|-------------|--------------------|



| U-0           | R/W-0                                                                                                                                                                                                        | U-0                                                 | U-0                                    | U-0               | U-0              | U-0             | U-0   |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------|-------------------|------------------|-----------------|-------|--|--|
| —             | RTCIE                                                                                                                                                                                                        | —                                                   | _                                      | _                 |                  | —               | _     |  |  |
| bit 15        | -                                                                                                                                                                                                            |                                                     |                                        |                   |                  |                 | bit 8 |  |  |
|               |                                                                                                                                                                                                              |                                                     |                                        |                   |                  |                 |       |  |  |
| U-0           | R/W-0                                                                                                                                                                                                        | R/W-0                                               | U-0                                    | U-0               | R/W-0            | R/W-0           | U-0   |  |  |
| _             | INT4IE <sup>(1)</sup>                                                                                                                                                                                        | INT3IE <sup>(1)</sup>                               | —                                      | _                 | MI2C2IE          | SI2C2IE         | —     |  |  |
| bit 7         |                                                                                                                                                                                                              |                                                     |                                        |                   |                  |                 | bit 0 |  |  |
|               |                                                                                                                                                                                                              |                                                     |                                        |                   |                  |                 |       |  |  |
| Legend:       |                                                                                                                                                                                                              |                                                     |                                        |                   |                  |                 |       |  |  |
| R = Readable  | e bit                                                                                                                                                                                                        | W = Writable                                        | bit                                    | U = Unimplen      | nented bit, read | l as '0'        |       |  |  |
| -n = Value at | POR                                                                                                                                                                                                          | '1' = Bit is set                                    |                                        | '0' = Bit is clea | ared             | x = Bit is unkn | own   |  |  |
|               |                                                                                                                                                                                                              |                                                     |                                        |                   |                  |                 |       |  |  |
| bit 15        | Unimplemen                                                                                                                                                                                                   | ted: Read as '                                      | כי                                     |                   |                  |                 |       |  |  |
| bit 14        | RTCIE: Real-                                                                                                                                                                                                 | Time Clock/Ca                                       | lendar Interrup                        | t Enable bit      |                  |                 |       |  |  |
|               | 1 = Interrupt r<br>0 = Interrupt r                                                                                                                                                                           | equest enabled<br>equest not ena                    | d<br>Ibled                             |                   |                  |                 |       |  |  |
| bit 13-7      | Unimplemen                                                                                                                                                                                                   | ted: Read as '                                      | )'                                     |                   |                  |                 |       |  |  |
| bit 6         | INT4IE: Exter<br>1 = Interrupt r<br>0 = Interrupt r                                                                                                                                                          | nal Interrupt 4<br>equest enabled<br>equest not ena | Enable bit <sup>(1)</sup><br>d<br>bled |                   |                  |                 |       |  |  |
| bit 5         | INT3IE: External Interrupt 3 Enabled<br>1 = Interrupt request enabled<br>0 = Interrupt request not enabled                                                                                                   |                                                     |                                        |                   |                  |                 |       |  |  |
| bit 4-3       | Unimplemen                                                                                                                                                                                                   | ted: Read as '                                      | י'                                     |                   |                  |                 |       |  |  |
| bit 2         | MI2C2IE: Mas                                                                                                                                                                                                 | ster I2C2 Even                                      | t Interrupt Ena                        | ble bit           |                  |                 |       |  |  |
|               | 1 = Interrupt request enabled<br>0 = Interrupt request not enabled                                                                                                                                           |                                                     |                                        |                   |                  |                 |       |  |  |
| bit 1         | SI2C2IE: Slav                                                                                                                                                                                                | ve I2C2 Event I                                     | nterrupt Enabl                         | e bit             |                  |                 |       |  |  |
|               | 1 = Interrupt request enabled<br>0 = Interrupt request not enabled                                                                                                                                           |                                                     |                                        |                   |                  |                 |       |  |  |
| bit 0         | Unimplemen                                                                                                                                                                                                   | ted: Read as '                                      | )'                                     |                   |                  |                 |       |  |  |
| Note 1: If pi | <ul> <li>Note 1: If an external interrupt is enabled, the interrupt input must also be configured to an available RPn or RPIn pin. See Section 10.4 "Peripheral Pin Select" for more information.</li> </ul> |                                                     |                                        |                   |                  |                 |       |  |  |

#### REGISTER 7-14: IEC3: INTERRUPT ENABLE CONTROL REGISTER 3

#### REGISTER 7-31: IPC15: INTERRUPT PRIORITY CONTROL REGISTER 15

| U-0    | U-0 | U-0 | U-0 | U-0 | R/W-1  | R/W-0  | R/W-0  |
|--------|-----|-----|-----|-----|--------|--------|--------|
|        | —   | —   | —   |     | RTCIP2 | RTCIP1 | RTCIP0 |
| bit 15 |     |     |     |     |        |        | bit 8  |

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|-------|-----|-----|-----|-----|-----|-----|-------|
| —     | —   | —   | —   | —   | —   | —   | —     |
| bit 7 |     |     |     |     |     |     | bit 0 |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-11 Unimplemented: Read as '0'

- bit 10-8 **RTCIP<2:0>:** Real-Time Clock/Calendar Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt)
  - •
  - 001 = Interrupt is priority 1
  - 000 = Interrupt source is disabled
- bit 7-0 Unimplemented: Read as '0'

#### 8.5.1 CONSIDERATIONS FOR USB OPERATION

When using the USB On-The-Go module in PIC24FJ256GB110 family devices, users must always observe these rules in configuring the system clock:

- For USB operation, the selected clock source (EC, HS or XT) must meet the USB clock tolerance requirements.
- The Primary Oscillator/PLL modes are the only oscillator configurations that permit USB operation. There is no provision to provide a separate external clock source to the USB module.
- While the FRCPLL Oscillator mode is available in these devices, it should never be used for USB applications. FRCPLL mode is still available when the application is not using the USB module. However, the user must always ensure that the FRC source is configured to provide a frequency of 4 MHz or 8 MHz (RCDIV<2:0> = 001 or 000) and that the USB PLL prescaler is configured appropriately.
- All other oscillator modes are available; however, USB operation is not possible when these modes are selected. They may still be useful in cases where other power levels of operation are desirable and the USB module is not needed (e.g., the application is in Sleep and waiting for bus attachment).

# 8.6 Reference Clock Output

In addition to the CLKO output (Fosc/2) available in certain oscillator modes, the device clock in the PIC24FJ256GB110 family devices can also be configured to provide a reference clock output signal to a port pin. This feature is available in all oscillator configurations and allows the user to select a greater range of clock submultiples to drive external devices in the application.

This reference clock output is controlled by the REFOCON register (Register 8-4). Setting the ROEN bit (REFOCON<15>) makes the clock signal available on the REFO pin. The RODIV bits (REFOCON<11:8>) enable the selection of 16 different clock divider options.

The ROSSLP and ROSEL bits (REFOCON<13:12>) control the availability of the reference output during Sleep mode. The ROSEL bit determines if the oscillator on OSC1 and OSC2, or the current system clock source, is used for the reference clock output. The ROSSLP bit determines if the reference source is available on REFO when the device is in Sleep mode.

To use the reference clock output in Sleep mode, both the ROSSLP and ROSEL bits must be set. The device clock must also be configured for one of the primary modes (EC, HS or XT); otherwise, if the POSCEN bit is not also set, the oscillator on OSC1 and OSC2 will be powered down when the device enters Sleep mode. Clearing the ROSEL bit allows the reference output frequency to change as the system clock changes during any clock switches.

#### REGISTER 10-5: RPINR4: PERIPHERAL PIN SELECT INPUT REGISTER 4

| U-0    | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|--------|-----|--------|--------|--------|--------|--------|--------|
| _      | —   | T5CKR5 | T5CKR4 | T5CKR3 | T5CKR2 | T5CKR1 | T5CKR0 |
| bit 15 |     |        |        |        |        |        | bit 8  |
|        |     |        |        |        |        |        |        |

| U-0   | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|-------|-----|--------|--------|--------|--------|--------|--------|
| —     | —   | T4CKR5 | T4CKR4 | T4CKR3 | T4CKR2 | T4CKR1 | T4CKR0 |
| bit 7 |     |        |        |        |        |        | bit 0  |

| Legend:           |                             |                      |                    |
|-------------------|-----------------------------|----------------------|--------------------|
| R = Readable bit  | U = Unimplemented bit, read | d as '0'             |                    |
| -n = Value at POR | '1' = Bit is set            | '0' = Bit is cleared | x = Bit is unknown |

| bit 15-14 | Unimplemented: Read as '0'                                                            |
|-----------|---------------------------------------------------------------------------------------|
| bit 13-8  | T5CKR<5:0>: Assign Timer5 External Clock (T5CK) to Corresponding RPn or RPIn Pin bits |
| bit 7-6   | Unimplemented: Read as '0'                                                            |
| bit 5-0   | T4CKR<5:0>: Assign Timer4 External Clock (T4CK) to Corresponding RPn or RPIn Pin bits |

#### REGISTER 10-6: RPINR7: PERIPHERAL PIN SELECT INPUT REGISTER 7

| U-0    | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|--------|-----|-------|-------|-------|-------|-------|-------|
| —      | —   | IC2R5 | IC2R4 | IC2R3 | IC2R2 | IC2R1 | IC2R0 |
| bit 15 |     |       |       |       |       |       | bit 8 |

| U-0   | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|-------|-----|-------|-------|-------|-------|-------|-------|
| —     | —   | IC1R5 | IC1R4 | IC1R3 | IC1R2 | IC1R1 | IC1R0 |
| bit 7 |     |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-14 Unimplemented: Read as '0'

bit 13-8 IC2R<5:0>: Assign Input Capture 2 (IC2) to Corresponding RPn or RPIn Pin bits

bit 7-6 Unimplemented: Read as '0'

bit 5-0 IC1R<5:0>: Assign Input Capture 1 (IC1) to Corresponding RPn or RPIn Pin bits

### REGISTER 10-11: RPINR15: PERIPHERAL PIN SELECT INPUT REGISTER 15

| U-0                               | U-0 | R/W-1            | R/W-1                                              | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|-----------------------------------|-----|------------------|----------------------------------------------------|-------|-------|-------|-------|
| —                                 | —   | IC9R5            | IC9R4                                              | IC9R3 | IC9R2 | IC9R1 | IC9R0 |
| bit 15                            |     |                  |                                                    |       |       |       | bit 8 |
|                                   |     |                  |                                                    |       |       |       |       |
| U-0                               | U-0 | U-0              | U-0                                                | U-0   | U-0   | U-0   | U-0   |
| _                                 |     | —                | —                                                  | —     |       |       | —     |
| bit 7                             |     |                  |                                                    |       |       |       | bit 0 |
|                                   |     |                  |                                                    |       |       |       |       |
| Legend:                           |     |                  |                                                    |       |       |       |       |
| R = Readable bit W = Writable bit |     |                  | U = Unimplemented bit, read as '0'                 |       |       |       |       |
| -n = Value at                     | POR | '1' = Bit is set | Bit is set '0' = Bit is cleared x = Bit is unknown |       |       | iown  |       |

bit 15-14 Unimplemented: Read as '0'

bit 13-8 IC9R<5:0>: Assign Input Capture 9 (IC9) to Corresponding RPn or RPIn Pin bits

bit 7-0 Unimplemented: Read as '0'

#### REGISTER 10-12: RPINR17: PERIPHERAL PIN SELECT INPUT REGISTER 17

| U-0                                | U-0 | R/W-1  | R/W-1                                   | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|------------------------------------|-----|--------|-----------------------------------------|--------|--------|--------|--------|
| —                                  | —   | U3RXR5 | U3RXR4                                  | U3RXR3 | U3RXR2 | U3RXR1 | U3RXR0 |
| bit 15                             |     |        |                                         |        |        |        | bit 8  |
|                                    |     |        |                                         |        |        |        |        |
| U-0                                | U-0 | U-0    | U-0                                     | U-0    | U-0    | U-0    | U-0    |
| —                                  | —   | —      | —                                       | —      | —      | —      | —      |
| bit 7                              |     |        |                                         |        |        |        | bit 0  |
|                                    |     |        |                                         |        |        |        |        |
| Legend:                            |     |        |                                         |        |        |        |        |
| R = Readable bit W = Writable bit  |     | oit    | U = Unimplemented bit, read as '0'      |        |        |        |        |
| -n = Value at POR '1' = Bit is set |     |        | '0' = Bit is cleared x = Bit is unknown |        | iown   |        |        |
|                                    |     |        |                                         |        |        |        |        |

bit 15-14 Unimplemented: Read as '0'

bit 13-8 U3RXR<5:0>: Assign UART3 Receive (U3RX) to Corresponding RPn or RPIn Pin bits

bit 7-0 Unimplemented: Read as '0'

#### REGISTER 10-19: RPINR27: PERIPHERAL PIN SELECT INPUT REGISTER 27

| U-0    | U-0 | R/W-1   | R/W-1   | R/W-1   | R/W-1   | R/W-1   | R/W-1   |
|--------|-----|---------|---------|---------|---------|---------|---------|
| —      | —   | U4CTSR5 | U4CTSR4 | U4CTSR3 | U4CTSR2 | U4CTSR1 | U4CTSR0 |
| bit 15 |     |         |         |         |         |         | bit 8   |

| U-0   | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|-------|-----|--------|--------|--------|--------|--------|--------|
| —     | —   | U4RXR5 | U4RXR4 | U4RXR3 | U4RXR2 | U4RXR1 | U4RXR0 |
| bit 7 |     |        |        |        |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-14 | Unimplemented: Read as '0'                                                            |
|-----------|---------------------------------------------------------------------------------------|
| bit 13-8  | U4CTSR<5:0>: Assign UART4 Clear to Send (U4CTS) to Corresponding RPn or RPIn Pin bits |
| bit 7-6   | Unimplemented: Read as '0'                                                            |
| bit 5-0   | U4RXR<5:0>: Assign UART4 Receive (U4RX) to Corresponding RPn or RPIn Pin bits         |

### REGISTER 10-20: RPINR28: PERIPHERAL PIN SELECT INPUT REGISTER 28

| U-0    | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|--------|-----|--------|--------|--------|--------|--------|--------|
| —      | —   | SCK3R5 | SCK3R4 | SCK3R3 | SCK3R2 | SCK3R1 | SCK3R0 |
| bit 15 |     |        |        |        |        |        | bit 8  |

| U-0   | U-0 | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  | R/W-1  |
|-------|-----|--------|--------|--------|--------|--------|--------|
| —     | —   | SDI3R5 | SDI3R4 | SDI3R3 | SDI3R2 | SDI3R1 | SDI3R0 |
| bit 7 |     |        |        |        |        |        | bit 0  |

| Legend:           |                  |                                    |                    |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |

bit 15-14 Unimplemented: Read as '0'

bit 13-8 SCK3R<5:0>: Assign SPI3 Clock Input (SCK3IN) to Corresponding RPn or RPIn Pin bits

bit 7-6 Unimplemented: Read as '0'

bit 5-0 SDI3R<5:0>: Assign SPI3 Data Input (SDI3) to Corresponding RPn or RPIn Pin bits

# 11.0 TIMER1

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the "PIC24F Family Reference Manual", Section 14. "Timers" (DS39704).

The Timer1 module is a 16-bit timer which can serve as the time counter for the Real-Time Clock (RTC), or operate as a free-running, interval timer/counter. Timer1 can operate in three modes:

- 16-Bit Timer
- 16-Bit Synchronous Counter
- 16-Bit Asynchronous Counter

Timer1 also supports these features:

- Timer Gate Operation
- Selectable Prescaler Settings
- Timer Operation during CPU Idle and Sleep modes
- Interrupt on 16-Bit Period Register Match or Falling Edge of External Gate Signal

Figure 11-1 presents a block diagram of the 16-bit timer module.

To configure Timer1 for operation:

- 1. Set the TON bit (= 1).
- 2. Select the timer prescaler ratio using the TCKPS<1:0> bits.
- 3. Set the Clock and Gating modes using the TCS and TGATE bits.
- 4. Set or clear the TSYNC bit to configure synchronous or asynchronous operation.
- 5. Load the timer period value into the PR1 register.
- 6. If interrupts are required, set the interrupt enable bit, T1IE. Use the priority bits, T1IP<2:0>, to set the interrupt priority.



#### FIGURE 11-1: 16-BIT TIMER1 MODULE BLOCK DIAGRAM

# REGISTER 12-2: TyCON: TIMER3 AND TIMER5 CONTROL REGISTER<sup>(3)</sup>

| R/W-0              | U-0 | R/W-0                | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------------------|-----|----------------------|-----|-----|-----|-----|-------|
| TON <sup>(1)</sup> | —   | TSIDL <sup>(1)</sup> | —   | —   | —   | —   | —     |
| bit 15             |     |                      |     |     |     |     | bit 8 |

| U-0   | R/W-0                | R/W-0                 | R/W-0                 | U-0 | U-0 | R/W-0                | U-0   |
|-------|----------------------|-----------------------|-----------------------|-----|-----|----------------------|-------|
| —     | TGATE <sup>(1)</sup> | TCKPS1 <sup>(1)</sup> | TCKPS0 <sup>(1)</sup> | —   | —   | TCS <sup>(1,2)</sup> | —     |
| bit 7 |                      |                       |                       |     |     |                      | bit 0 |

| Legend:    |                                                      |                                       |                                                   |                                 |
|------------|------------------------------------------------------|---------------------------------------|---------------------------------------------------|---------------------------------|
| R = Reada  | ble bit W = V                                        | /ritable bit                          | U = Unimplemented bit,                            | read as '0'                     |
| -n = Value | at POR '1' = B                                       | it is set                             | '0' = Bit is cleared                              | x = Bit is unknown              |
|            |                                                      |                                       |                                                   |                                 |
| bit 15     | TON: Timery On bit <sup>(1</sup>                     | )                                     |                                                   |                                 |
|            | 1 = Starts 16-bit Tim                                | ery                                   |                                                   |                                 |
|            | 0 = Stops 16-bit Tim                                 | ery                                   |                                                   |                                 |
| bit 14     | Unimplemented: Re                                    | ad as '0'                             |                                                   |                                 |
| bit 13     | TSIDL: Stop in Idle N                                | lode bit <sup>(1)</sup>               |                                                   |                                 |
|            | 1 = Discontinue mod                                  | ule operation whe                     | n device enters Idle mode                         |                                 |
|            | 0 = Continue module                                  | operation in Idle                     | mode                                              |                                 |
| bit 12-7   | Unimplemented: Re                                    | ad as '0'                             |                                                   |                                 |
| bit 6      | TGATE: Timery Gate                                   | d Time Accumula                       | tion Enable bit <sup>(1)</sup>                    |                                 |
|            | When TCS = 1:                                        |                                       |                                                   |                                 |
|            | This bit is ignored.                                 |                                       |                                                   |                                 |
|            | <u>When TCS = 0:</u>                                 |                                       |                                                   |                                 |
|            | $\perp$ = Gated time accu                            | mulation enabled                      |                                                   |                                 |
| hit 5_1    |                                                      |                                       | cale Select hits(1)                               |                                 |
| DIL 3-4    | 11 = 1.256                                           |                                       |                                                   |                                 |
|            | 10 = 1:64                                            |                                       |                                                   |                                 |
|            | 01 = 1:8                                             |                                       |                                                   |                                 |
|            | 00 = 1:1                                             |                                       |                                                   |                                 |
| bit 3-2    | Unimplemented: Re                                    | ad as '0'                             |                                                   |                                 |
| bit 1      | TCS: Timery Clock S                                  | ource Select bit <sup>(1,</sup>       | 2)                                                |                                 |
|            | 1 = External clock fr                                | om pin TyCK (on t                     | he rising edge)                                   |                                 |
|            | 0 = Internal clock (F                                | osc/2)                                |                                                   |                                 |
| bit 0      | Unimplemented: Re                                    | ad as '0'                             |                                                   |                                 |
| Note 1:    | When 32-bit operation is operation; all timer functi | enabled (T2CON∙<br>ons are set throug | <3> or T4CON<3> = 1), these<br>h T2CON and T4CON. | e bits have no effect on Timery |
| 2:         | If TCS = 1, RPINRx (Tx                               | CK) must be config                    | gured to an available RPn pir                     | a. See Section 10.4 "Peripheral |

- **Pin Select**" for more information.
- **3:** Changing the value of TyCON while the timer is running (TON = 1) causes the timer prescale counter to reset and is not recommended.

# 14.0 OUTPUT COMPARE WITH DEDICATED TIMERS

| Note: | This data sheet summarizes the features    |
|-------|--------------------------------------------|
|       | of this group of PIC24F devices. It is not |
|       | intended to be a comprehensive reference   |
|       | source. For more information, refer to the |
|       | "PIC24F Family Reference Manual",          |
|       | Section 35. "Output Compare with           |
|       | Dedicated Timers" (DS39723).               |

Devices in the PIC24FJ256GB110 family all feature 9 independent output compare modules. Each of these modules offers a wide range of configuration and operating options for generating pulse trains on internal device events, and can produce pulse-width modulated waveforms for driving power applications.

Key features of the output compare module include:

- Hardware-configurable for 32-bit operation in all modes by cascading two adjacent modules
- Synchronous and Trigger modes of output compare operation, with up to 30 user-selectable trigger/sync sources available
- Two separate period registers (a main register, OCxR, and a secondary register, OCxRS) for greater flexibility in generating pulses of varying widths
- Configurable for single-pulse or continuous pulse generation on an output event, or continuous PWM waveform generation
- Up to 6 clock sources available for each module, driving a separate internal 16-bit counter

### 14.1 General Operating Modes

#### 14.1.1 SYNCHRONOUS AND TRIGGER MODES

By default, the output compare module operates in a free-running mode. The internal 16-bit counter, OCxTMR, runs counts up continuously, wrapping around from FFFFh to 0000h on each overflow, with its period synchronized to the selected external clock source. Compare or PWM events are generated each time a match between the internal counter and one of the period registers occurs.

In Synchronous mode, the module begins performing its compare or PWM operation as soon as its selected clock source is enabled. Whenever an event occurs on the selected sync source, the module's internal counter is reset. In Trigger mode, the module waits for a sync event from another internal module to occur before allowing the counter to run.

Free-running mode is selected by default, or any time that the SYNCSEL bits (OCxCON2<4:0>) are set to '00000'. Synchronous or Trigger modes are selected any time the SYNCSEL bits are set to any value except '00000'. The OCTRIG bit (OCxCON2<7>) selects either Synchronous or Trigger mode; setting the bit selects Trigger mode operation. In both modes, the SYNCSEL bits determine the sync/trigger source.

### 14.1.2 CASCADED (32-BIT) MODE

By default, each module operates independently with its own set of 16-bit timer and duty cycle registers. To increase resolution, adjacent even and odd modules can be configured to function as a single 32-bit module. (For example, modules 1 and 2 are paired, as are modules 3 and 4, and so on.) The odd numbered module (OCx) provides the Least Significant 16 bits of the 32-bit register pairs, and the even module (OCy) provides the Most Significant 16 bits. Wraparounds of the OCx registers cause an increment of their corresponding OCy registers.

Cascaded operation is configured in hardware by setting the OC32 bits (OCxCON2<8>) for both modules.

| REGISTER 18-7: | U1CON: USB CONTROL REGISTER (DEVICE MODE) |
|----------------|-------------------------------------------|
|                |                                           |

|        |          |        |     | •      | ,      |        |       |
|--------|----------|--------|-----|--------|--------|--------|-------|
| U-0    | U-0      | U-0    | U-0 | U-0    | U-0    | U-0    | U-0   |
| —      | _        | —      | —   | —      | —      | -      | —     |
| bit 15 |          |        |     |        |        |        | bit 8 |
|        |          |        |     |        |        |        |       |
| U-0    | R-x, HSC | R/W-0  | U-0 | R/W-0  | R/W-0  | R/W-0  | R/W-0 |
| —      | SE0      | PKTDIS | —   | HOSTEN | RESUME | PPBRST | USBEN |
| bit 7  |          |        |     |        |        |        | bit 0 |

| Legend:           | U = Unimplemented bit, read as '0' |                                           |                    |  |  |
|-------------------|------------------------------------|-------------------------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit                   | bit HSC = Hardware Settable/Clearable bit |                    |  |  |
| -n = Value at POR | '1' = Bit is set                   | '0' = Bit is cleared                      | x = Bit is unknown |  |  |

| bit 15-7 | Unimplemented: Read as '0'                                                                                                                                                                             |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6    | SE0: Live Single-Ended Zero Flag bit                                                                                                                                                                   |
|          | <ul> <li>1 = Single-ended zero active on the USB bus</li> <li>0 = No single-ended zero detected</li> </ul>                                                                                             |
| bit 5    | PKTDIS: Packet Transfer Disable bit                                                                                                                                                                    |
|          | <ul> <li>1 = SIE token and packet processing disabled; automatically set when a SETUP token is received</li> <li>0 = SIE token and packet processing enabled</li> </ul>                                |
| bit 4    | Unimplemented: Read as '0'                                                                                                                                                                             |
| bit 3    | HOSTEN: Host Mode Enable bit                                                                                                                                                                           |
|          | <ul> <li>1 = USB host capability enabled; pull-downs on D+ and D- are activated in hardware</li> <li>0 = USB host capability disabled</li> </ul>                                                       |
| bit 2    | RESUME: Resume Signaling Enable bit                                                                                                                                                                    |
|          | <ul><li>1 = Resume signaling activated</li><li>0 = Resume signaling disabled</li></ul>                                                                                                                 |
| bit 1    | PPBRST: Ping-Pong Buffers Reset bit                                                                                                                                                                    |
|          | <ol> <li>Reset all Ping-Pong Buffer Pointers to the EVEN BD banks</li> <li>Ping-Pong Buffer Pointers not reset</li> </ol>                                                                              |
| bit 0    | USBEN: USB Module Enable bit                                                                                                                                                                           |
|          | <ul> <li>1 = USB module and supporting circuitry enabled (device attached); D+ pull-up is activated in hardware</li> <li>0 = USB module and supporting circuitry disabled (device detached)</li> </ul> |
|          |                                                                                                                                                                                                        |

# REGISTER 18-18: U1IE: USB INTERRUPT ENABLE REGISTER (ALL USB MODES)

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| —      | —   | —   | —   | —   | —   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0   | R/W-0                   | R/W-0    | R/W-0  | R/W-0 | R/W-0 | R/W-0  | R/W-0    |
|---------|-------------------------|----------|--------|-------|-------|--------|----------|
| STALLIE | ATTACHIE <sup>(1)</sup> | RESUMEIE | IDLEIE | TRNIE | SOFIE | UERRIE | URSTIE   |
|         |                         |          |        |       |       |        | DETACHIE |
| bit 7   |                         |          |        |       |       |        |          |

| Legend:                           |                              |                               |                                        |                                |  |  |
|-----------------------------------|------------------------------|-------------------------------|----------------------------------------|--------------------------------|--|--|
| R = Readable bit W = Writable bit |                              |                               | U = Unimplemented bit, read as '0'     |                                |  |  |
| -n = Value a                      | at POR                       | '1' = Bit is set              | '0' = Bit is cleared                   | x = Bit is unknown             |  |  |
|                                   |                              |                               |                                        |                                |  |  |
| bit 15-8                          | Unimple                      | mented: Read as '0'           |                                        |                                |  |  |
| bit 7                             | STALLIE                      | : STALL Handshake Interrup    | ot Enable bit                          |                                |  |  |
|                                   | 1 = Inter<br>0 = Inter       | rupt enabled<br>rupt disabled |                                        |                                |  |  |
| bit 6                             | ATTACH                       | E: Peripheral Attach Interru  | ot bit (Host mode only) <sup>(1)</sup> |                                |  |  |
|                                   | 1 = Inter                    | rupt enabled                  |                                        |                                |  |  |
|                                   | 0 = Inter                    | rupt disabled                 |                                        |                                |  |  |
| bit 5                             | RESUME                       | IE: Resume Interrupt bit      |                                        |                                |  |  |
|                                   | 1 = Inter                    | rupt enabled                  |                                        |                                |  |  |
| <b>bit</b> 4                      |                              | rupt disabled                 |                                        |                                |  |  |
| DIT 4                             | 1 = Intor                    |                               |                                        |                                |  |  |
|                                   | 1 = 1  Inter<br>0 = 1  Inter | rupt enabled                  |                                        |                                |  |  |
| bit 3                             | TRNIE: T                     | oken Processing Complete      | nterrupt bit                           |                                |  |  |
|                                   | 1 = Inter                    | rupt enabled                  |                                        |                                |  |  |
|                                   | 0 = Inter                    | rupt disabled                 |                                        |                                |  |  |
| bit 2                             | SOFIE: S                     | Start-of-Frame Token Interrup | ot bit                                 |                                |  |  |
|                                   | 1 = Inter                    | rupt enabled                  |                                        |                                |  |  |
|                                   | 0 = Inter                    | rupt disabled                 |                                        |                                |  |  |
| bit 1                             | UERRIE:                      | USB Error Condition Interru   | pt bit                                 |                                |  |  |
|                                   | 1 = Inter                    | rupt enabled                  |                                        |                                |  |  |
| 1.11.0                            |                              |                               |                                        |                                |  |  |
| DIT U                             | Enable bi                    | t                             | Interrupt (Device mode) or U           | SB Detach Interrupt (Host mode |  |  |
|                                   | 1 = Inter                    | rupt enabled                  |                                        |                                |  |  |
|                                   | 0 = Inter                    | rupt disabled                 |                                        |                                |  |  |
| Note 1:                           | Unimplement                  | ed in Device mode, read as    | '0'.                                   |                                |  |  |

# 21.3 Registers

There are four registers used to control programmable CRC operation:

- CRCCON
- CRCXOR
- CRCDAT
- CRCWDAT

### REGISTER 21-1: CRCCON: CRC CONTROL REGISTER

| U-0          | U-0 | R/W-0 | R-0    | R-0    | R-0    | R-0    | R-0    |
|--------------|-----|-------|--------|--------|--------|--------|--------|
| —            | —   | CSIDL | VWORD4 | VWORD3 | VWORD2 | VWORD1 | VWORD0 |
| bit 15 bit 8 |     |       |        |        |        |        |        |

| R-0    | R-1    | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------|--------|-----|-------|-------|-------|-------|-------|
| CRCFUL | CRCMPT | —   | CRCGO | PLEN3 | PLEN2 | PLEN1 | PLEN0 |
| bit 7  |        |     |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | 1 as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-14 | Unimplemented: Read as '0'                                                                                                            |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------|
| bit 13    | CSIDL: CRC Stop in Idle Mode bit                                                                                                      |
|           | <ul> <li>1 = Discontinue module operation when device enters Idle mode</li> <li>0 = Continue module operation in Idle mode</li> </ul> |
| bit 12-8  | VWORD<4:0>: Pointer Value bits                                                                                                        |
|           | Indicates the number of valid words in the FIFO. Has a maximum value of 8 when PLEN<3:0> > 7, or 16 when PLEN<3:0> $\leq$ 7.          |
| bit 7     | CRCFUL: FIFO Full bit                                                                                                                 |
|           | 1 = FIFO is full<br>0 = FIFO is not full                                                                                              |
| bit 6     | CRCMPT: FIFO Empty Bit                                                                                                                |
|           | <ul><li>1 = FIFO is empty</li><li>0 = FIFO is not empty</li></ul>                                                                     |
| bit 5     | Unimplemented: Read as '0'                                                                                                            |
| bit 4     | CRCGO: Start CRC bit                                                                                                                  |
|           | 1 = Start CRC serial shifter                                                                                                          |
|           | 0 = CRC serial shifter turned off                                                                                                     |
| bit 3-0   | PLEN<3:0>: Polynomial Length bits                                                                                                     |
|           | Denotes the length of the polynomial to be generated minus 1.                                                                         |

# 24.0 COMPARATOR VOLTAGE REFERENCE

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the "PIC24F Family Reference Manual", "Section 20. Comparator Voltage Reference Module" (DS39709).

### 24.1 Configuring the Comparator Voltage Reference

The voltage reference module is controlled through the CVRCON register (Register 24-1). The comparator voltage reference provides two ranges of output

voltage, each with 16 distinct levels. The range to be used is selected by the CVRR bit (CVRCON<5>). The primary difference between the ranges is the size of the steps selected by the CVREF Selection bits (CVR<3:0>), with one range offering finer resolution.

The comparator reference supply voltage can come from either VDD and VSS, or the external VREF+ and VREF-. The voltage source is selected by the CVRSS bit (CVRCON<4>).

The settling time of the comparator voltage reference must be considered when changing the CVREF output.



### FIGURE 24-1: COMPARATOR VOLTAGE REFERENCE BLOCK DIAGRAM

# 27.7 MPLAB SIM Software Simulator

The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC<sup>®</sup> DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

### 27.8 MPLAB REAL ICE In-Circuit Emulator System

MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs PIC<sup>®</sup> Flash MCUs and dsPIC<sup>®</sup> Flash DSCs with the easy-to-use, powerful graphical user interface of the MPLAB Integrated Development Environment (IDE), included with each kit.

The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with incircuit debugger systems (RJ11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

The emulator is field upgradable through future firmware downloads in MPLAB IDE. In upcoming releases of MPLAB IDE, new devices will be supported, and new features will be added. MPLAB REAL ICE offers significant advantages over competitive emulators including low-cost, full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, a ruggedized probe interface and long (up to three meters) interconnection cables.

### 27.9 MPLAB ICD 3 In-Circuit Debugger System

MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost effective high-speed hardware debugger/programmer for Microchip Flash Digital Signal Controller (DSC) and microcontroller (MCU) devices. It debugs and programs PIC<sup>®</sup> Flash microcontrollers and dsPIC<sup>®</sup> DSCs with the powerful, yet easyto-use graphical user interface of MPLAB Integrated Development Environment (IDE).

The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers.

### 27.10 PICkit 3 In-Circuit Debugger/ Programmer and PICkit 3 Debug Express

The MPLAB PICkit 3 allows debugging and programming of PIC<sup>®</sup> and dsPIC<sup>®</sup> Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB Integrated Development Environment (IDE). The MPLAB PICkit 3 is connected to the design engineer's PC using a full speed USB interface and can be connected to the target via an Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the reset line to implement in-circuit debugging and In-Circuit Serial Programming<sup>™</sup>.

The PICkit 3 Debug Express include the PICkit 3, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software.

| Assembly<br>Mnemonic |         | Assembly Syntax | Description                                 | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|----------------------|---------|-----------------|---------------------------------------------|---------------|----------------|--------------------------|
| BTSS                 | BTSS    | f,#bit4         | Bit Test f, Skip if Set                     | 1             | 1<br>(2 or 3)  | None                     |
|                      | BTSS    | Ws,#bit4        | Bit Test Ws, Skip if Set                    | 1             | 1<br>(2 or 3)  | None                     |
| BTST                 | BTST    | f,#bit4         | Bit Test f                                  | 1             | 1              | Z                        |
|                      | BTST.C  | Ws,#bit4        | Bit Test Ws to C                            | 1             | 1              | С                        |
|                      | BTST.Z  | Ws,#bit4        | Bit Test Ws to Z                            | 1             | 1              | Z                        |
|                      | BTST.C  | Ws,Wb           | Bit Test Ws <wb> to C</wb>                  | 1             | 1              | С                        |
|                      | BTST.Z  | Ws,Wb           | Bit Test Ws <wb> to Z</wb>                  | 1             | 1              | Z                        |
| BTSTS                | BTSTS   | f,#bit4         | Bit Test then Set f                         | 1             | 1              | Z                        |
|                      | BTSTS.C | Ws,#bit4        | Bit Test Ws to C, then Set                  | 1             | 1              | С                        |
|                      | BTSTS.Z | Ws,#bit4        | Bit Test Ws to Z, then Set                  | 1             | 1              | Z                        |
| CALL                 | CALL    | lit23           | Call Subroutine                             | 2             | 2              | None                     |
|                      | CALL    | Wn              | Call Indirect Subroutine                    | 1             | 2              | None                     |
| CLR                  | CLR     | f               | f = 0x0000                                  | 1             | 1              | None                     |
|                      | CLR     | WREG            | WREG = 0x0000                               | 1             | 1              | None                     |
|                      | CLR     | Ws              | Ws = 0x0000                                 | 1             | 1              | None                     |
| CLRWDT               | CLRWDT  |                 | Clear Watchdog Timer                        | 1             | 1              | WDTO, Sleep              |
| COM                  | COM     | f               | f = f                                       | 1             | 1              | N, Z                     |
|                      | СОМ     | f,WREG          | WREG = f                                    | 1             | 1              | N. Z                     |
|                      | COM     | Ws.Wd           | $Wd = \overline{Ws}$                        | 1             | 1              | N 7                      |
| CP                   | CP      | f               | Compare f with WREG                         | 1             | 1              | C DC N OV Z              |
| 61                   | CP      |                 | Compare Wb with lit5                        | 1             | 1              | C DC N OV Z              |
|                      | CP      | Wb Wg           | Compare Wb with Ws (Wb $-$ Ws)              | 1             | 1              | C DC N OV Z              |
| CDU                  | CPO     | f               | Compare f with 0x0000                       | 1             | 1              | C DC N OV Z              |
| 61.0                 | CPO     | ±<br>We         | Compare Ws with 0x0000                      | 1             | 1              | C DC N OV Z              |
| CPB                  | CPB     | f               | Compare f with WREG with Borrow             | 1             | 1              | C DC N OV Z              |
| 61.5                 | CPB     |                 | Compare Wb with lit5 with Borrow            | 1             | 1              | C DC N OV Z              |
|                      | CPB     | Wb Wg           | Compare Wb with Ws with Borrow              | 1             | 1              | C DC N OV Z              |
|                      |         |                 | (Wb - Ws - C)                               |               |                | 0, 00, 11, 01, 2         |
| CPSEQ                | CPSEQ   | Wb,Wn           | Compare wb with wh, Skip if =               | 1             | 1<br>(2 or 3)  | None                     |
| CPSGT                | CPSGT   | Wb,Wn           | Compare Wb with Wn, Skip if >               | 1             | 1<br>(2 or 3)  | None                     |
| CPSLT                | CPSLT   | Wb,Wn           | Compare Wb with Wn, Skip if <               | 1             | 1<br>(2 or 3)  | None                     |
| CPSNE                | CPSNE   | Wb,Wn           | Compare Wb with Wn, Skip if ≠               | 1             | 1<br>(2 or 3)  | None                     |
| DAW                  | DAW.b   | Wn              | Wn = Decimal Adjust Wn                      | 1             | 1              | С                        |
| DEC                  | DEC     | f               | f = f -1                                    | 1             | 1              | C, DC, N, OV, Z          |
|                      | DEC     | f,WREG          | WREG = f –1                                 | 1             | 1              | C, DC, N, OV, Z          |
|                      | DEC     | Ws,Wd           | Wd = Ws - 1                                 | 1             | 1              | C, DC, N, OV, Z          |
| DEC2                 | DEC2    | f               | f = f - 2                                   | 1             | 1              | C, DC, N, OV, Z          |
|                      | DEC2    | f,WREG          | WREG = f – 2                                | 1             | 1              | C, DC, N, OV, Z          |
|                      | DEC2    | Ws,Wd           | Wd = Ws - 2                                 | 1             | 1              | C, DC, N, OV, Z          |
| DISI                 | DISI    | #lit14          | Disable Interrupts for k Instruction Cycles | 1             | 1              | None                     |
| DIV                  | DIV.SW  | Wm,Wn           | Signed 16/16-bit Integer Divide             | 1             | 18             | N, Z, C, OV              |
|                      | DIV.SD  | Wm,Wn           | Signed 32/16-bit Integer Divide             | 1             | 18             | N, Z, C, OV              |
|                      | DIV.UW  | Wm,Wn           | Unsigned 16/16-bit Integer Divide           | 1             | 18             | N, Z, C, OV              |
|                      | DIV.UD  | Wm,Wn           | Unsigned 32/16-bit Integer Divide           | 1             | 18             | N, Z, C, OV              |
| EXCH                 | EXCH    | Wns,Wnd         | Swap Wns with Wnd                           | 1             | 1              | None                     |
| FF1L                 | FF1L    | Ws,Wnd          | Find First One from Left (MSb) Side         | 1             | 1              | с                        |
| FF1R                 | FF1R    | Ws,Wnd          | Find First One from Right (LSb) Side        | 1             | 1              | С                        |

### TABLE 28-2: INSTRUCTION SET OVERVIEW (CONTINUED)

#### TABLE 29-4: DC CHARACTERISTICS: OPERATING CURRENT (IDD)

| DC CHARACTERISTICS |                           |     | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |            |                                            |        |  |
|--------------------|---------------------------|-----|------------------------------------------------------|------------|--------------------------------------------|--------|--|
| Parameter<br>No.   | Typical <sup>(1)</sup>    | Мах | Units                                                | Conditions |                                            |        |  |
| Operating Cur      | rent (IDD) <sup>(2)</sup> |     |                                                      |            |                                            |        |  |
| DC20               | 0.83                      | 1.2 | mA                                                   | -40°C      |                                            |        |  |
| DC20a              | 0.83                      | 1.2 | mA                                                   | +25°C      | 2.0V <sup>(3)</sup>                        |        |  |
| DC20b              | 0.83                      | 1.2 | mA                                                   | +85°C      |                                            |        |  |
| DC20d              | 1.1                       | 1.7 | mA                                                   | -40°C      |                                            |        |  |
| DC20e              | 1.1                       | 1.7 | mA                                                   | +25°C      | 3.3√ <sup>(4)</sup>                        |        |  |
| DC20f              | 1.1                       | 1.7 | mA                                                   | +85°C      |                                            |        |  |
| DC23               | 3.3                       | 4.5 | mA                                                   | -40°C      |                                            |        |  |
| DC23a              | 3.3                       | 4.5 | mA                                                   | +25°C      | 2.0∨ <sup>(3)</sup><br>3.3∨ <sup>(4)</sup> | 4 MIPS |  |
| DC23b              | 3.3                       | 4.5 | mA                                                   | +85°C      |                                            |        |  |
| DC23d              | 4.3                       | 6   | mA                                                   | -40°C      |                                            |        |  |
| DC23e              | 4.3                       | 6   | mA                                                   | +25°C      |                                            |        |  |
| DC23f              | 4.3                       | 6   | mA                                                   | +85°C      |                                            |        |  |
| DC24               | 18.2                      | 24  | mA                                                   | -40°C      |                                            |        |  |
| DC24a              | 18.2                      | 24  | mA                                                   | +25°C      | 2.5V <sup>(3)</sup>                        |        |  |
| DC24b              | 18.2                      | 24  | mA                                                   | +85°C      |                                            |        |  |
| DC24d              | 18.2                      | 24  | mA                                                   | -40°C      |                                            |        |  |
| DC24e              | 18.2                      | 24  | mA                                                   | +25°C      | 3.3∨ <sup>(4)</sup>                        |        |  |
| DC24f              | 18.2                      | 24  | mA                                                   | +85°C      |                                            |        |  |
| DC31               | 15.0                      | 54  | μΑ                                                   | -40°C      |                                            |        |  |
| DC31a              | 15.0                      | 54  | μA                                                   | +25°C      | 2.0V <sup>(3)</sup>                        |        |  |
| DC31b              | 20.0                      | 69  | μA                                                   | +85°C      |                                            |        |  |
| DC31d              | 57.0                      | 96  | μΑ                                                   | -40°C      |                                            |        |  |
| DC31e              | 57.0                      | 96  | μA                                                   | +25°C      | 3.3√ <sup>(4)</sup>                        |        |  |
| DC31f              | 95.0                      | 145 | μA                                                   | +85°C      |                                            |        |  |

**Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDD measurements are as follows: OSCI driven with external square wave from rail to rail. All I/O pins are configured as inputs and pulled to VDD. MCLR = VDD; WDT and FSCM are disabled. CPU, SRAM, program memory and data memory are operational. No peripheral modules are operating and all of the Peripheral Module Disable (PMD) bits are set.

- 3: On-chip voltage regulator disabled (ENVREG tied to Vss).
- 4: On-chip voltage regulator enabled (ENVREG tied to VDD). Low-Voltage Detect (LVD) and Brown-out Detect (BOD) are enabled.

# U

| UART                                                   |  |
|--------------------------------------------------------|--|
| Baud Rate Generator (BRG)200                           |  |
| Operation of UxCTS and UxRTS Pins                      |  |
| Receiving                                              |  |
| Transmitting                                           |  |
| 8-Bit Data Mode 201                                    |  |
| 9-Bit Data Mode201                                     |  |
| Break and Sync Sequence                                |  |
| Universal Asynchronous Receiver Transmitter. See UART. |  |
| Universal Serial Bus                                   |  |
| Buffer Descriptors                                     |  |
| Assignment in Different Buffering Modes                |  |
| Interrupts                                             |  |
| and USB Transactions217                                |  |
| Universal Serial Bus. See USB OTG.                     |  |
| USB On-The-Go (OTG)12                                  |  |
| USBOTG                                                 |  |
| Buffer Descriptors and BDT212                          |  |
| Device Mode Operation                                  |  |
| DMA Interface                                          |  |
| Hardware Configuration                                 |  |
| Device Mode                                            |  |
| External Interface211                                  |  |
| Host and OTG Modes210                                  |  |
| Transceiver Power Requirements                         |  |
| VBUS Voltage Generation                                |  |
| Host Mode Operation                                    |  |
| Interrupts                                             |  |
| OTG Operation220                                       |  |
| Registers                                              |  |
| VBUS Voltage Generation211                             |  |

#### V

| VDDCORE/VCAP Pin            | 293   |
|-----------------------------|-------|
| Voltage Regulator (On-Chip) | . 293 |
| and BOR                     | . 294 |
| Standby Mode                | . 294 |
| Tracking Mode               | 293   |
| w                           |       |
| Watchdog Timer (WDT)        | . 294 |
| Control Register            | 295   |
| Windowed Operation          | 295   |
| WWW Address                 | . 348 |
| WWW, On-Line Support        | 9     |