

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Active                                                                        |
|----------------------------|-------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                           |
| Core Size                  | 16-Bit                                                                        |
| Speed                      | 32MHz                                                                         |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART, USB OTG                                    |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                    |
| Number of I/O              | 83                                                                            |
| Program Memory Size        | 64KB (22K x 24)                                                               |
| Program Memory Type        | FLASH                                                                         |
| EEPROM Size                | -                                                                             |
| RAM Size                   | 16K x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                                     |
| Data Converters            | A/D 16x10b                                                                    |
| Oscillator Type            | Internal                                                                      |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 100-TQFP                                                                      |
| Supplier Device Package    | 100-TQFP (12x12)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24fj64gb110-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3.2 CPU Control Registers

## REGISTER 3-1: SR: ALU STATUS REGISTER

| U-0                 | U-0                                | U-0                                  | U-0                            | U-0                                | U-0                         | U-0               | R/W-0           |
|---------------------|------------------------------------|--------------------------------------|--------------------------------|------------------------------------|-----------------------------|-------------------|-----------------|
|                     | _                                  | _                                    |                                | _                                  |                             | _                 | DC              |
| bit 15              |                                    | I I                                  |                                |                                    |                             |                   | bit 8           |
|                     |                                    |                                      |                                |                                    |                             |                   |                 |
| R/W-0 <sup>(</sup>  | <sup>1)</sup> R/W-0 <sup>(1)</sup> | R/W-0 <sup>(1)</sup>                 | R-0                            | R/W-0                              | R/W-0                       | R/W-0             | R/W-0           |
| IPL2 <sup>(2)</sup> | ) IPL1 <sup>(2)</sup>              | IPL0 <sup>(2)</sup>                  | RA                             | N                                  | OV                          | Z                 | С               |
| bit 7               | ·                                  |                                      |                                |                                    |                             | •                 | bit 0           |
|                     |                                    |                                      |                                |                                    |                             |                   |                 |
| Legend:             |                                    |                                      |                                |                                    |                             |                   |                 |
| R = Read            | able bit                           | W = Writable b                       | it                             | U = Unimplem                       | nented bit, reac            | l as '0'          |                 |
| -n = Value          | e at POR                           | '1' = Bit is set                     |                                | '0' = Bit is clea                  | ared                        | x = Bit is unkr   | nown            |
|                     |                                    |                                      |                                |                                    |                             |                   |                 |
| bit 15-9            | Unimplemen                         | ted: Read as '0                      | 3                              |                                    |                             |                   |                 |
| bit 8               | DC: ALU Hal                        | f Carry/Borrow b                     | it                             |                                    |                             |                   |                 |
|                     | 1 = A carry c                      | out from the 4th lo<br>sult occurred | ow-order bit (fo               | or byte-sized da                   | ata) or 8th low-            | order bit (for wo | ord-sized data) |
|                     | 0 = No carry                       | out from the 4th                     | or 8th low-or                  | der bit of the re                  | sult has occurr             | ed                |                 |
| bit 7-5             | IPL<2:0>: CF                       | PU Interrupt Prio                    | rity Level Stat                | us bits <sup>(1,2)</sup>           |                             |                   |                 |
|                     | 111 <b>= CPU ir</b>                | nterrupt priority le                 | evel is 7 (15);                | user interrupts                    | disabled                    |                   |                 |
|                     | 110 = CPU ir                       | nterrupt priority le                 | evel is 6 (14)                 |                                    |                             |                   |                 |
|                     | 101 = CPU ir<br>100 = CPU ir       | nterrupt priority L                  | evel is 5 (13)                 |                                    |                             |                   |                 |
|                     | 011 = CPU ir                       | nterrupt priority le                 | evel is 3 (11)                 |                                    |                             |                   |                 |
|                     | 010 = CPU ir                       | nterrupt priority le                 | evel is 2 (10)                 |                                    |                             |                   |                 |
|                     | 001 = CPU ir                       | nterrupt priority le                 | evel is 1 (9)<br>evel is 0 (8) |                                    |                             |                   |                 |
| bit 4               | RA: REPEAT                         | Loop Active bit                      |                                |                                    |                             |                   |                 |
| 2.1                 | 1 = REPEAT                         | oop in progress                      |                                |                                    |                             |                   |                 |
|                     | 0 = REPEAT                         | oop not in progre                    | ess                            |                                    |                             |                   |                 |
| bit 3               | N: ALU Nega                        | tive bit                             |                                |                                    |                             |                   |                 |
|                     | 1 = Result wa                      | as negative                          | (                              |                                    |                             |                   |                 |
| hit 2               | 0 = Result was                     | as non-negative                      | (zero or positi                | ve)                                |                             |                   |                 |
| DIL Z               | 1 = Overflow                       | occurred for sig                     | ned (2's comp                  | lement) arithm                     | etic in this arith          | metic operation   | n               |
|                     | 0 = No overfl                      | ow has occurred                      |                                |                                    |                             |                   | •               |
| bit 1               | Z: ALU Zero                        | bit                                  |                                |                                    |                             |                   |                 |
|                     | 1 = An opera                       | tion which effect                    | s the Z bit has                | s set it at some                   | time in the pas             | ŧ                 |                 |
|                     | 0 = The most                       | recent operation                     | n which effect                 | s the Z bit has                    | cleared it (i.e.,           | a non-zero resi   | ult)            |
| bit 0               | C: ALU Carry                       | //Borrow bit                         | Significant bit                | t of the result o                  | courrod                     |                   |                 |
|                     | 0 = No carry 0                     | out from the Most                    | st Significant b               | bit of the result                  | occurred                    |                   |                 |
| Nate 4              |                                    |                                      |                                |                                    | F > 1 = 1                   |                   |                 |
| NOTE 1:<br>2.       | The IPL Status D                   | its are read-only                    | when NSIDIS                    | 5 (11N I GUNT <1<br>PL 3 hit (COPC | 0~) = ⊥.<br>'ON<3>) to form | n the CPI Linto   | rrupt Priority  |
| ۷.                  | Level (IPL). The                   | value in parenthe                    | eses indicates                 | the IPL when                       | IPL3 = 1.                   |                   | nupti nonty     |

## 4.2.2 DATA MEMORY ORGANIZATION AND ALIGNMENT

To maintain backward compatibility with  $PIC^{\circledast}$  devices and improve data space memory usage efficiency, the PIC24F instruction set supports both word and byte operations. As a consequence of byte accessibility, all Effective Address calculations are internally scaled to step through word-aligned memory. For example, the core recognizes that Post-Modified Register Indirect Addressing mode [Ws++] will result in a value of Ws + 1 for byte operations and Ws + 2 for word operations.

Data byte reads will read the complete word which contains the byte, using the LSb of any EA to determine which byte to select. The selected byte is placed onto the LSB of the data path. That is, data memory and registers are organized as two parallel, byte-wide entities with shared (word) address decode but separate write lines. Data byte writes only write to the corresponding side of the array or register which matches the byte address.

All word accesses must be aligned to an even address. Misaligned word data fetches are not supported, so care must be taken when mixing byte and word operations, or translating from 8-bit MCU code. If a misaligned read or write is attempted, an address error trap will be generated. If the error occurred on a read, the instruction underway is completed; if it occurred on a write, the instruction will be executed but the write will not occur. In either case, a trap is then executed, allowing the system and/or user to examine the machine state prior to execution of the address Fault.

All byte loads into any W register are loaded into the Least Significant Byte. The Most Significant Byte is not modified.

A sign-extend instruction (SE) is provided to allow users to translate 8-bit signed data to 16-bit signed values. Alternatively, for 16-bit unsigned data, users can clear the MSB of any W register by executing a zero-extend (ZE) instruction on the appropriate address.

Although most instructions are capable of operating on word or byte data sizes, it should be noted that some instructions operate only on words.

## 4.2.3 NEAR DATA SPACE

The 8-Kbyte area between 0000h and 1FFFh is referred to as the near data space. Locations in this space are directly addressable via a 13-bit absolute address field within all memory direct instructions. The remainder of the data space is addressable indirectly. Additionally, the whole data space is addressable using MOV instructions, which support Memory Direct Addressing with a 16-bit address field.

## 4.2.4 SFR SPACE

The first 2 Kbytes of the near data space, from 0000h to 07FFh, are primarily occupied with Special Function Registers (SFRs). These are used by the PIC24F core and peripheral modules for controlling the operation of the device.

SFRs are distributed among the modules that they control and are generally grouped together by module. Much of the SFR space contains unused addresses; these are read as '0'. A diagram of the SFR space, showing where SFRs are actually implemented, is shown in Table 4-2. Each implemented area indicates a 32-byte region where at least one address is implemented as an SFR. A complete listing of implemented SFRs, including their addresses, is shown in Tables 4-3 through 4-30.

|      | SFR Space Address |          |          |                      |            |    |         |      |      |  |  |  |
|------|-------------------|----------|----------|----------------------|------------|----|---------|------|------|--|--|--|
|      | xx00              | xx20     | xx40     | xx60                 | xx         | 80 | xxA0    | xxC0 | xxE0 |  |  |  |
| 000h |                   | Core     |          | ICN                  | Interrupts |    |         |      |      |  |  |  |
| 100h | Tin               | ners     | (        |                      |            | C  | Compare |      |      |  |  |  |
| 200h | l <sup>2</sup> C™ | UART     | SPI/UART | SPI/I <sup>2</sup> C | S          | PI | UART    | I/   | 0    |  |  |  |
| 300h | A/D               | A/D/CTMU | _        | —                    | -          | _  | —       | _    |      |  |  |  |
| 400h | _                 | _        | _        | —                    |            |    | USB     |      |      |  |  |  |
| 500h | —                 | _        | —        | —                    | -          | _  | —       | —    | _    |  |  |  |
| 600h | PMP               | RTC/Comp | CRC      | —                    | PPS        |    |         | _    |      |  |  |  |
| 700h | —                 | —        | System   | NVM/PMD              | _          |    | —       | —    | _    |  |  |  |

TABLE 4-2:IMPLEMENTED REGIONS OF SFR DATA SPACE

**Legend:** — = No implemented SFRs in this block

| Flag Bit          | Setting Event                                     | Clearing Event          |
|-------------------|---------------------------------------------------|-------------------------|
| TRAPR (RCON<15>)  | Trap Conflict Event                               | POR                     |
| IOPUWR (RCON<14>) | Illegal Opcode or Uninitialized W Register Access | POR                     |
| CM (RCON<9>)      | Configuration Mismatch Reset                      | POR                     |
| EXTR (RCON<7>)    | MCLR Reset                                        | POR                     |
| SWR (RCON<6>)     | RESET Instruction                                 | POR                     |
| WDTO (RCON<4>)    | WDT Time-out                                      | PWRSAV Instruction, POR |
| SLEEP (RCON<3>)   | PWRSAV #SLEEP Instruction                         | POR                     |
| IDLE (RCON<2>)    | PWRSAV #IDLE Instruction                          | POR                     |
| BOR (RCON<1>)     | POR, BOR                                          | —                       |
| POR (RCON<0>)     | POR                                               |                         |

### TABLE 6-1: RESET FLAG BIT OPERATION

Note: All Reset flag bits may be set or cleared by the user software.

## 6.1 Clock Source Selection at Reset

If clock switching is enabled, the system clock source at device Reset is chosen as shown in Table 6-2. If clock switching is disabled, the system clock source is always selected according to the oscillator Configuration bits. Refer to **Section 8.0 "Oscillator Configuration"** for further details.

#### TABLE 6-2: OSCILLATOR SELECTION vs. TYPE OF RESET (CLOCK SWITCHING ENABLED)

| Reset Type | Clock Source Determinant |
|------------|--------------------------|
| POR        | FNOSC Configuration bits |
| BOR        | (CW2<10:8>)              |
| MCLR       | COSC Control bits        |
| WDTO       | (OSCCON<14:12>)          |
| SWR        |                          |

## 6.2 Device Reset Times

The Reset times for various types of device Reset are summarized in Table 6-3. Note that the system Reset signal, SYSRST, is released after the POR and PWRT delay times expire.

The time at which the device actually begins to execute code will also depend on the system oscillator delays, which include the Oscillator Start-up Timer (OST) and the PLL lock time. The OST and PLL lock times occur in parallel with the applicable SYSRST delay times.

The FSCM delay determines the time at which the FSCM begins to monitor the system clock source after the SYSRST signal is released.

| REGISTER 7    | 7-6: IFS1:                                                  | INTERRUPT                                             | FLAG STAT                              | US REGISTE        | R 1              |                 |         |
|---------------|-------------------------------------------------------------|-------------------------------------------------------|----------------------------------------|-------------------|------------------|-----------------|---------|
| R/W-0         | R/W-0                                                       | R/W-0                                                 | R/W-0                                  | R/W-0             | R/W-0            | R/W-0           | U-0     |
| U2TXIF        | U2RXIF                                                      | INT2IF                                                | T5IF                                   | T4IF              | OC4IF            | OC3IF           | _       |
| bit 15        |                                                             |                                                       |                                        |                   |                  |                 | bit 8   |
| DAALO         | DAMA                                                        |                                                       |                                        | <b>D</b> 444 0    | DAMA             |                 | DAMA    |
| R/W-0         | R/W-0                                                       | U-0                                                   | R/W-0                                  | R/W-0             | R/W-0            | R/W-0           | R/W-0   |
|               | IC/IF                                                       | —                                                     | IN I 1IF                               | CNIF              | CMIF             | MI2C1IF         | SI2C1IF |
| DIT /         |                                                             |                                                       |                                        |                   |                  |                 | Dit U   |
| Legend:       |                                                             |                                                       |                                        |                   |                  |                 |         |
| R = Readable  | e bit                                                       | W = Writable                                          | oit                                    | U = Unimplem      | nented bit, read | d as '0'        |         |
| -n = Value at | POR                                                         | '1' = Bit is set                                      |                                        | '0' = Bit is clea | ared             | x = Bit is unkn | own     |
| bit 15        | U2TXIF: UAR<br>1 = Interrupt r<br>0 = Interrupt r           | T2 Transmitter<br>equest has occ<br>equest has not    | Interrupt Flag<br>curred<br>occurred   | Status bit        |                  |                 |         |
| bit 14        | <b>U2RXIF:</b> UAF<br>1 = Interrupt r<br>0 = Interrupt r    | RT2 Receiver In<br>request has occ<br>request has not | terrupt Flag Si<br>curred<br>occurred  | tatus bit         |                  |                 |         |
| bit 13        | <b>INT2IF:</b> Exter<br>1 = Interrupt r<br>0 = Interrupt r  | nal Interrupt 2<br>equest has occ<br>equest has not   | Flag Status bit<br>surred<br>occurred  |                   |                  |                 |         |
| bit 12        | <b>T5IF:</b> Timer5<br>1 = Interrupt r<br>0 = Interrupt r   | Interrupt Flag S<br>equest has occ<br>equest has not  | Status bit<br>curred<br>occurred       |                   |                  |                 |         |
| bit 11        | <b>T4IF:</b> Timer4<br>1 = Interrupt r<br>0 = Interrupt r   | Interrupt Flag S<br>equest has occ<br>equest has not  | Status bit<br>surred<br>occurred       |                   |                  |                 |         |
| bit 10        | <b>OC4IF:</b> Output<br>1 = Interrupt r<br>0 = Interrupt r  | ut Compare Cha<br>equest has occ<br>equest has not    | annel 4 Interru<br>surred<br>occurred  | pt Flag Status t  | Dit              |                 |         |
| bit 9         | <b>OC3IF:</b> Output<br>1 = Interrupt r<br>0 = Interrupt r  | ut Compare Cha<br>request has occ<br>request has not  | annel 3 Interru<br>:urred<br>occurred  | pt Flag Status t  | bit              |                 |         |
| bit 8         | Unimplemen                                                  | ted: Read as 'd                                       | )'                                     |                   |                  |                 |         |
| bit 7         | <b>IC8IF:</b> Input C<br>1 = Interrupt r<br>0 = Interrupt r | Capture Channe<br>request has occ<br>request has not  | el 8 Interrupt F<br>curred<br>occurred | lag Status bit    |                  |                 |         |
| bit 6         | <b>IC7IF:</b> Input C<br>1 = Interrupt r<br>0 = Interrupt r | Capture Channe<br>request has occ<br>request has not  | el 7 Interrupt F<br>curred<br>occurred | lag Status bit    |                  |                 |         |
| bit 5         | Unimplemen                                                  | ted: Read as 'd                                       | )'                                     |                   |                  |                 |         |
| bit 4         | INT1IF: Exter<br>1 = Interrupt r<br>0 = Interrupt r         | nal Interrupt 1<br>equest has occ<br>equest has not   | Flag Status bit<br>curred<br>occurred  |                   |                  |                 |         |
| bit 3         | CNIF: Input C<br>1 = Interrupt r<br>0 = Interrupt r         | hange Notifica<br>equest has occ<br>equest has not    | tion Interrupt F<br>curred<br>occurred | lag Status bit    |                  |                 |         |
| bit 2         | CMIF: Compa<br>1 = Interrupt r<br>0 = Interrupt r           | arator Interrupt<br>equest has occ<br>equest has not  | Flag Status bit<br>curred<br>occurred  |                   |                  |                 |         |
| bit 1         | MI2C1IF: Mas<br>1 = Interrupt r<br>0 = Interrupt r          | ster I2C1 Event<br>equest has occ<br>equest has not   | Interrupt Flag<br>urred<br>occurred    | Status bit        |                  |                 |         |
| bit 0         | <b>SI2C1IF:</b> Slav<br>1 = Interrupt r<br>0 = Interrupt r  | ve I2C1 Event I<br>equest has occ<br>equest has not   | nterrupt Flag S<br>curred<br>occurred  | Status bit        |                  |                 |         |

## REGISTER 7-23: IPC6: INTERRUPT PRIORITY CONTROL REGISTER 6

| U-0           | R/W-1                          | R/W-0                                | R/W-0            | U-0                | R/W-1            | R/W-0           | R/W-0  |
|---------------|--------------------------------|--------------------------------------|------------------|--------------------|------------------|-----------------|--------|
| _             | T4IP2                          | T4IP1                                | T4IP0            |                    | OC4IP2           | OC4IP1          | OC4IP0 |
| bit 15        |                                |                                      |                  |                    | •                |                 | bit 8  |
|               |                                |                                      |                  |                    |                  |                 |        |
| U-0           | R/W-1                          | R/W-0                                | R/W-0            | U-0                | U-0              | U-0             | U-0    |
| —             | OC3IP2                         | OC3IP1                               | OC3IP0           | —                  | —                | —               | —      |
| bit 7         |                                |                                      |                  |                    |                  |                 | bit 0  |
|               |                                |                                      |                  |                    |                  |                 |        |
| Legend:       |                                |                                      |                  |                    |                  |                 |        |
| R = Readabl   | e bit                          | W = Writable                         | bit              | U = Unimplem       | nented bit, read | d as '0'        |        |
| -n = Value at | POR                            | '1' = Bit is set                     |                  | '0' = Bit is clea  | ared             | x = Bit is unkr | nown   |
|               |                                |                                      | - 1              |                    |                  |                 |        |
| bit 15        | Unimplemen                     | ted: Read as                         |                  |                    |                  |                 |        |
| bit 14-12     | 14IP<2:0>:                     | imer4 Interrupt                      | Priority bits    |                    |                  |                 |        |
|               | •                              | pt is priority 7 (                   | nignest priority | (interrupt)        |                  |                 |        |
|               | •                              |                                      |                  |                    |                  |                 |        |
|               | •                              |                                      |                  |                    |                  |                 |        |
|               | 001 = Interru<br>000 = Interru | pt is priority 1<br>pt source is dis | abled            |                    |                  |                 |        |
| bit 11        | Unimplemen                     | ted: Read as '                       | 0'               |                    |                  |                 |        |
| bit 10-8      | OC4IP<2:0>:                    | Output Compa                         | are Channel 4    | Interrupt Priority | / bits           |                 |        |
|               | 111 = Interru                  | pt is priority 7 (                   | highest priority | interrupt)         |                  |                 |        |
|               | •                              |                                      |                  |                    |                  |                 |        |
|               | •                              |                                      |                  |                    |                  |                 |        |
|               | 001 = Interru                  | pt is priority 1                     |                  |                    |                  |                 |        |
|               | 000 = Interru                  | pt source is dis                     | abled            |                    |                  |                 |        |
| bit 7         | Unimplemen                     | ted: Read as '                       | 0'               |                    |                  |                 |        |
| bit 6-4       | OC3IP<2:0>:                    | Output Compa                         | are Channel 3    | Interrupt Priority | / bits           |                 |        |
|               | 111 = Interru                  | pt is priority 7 (                   | highest priority | interrupt)         |                  |                 |        |
|               | •                              |                                      |                  |                    |                  |                 |        |
|               | •                              |                                      |                  |                    |                  |                 |        |
|               | 001 = Interru                  | pt is priority 1                     |                  |                    |                  |                 |        |
|               | 000 = Interru                  | pt source is dis                     | abled            |                    |                  |                 |        |
| bit 3-0       | Unimplemen                     | ted: Read as '                       | 0'               |                    |                  |                 |        |
|               | -                              |                                      |                  |                    |                  |                 |        |

## 9.2.2 IDLE MODE

Idle mode has these features:

- The CPU will stop executing instructions.
- The WDT is automatically cleared.
- The system clock source remains active. By default, all peripheral modules continue to operate normally from the system clock source, but can also be selectively disabled (see Section 9.4 "Selective Peripheral Module Control").
- If the WDT or FSCM is enabled, the LPRC will also remain active.

The device will wake from Idle mode on any of these events:

- Any interrupt that is individually enabled.
- · Any device Reset.
- A WDT time-out.

On wake-up from Idle, the clock is reapplied to the CPU and instruction execution begins immediately, starting with the instruction following the PWRSAV instruction or the first instruction in the ISR.

### 9.2.3 INTERRUPTS COINCIDENT WITH POWER SAVE INSTRUCTIONS

Any interrupt that coincides with the execution of a PWRSAV instruction will be held off until entry into Sleep or Idle mode has completed. The device will then wake-up from Sleep or Idle mode.

## 9.3 Doze Mode

Generally, changing clock speed and invoking one of the power-saving modes are the preferred strategies for reducing power consumption. There may be circumstances, however, where this is not practical. For example, it may be necessary for an application to maintain uninterrupted synchronous communication, even while it is doing nothing else. Reducing system clock speed may introduce communication errors, while using a power-saving mode may stop communications completely.

Doze mode is a simple and effective alternative method to reduce power consumption while the device is still executing code. In this mode, the system clock continues to operate from the same source and at the same speed. Peripheral modules continue to be clocked at the same speed while the CPU clock speed is reduced. Synchronization between the two clock domains is maintained, allowing the peripherals to access the SFRs while the CPU executes code at a slower rate.

Doze mode is enabled by setting the DOZEN bit (CLKDIV<11>). The ratio between peripheral and core clock speed is determined by the DOZE<2:0> bits (CLKDIV<14:12>). There are eight possible configurations, from 1:1 to 1:256, with 1:1 being the default.

It is also possible to use Doze mode to selectively reduce power consumption in event driven applications. This allows clock-sensitive functions, such as synchronous communications, to continue without interruption while the CPU Idles, waiting for something to invoke an interrupt routine. Enabling the automatic return to full-speed CPU operation on interrupts is enabled by setting the ROI bit (CLKDIV<15>). By default, interrupt events have no effect on Doze mode operation.

## 9.4 Selective Peripheral Module Control

Idle and Doze modes allow users to substantially reduce power consumption by slowing or stopping the CPU clock. Even so, peripheral modules still remain clocked, and thus, consume power. There may be cases where the application needs what these modes do not provide: the allocation of power resources to CPU processing with minimal power consumption from the peripherals.

PIC24F devices address this requirement by allowing peripheral modules to be selectively disabled, reducing or eliminating their power consumption. This can be done with two control bits:

- The Peripheral Enable bit, generically named, "XXXEN", located in the module's main control SFR.
- The Peripheral Module Disable (PMD) bit, generically named, "XXXMD", located in one of the PMD Control registers.

Both bits have similar functions in enabling or disabling their associated module. Setting the PMD bit for a module disables all clock sources to that module, reducing its power consumption to an absolute minimum. In this state, the control and status registers associated with the peripheral will also be disabled, so writes to those registers will have no effect and read values will be invalid. Many peripheral modules have a corresponding PMD bit.

In contrast, disabling a module by clearing its XXXEN bit disables its functionality, but leaves its registers available to be read and written to. This reduces power consumption, but not by as much as setting the PMD bit does. Most peripheral modules have an enable bit; exceptions include input capture, output compare and RTCC.

To achieve more selective power savings, peripheral modules can also be selectively disabled when the device enters Idle mode. This is done through the control bit of the generic name format, "XXXIDL". By default, all modules that can operate during Idle mode will do so. Using the disable on Idle feature allows further reduction of power consumption during Idle mode, enhancing power savings for extremely critical power applications.

## 10.3 Input Change Notification

The input change notification function of the I/O ports allows the PIC24FJ256GB110 family of devices to generate interrupt requests to the processor in response to a Change-Of-State (COS) on selected input pins. This feature is capable of detecting input Change-Of-States even in Sleep mode, when the clocks are disabled. Depending on the device pin count, there are up to 81 external inputs that may be selected (enabled) for generating an interrupt request on a Change-Of-State.

Registers, CNEN1 through CNEN6, contain the interrupt enable control bits for each of the CN input pins. Setting any of these bits enables a CN interrupt for the corresponding pins.

Each CN pin has a both a weak pull-up and a weak pull-down connected to it. The pull-ups act as a current source that is connected to the pin, while the pull-downs act as a current sink that is connected to the pin. These eliminate the need for external resistors when push button or keypad devices are connected. The pull-ups and pull-downs are separately enabled using the CNPU1 through CNPU6 registers (for pull-ups) and the CNPD1 through CNPD6 registers (for pull-downs). Each CN pin has individual control bits for its pull-up and pull-down. Setting a control bit enables the weak pull-up or pull-down for the corresponding pin.

When the internal pull-up is selected, the pin pulls up to VDD - 0.7V (typical). Make sure that there is no external pull-up source when the internal pull-ups are enabled, as the voltage difference can cause a current path.

Note: Pull-ups on change notification pins should always be disabled whenever the port pin is configured as a digital output.

## 10.4 Peripheral Pin Select

A major challenge in general purpose devices is providing the largest possible set of peripheral features while minimizing the conflict of features on I/O pins. In an application that needs to use more than one peripheral multiplexed on a single pin, inconvenient workarounds in application code or a complete redesign may be the only option.

The Peripheral Pin Select (PPS) feature provides an alternative to these choices by enabling the user's peripheral set selection and their placement on a wide range of I/O pins. By increasing the pinout options available on a particular device, users can better tailor the microcontroller to their entire application, rather than trimming the application to fit the device.

The Peripheral Pin Select feature operates over a fixed subset of digital I/O pins. Users may independently map the input and/or output of any one of many digital peripherals to any one of these I/O pins. Peripheral Pin Select is performed in software and generally does not require the device to be reprogrammed. Hardware safeguards are included that prevent accidental or spurious changes to the peripheral mapping once it has been established.

## 10.4.1 AVAILABLE PINS

The Peripheral Pin Select feature is used with a range of up to 44 pins, depending on the particular device and its pin count. Pins that support the Peripheral Pin Select feature include the designation, "RPn" or "RPIn", in their full pin designation, where "n" is the remappable pin number. "RP" is used to designate pins that support both remappable input and output functions, while "RPI" indicates pins that support remappable input functions only.

PIC24FJ256GB110 family devices support a larger number of remappable input only pins than remappable input/output pins. In this device family, there are up to 32 remappable input/output pins, depending on the pin count of the particular device selected; these are numbered, RP0 through RP31. Remappable input only pins are numbered above this range, from RPI32 to RPI43 (or the upper limit for that particular device).

See Table 1-4 for a summary of pinout options in each package offering.

## REGISTER 10-11: RPINR15: PERIPHERAL PIN SELECT INPUT REGISTER 15

| U-0           | U-0   | R/W-1            | R/W-1 | R/W-1                              | R/W-1 | R/W-1           | R/W-1 |
|---------------|-------|------------------|-------|------------------------------------|-------|-----------------|-------|
| —             | —     | IC9R5            | IC9R4 | IC9R3                              | IC9R2 | IC9R1           | IC9R0 |
| bit 15        |       |                  |       |                                    |       |                 | bit 8 |
|               |       |                  |       |                                    |       |                 |       |
| U-0           | U-0   | U-0              | U-0   | U-0                                | U-0   | U-0             | U-0   |
| _             |       | —                | —     | —                                  |       |                 | —     |
| bit 7         |       |                  |       |                                    |       |                 | bit 0 |
|               |       |                  |       |                                    |       |                 |       |
| Legend:       |       |                  |       |                                    |       |                 |       |
| R = Readable  | e bit | W = Writable b   | oit   | U = Unimplemented bit, read as '0' |       |                 |       |
| -n = Value at | POR   | '1' = Bit is set |       | '0' = Bit is clea                  | ared  | x = Bit is unkn | iown  |

bit 15-14 Unimplemented: Read as '0'

bit 13-8 IC9R<5:0>: Assign Input Capture 9 (IC9) to Corresponding RPn or RPIn Pin bits

bit 7-0 Unimplemented: Read as '0'

### REGISTER 10-12: RPINR17: PERIPHERAL PIN SELECT INPUT REGISTER 17

| U-0             | U-0 | R/W-1            | R/W-1  | R/W-1             | R/W-1            | R/W-1           | R/W-1  |
|-----------------|-----|------------------|--------|-------------------|------------------|-----------------|--------|
| —               | —   | U3RXR5           | U3RXR4 | U3RXR3            | U3RXR2           | U3RXR1          | U3RXR0 |
| bit 15          |     |                  |        |                   |                  |                 | bit 8  |
|                 |     |                  |        |                   |                  |                 |        |
| U-0             | U-0 | U-0              | U-0    | U-0               | U-0              | U-0             | U-0    |
| —               | —   | —                | —      | —                 | —                | —               | —      |
| bit 7           |     |                  |        |                   |                  |                 | bit 0  |
|                 |     |                  |        |                   |                  |                 |        |
| Legend:         |     |                  |        |                   |                  |                 |        |
| R = Readable    | bit | W = Writable I   | oit    | U = Unimplem      | nented bit, read | l as '0'        |        |
| -n = Value at I | POR | '1' = Bit is set |        | '0' = Bit is clea | ared             | x = Bit is unkr | iown   |
|                 |     |                  |        |                   |                  |                 |        |

bit 15-14 Unimplemented: Read as '0'

bit 13-8 U3RXR<5:0>: Assign UART3 Receive (U3RX) to Corresponding RPn or RPIn Pin bits

bit 7-0 Unimplemented: Read as '0'



### FIGURE 15-3: SPI MASTER/SLAVE CONNECTION (STANDARD MODE)

## FIGURE 15-4: SPI MASTER/SLAVE CONNECTION (ENHANCED BUFFER MODES)



# 16.0 INTER-INTEGRATED CIRCUIT (I<sup>2</sup>C™)

Note: This data sheet summarizes the features of this group of PIC24F devices. It is not intended to be a comprehensive reference source. For more information, refer to the *"PIC24F Family Reference Manual"*, Section 24. "Inter-Integrated Circuit (I<sup>2</sup>C™)" (DS39702).

The Inter-Integrated Circuit  $(l^2C)$  module is a serial interface useful for communicating with other peripheral or microcontroller devices. These peripheral devices may be serial EEPROMs, display drivers, A/D Converters, etc.

The  $I^2C$  module supports these features:

- Independent master and slave logic
- 7-bit and 10-bit device addresses
- General call address, as defined in the I<sup>2</sup>C protocol
- Clock stretching to provide delays for the processor to respond to a slave data request
- Both 100 kHz and 400 kHz bus specifications.
- Configurable address masking
- Multi-Master modes to prevent loss of messages in arbitration
- Bus Repeater mode, allowing the acceptance of all messages as a slave regardless of the address
- Automatic SCL
- A block diagram of the module is shown in Figure 16-1.

# 16.1 Communicating as a Master in a Single Master Environment

The details of sending a message in Master mode depends on the communications protocol for the device being communicated with. Typically, the sequence of events is as follows:

- 1. Assert a Start condition on SDAx and SCLx.
- Send the I<sup>2</sup>C device address byte to the slave with a write indication.
- 3. Wait for and verify an Acknowledge from the slave.
- 4. Send the first data byte (sometimes known as the command) to the slave.
- 5. Wait for and verify an Acknowledge from the slave.
- 6. Send the serial memory address low byte to the slave.
- 7. Repeat steps 4 and 5 until all data bytes are sent.
- 8. Assert a Repeated Start condition on SDAx and SCLx.
- 9. Send the device address byte to the slave with a read indication.
- 10. Wait for and verify an Acknowledge from the slave.
- 11. Enable master reception to receive serial memory data.
- 12. Generate an ACK or NACK condition at the end of a received byte of data.
- 13. Generate a Stop condition on SDAx and SCLx.

# REGISTER 16-1: I2CxCON: I2Cx CONTROL REGISTER (CONTINUED)

| bit 5 | ACKDT: Acknowledge Data bit (when operating as I <sup>2</sup> C master. Applicable during master receive.)<br>Value that will be transmitted when the software initiates an Acknowledge sequence.<br>1 = Sends NACK during Acknowledge |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 4 | <b>ACKEN:</b> Acknowledge Sequence Enable bit (When operating as I <sup>2</sup> C master. Applicable during master receive.)                                                                                                           |
|       | <ul> <li>1 = Initiates Acknowledge sequence on SDAx and SCLx pins and transmits ACKDT data bit. Hardware clear at end of master Acknowledge sequence.</li> <li>0 = Acknowledge sequence not in progress</li> </ul>                     |
| bit 3 | <b>RCEN:</b> Receive Enable bit (when operating as I <sup>2</sup> C master)                                                                                                                                                            |
|       | 1 = Enables Receive mode for I <sup>2</sup> C. Hardware clear at end of eighth bit of master receive data byte.<br>0 = Receives sequence not in progress                                                                               |
| bit 2 | <b>PEN:</b> Stop Condition Enable bit (when operating as I <sup>2</sup> C master)                                                                                                                                                      |
|       | <ul> <li>1 = Initiates Stop condition on SDAx and SCLx pins. Hardware clear at end of master Stop sequence.</li> <li>0 = Stop condition not in progress</li> </ul>                                                                     |
| bit 1 | <b>RSEN:</b> Repeated Start Condition Enabled bit (when operating as I <sup>2</sup> C master)                                                                                                                                          |
|       | 1 = Initiates Repeated Start condition on SDAx and SCLx pins. Hardware clear at end of master Repeated Start sequence.                                                                                                                 |
|       | 0 = Repeated Start condition not in progress                                                                                                                                                                                           |
| bit 0 | <b>SEN:</b> Start Condition Enabled bit (when operating as I <sup>2</sup> C master)                                                                                                                                                    |
|       | <ul> <li>1 = Initiates Start condition on SDAx and SCLx pins. Hardware clear at end of master Start sequence.</li> <li>0 = Start condition not in progress</li> </ul>                                                                  |

## 18.1 Hardware Configuration

## 18.1.1 DEVICE MODE

## 18.1.1.1 D+ Pull-up Resistor

PIC24FJ256GB110 family devices have a built-in 1.5 kΩ resistor on the D+ line that is available when the microcontroller in operating in device mode. This is used to signal an external Host that the device is operating in Full Speed Device mode. It is engaged by setting the DPPULUP bit (U10TGCON<7>).

Alternatively, an external resistor may be used on D+, as shown in Figure 18-2.

#### FIGURE 18-2: EXTERNAL PULL-UP FOR FULL-SPEED DEVICE MODE



## 18.1.1.2 Power Modes

Many USB applications will likely have several different sets of power requirements and configuration. The most common power modes encountered are:

- Bus Power Only,
- · Self-Power Only and
- Dual Power with Self-Power Dominance.

Bus Power Only mode (Figure 18-3) is effectively the simplest method. All power for the application is drawn from the USB.

To meet the inrush current requirements of the USB 2.0 Specification, the total effective capacitance appearing across VBUs and ground must be no more than 10  $\mu$ F.

In the USB Suspend mode, devices must consume no more than 2.5 mA from the 5V VBUS line of the USB cable. During the USB Suspend mode, the D+ or D-pull-up resistor must remain active, which will consume some of the allowed suspend current.

In Self-Power Only mode (Figure 18-4), the USB application provides its own power, with very little power being pulled from the USB. Note that an attach indication is added to indicate when the USB has been connected and the host is actively powering VBUS.

To meet compliance specifications, the USB module (and the D+ or D- pull-up resistor) should not be enabled until the host actively drives VBUS high. One of the 5.5V tolerant I/O pins may be used for this purpose.

The application should never source any current onto the 5V VBUS pin of the USB cable.

The Dual-power option with Self-Power Dominance (Figure 18-5) allows the application to use internal power primarily, but switch to power from the USB when no internal power is available. Dual-power devices must also meet all of the special requirements for inrush current and Suspend mode current previously described, and must not enable the USB module until VBUS is driven high.





FIGURE 18-4: SELF-POWER ONLY



FIGURE 18-5:

DUAL POWER EXAMPLE



## 18.1.2 HOST AND OTG MODES

## 18.1.2.1 D+ and D- Pull-down Resistors

PIC24FJ256GB110 family devices have built-in 15 kΩ pull-down resistor on the D+ and D- lines. These are used in tandem to signal to the bus that the microcontroller is operating in Host mode. They are engaged by setting the DPPULDWN and DMPULDWN bits (U10TGCON<5,4>).

## 18.1.2.2 Power Configurations

In Host mode, as well as Host mode in On-the-Go operation, the USB 2.0 specification requires that the Host application supply power on VBUS. Since the

FIGURE 18-6: HOST INTERFACE EXAMPLE

microcontroller is running below VBUS and is not able to source sufficient current, a separate power supply must be provided.

When the application is always operating in Host mode, a simple circuit can be used to supply VBUS and regulate current on the bus (Figure 18-6). For OTG operation, it is necessary to be able to turn VBUS on or off as needed, as the microcontroller switches between Device and Host modes. A typical example using an external charge pump is shown in Figure 18-7.



## FIGURE 18-7: OTG INTERFACE EXAMPLE



## 18.1.2.3 VBUS Voltage Generation with External Devices

When operating as a USB host, either as an A-device in an OTG configuration or as an embedded host, VBUS must be supplied to the attached device. PIC24FJ256GB110 family devices have an internal VBUS boost assist to help generate the required 5V VBUS from the available voltages on the board. This is comprised of a simple PWM output to control a Switch mode power supply, and built-in comparators to monitor output voltage and limit current.

To enable voltage generation:

- Verify that the USB module is powered (U1PWRC<0> = 1) and that the VBUS discharge is disabled (U1OTGCON<0> = 0).
- 2. Set the PWM period (U1PWMRRS<7:0>) and duty cycle (U1PWMRRS<15:8>) as required.
- 3. Select the required polarity of the output signal based on the configuration of the external circuit with the PWMPOL bit (U1PWMCON<9>).
- 4. Select the desired target voltage using the VBUSCHG bit (U1OTGCON<1>).
- 5. Enable the PWM counter by setting the CNTEN bit to '1' (U1PWMCON<8>).
- 6. Enable the PWM module by setting the PWMEN bit to '1' (U1PWMCON<15>).
- 7. Enable the VBUS generation circuit (U10TGCON<3> = 1).
  - Note: This section describes the general process for VBUS voltage generation and control. Please refer to the "*PIC24F* Family Reference Manual" for additional examples.

## 18.1.3 USING AN EXTERNAL INTERFACE

Some applications may require the USB interface to be isolated from the rest of the system. PIC24FJ256GB110 family devices include a complete interface to communicate with and control an external USB transceiver, including the control of data line pull-ups and pull-downs. The VBUS voltage generation control circuit can also be configured for different VBUS generation topologies.

Please refer to the *"PIC24F Family Reference Manual"*, **Section 27. "USB On-The-Go (OTG)"** for information on using the external interface.

### 18.1.4 CALCULATING TRANSCEIVER POWER REQUIREMENTS

The USB transceiver consumes a variable amount of current depending on the characteristic impedance of the USB cable, the length of the cable, the VUSB supply voltage and the actual data patterns moving across the USB cable. Longer cables have larger capacitances and consume more total energy when switching output states. The total transceiver current consumption will be application-specific. Equation 18-1 can help estimate how much current actually may be required in full-speed applications.

Please refer to the *"PIC24F Family Reference Manual"*, **Section 27. "USB On-The-Go (OTG)"** for a complete discussion on transceiver power consumption.

## EQUATION 18-1: ESTIMATING USB TRANSCEIVER CURRENT CONSUMPTION

 $Ixcvr = \frac{(40 \text{ mA} \cdot \text{VUSB} \cdot \text{PZERO} \cdot \text{PIN} \cdot \text{LCABLE})}{(3.3V \cdot 5m)} + IPULLUP$ 

Legend: VUSB – Voltage applied to the VUSB pin in volts (3.0V to 3.6V).

PZERO - Percentage (in decimal) of the IN traffic bits sent by the  $PIC^{\$}$  microcontroller that are a value of '0'.

PIN – Percentage (in decimal) of total bus bandwidth that is used for IN traffic.

LCABLE – Length (in meters) of the USB cable. The USB 2.0 Specification requires that full-speed applications use cables no longer than 5m.

IPULLUP – Current which the nominal, 1.5 k $\Omega$  pull-up resistor (when enabled) must supply to the USB cable.



| R/W-0         | U-0                           | R/W-0              | R/W-0                  | R/W-0                  | R/W-0                 | R/W-0           | R/W-0          |
|---------------|-------------------------------|--------------------|------------------------|------------------------|-----------------------|-----------------|----------------|
| CTMUEN        | I                             | CTMUSIDL           | TGEN                   | EDGEN                  | EDGSEQEN              | IDISSEN         | CTTRIG         |
| bit 15        |                               |                    |                        |                        |                       |                 | bit 8          |
|               |                               |                    |                        |                        |                       |                 |                |
| R/W-0         | R/W-0                         | R/W-0              | R/W-0                  | R/W-0                  | R/W-0                 | R/W-0           | R/W-0          |
| EDG2POI       | L EDG2SEL1                    | EDG2SEL0           | EDG1POL                | EDG1SEL1               | EDG1SEL0              | EDG2STAT        | EDG1STAT       |
| bit 7         |                               |                    |                        |                        |                       |                 | bit 0          |
|               |                               |                    |                        |                        |                       |                 |                |
| Legend:       |                               |                    |                        |                        |                       |                 |                |
| R = Reada     | ble bit                       | W = Writable b     | bit                    | U = Unimplen           | nented bit, read      | as '0'          |                |
| -n = Value a  | at POR                        | '1' = Bit is set   |                        | '0' = Bit is clea      | ared                  | x = Bit is unkn | iown           |
|               |                               |                    |                        |                        |                       |                 |                |
| bit 15        | CTMUEN: CT                    | MU Enable bit      |                        |                        |                       |                 |                |
|               | 1 = Module is                 | senabled           |                        |                        |                       |                 |                |
|               | 0 = Module is                 | s disabled         |                        |                        |                       |                 |                |
| bit 14        | Unimplemen                    | ted: Read as '0    | ,<br>, , , ,           |                        |                       |                 |                |
| bit 13        | CTMUSIDL: S                   | Stop in Idle Mod   | le bit                 |                        |                       |                 |                |
|               | 1 = Discontin<br>0 = Continue | nue module operati | nation when de         | evice enters idi<br>1e | e mode                |                 |                |
| bit 12        | TGEN: Time (                  | Generation Ena     | ble hit(1)             |                        |                       |                 |                |
| 51(12         | 1 = Enables                   | edge delav gen     | eration                |                        |                       |                 |                |
|               | 0 = Disables                  | edge delay gen     | eration                |                        |                       |                 |                |
| bit 10        | EDGEN: Edg                    | e Enable bit       |                        |                        |                       |                 |                |
|               | 1 = Edges ar                  | e not blocked      |                        |                        |                       |                 |                |
|               | 0 = Edges ar                  | e blocked          |                        |                        |                       |                 |                |
| bit 10        | EDGSEQEN:                     | Edge Sequenc       | e Enable bit           |                        |                       |                 |                |
|               | 1 = Edge 1 e                  | vent must occu     | r before Edge          | 2 event can oc         | cur                   |                 |                |
| <b>h</b> :+ 0 |                               | sequence is ne     | eueu<br>uree Centrel k | .:4                    |                       |                 |                |
| DIT 9         |                               | alog Current So    | urce Control to        | dod                    |                       |                 |                |
|               | 0 = Analog c                  | urrent source of   | utput is ground        | ounded                 |                       |                 |                |
| bit 8         | CTTRIG: Trig                  | ger Control bit    |                        |                        |                       |                 |                |
|               | 1 = Trigger o                 | utput is enabled   | 1                      |                        |                       |                 |                |
|               | 0 = Trigger o                 | utput is disabled  | b                      |                        |                       |                 |                |
| bit 7         | EDG2POL: E                    | dge 2 Polarity S   | Select bit             |                        |                       |                 |                |
|               | 1 = Edge 2 p                  | rogrammed for      | a positive edg         | je response            |                       |                 |                |
|               | 0 = Edge 2 p                  | rogrammed for      | a negative ed          | ge response            |                       |                 |                |
| bit 6-5       | EDG2SEL<1:                    | :0>: Edge 2 Sou    | irce Select bit        | S                      |                       |                 |                |
|               | 11 = CTED1                    | pin<br>pin         |                        |                        |                       |                 |                |
|               | 01 = OC1 mo                   | dule               |                        |                        |                       |                 |                |
|               | 00 <b>= Timer1</b> r          | nodule             |                        |                        |                       |                 |                |
| bit 4         | EDG1POL: E                    | dge 1 Polarity S   | Select bit             |                        |                       |                 |                |
|               | 1 = Edge 1 p                  | rogrammed for      | a positive edg         | e response             |                       |                 |                |
|               | 0 = ⊨dge 1 p                  | rogrammed for      | a negative ed          | ge response            |                       |                 |                |
| Note 1:       | If TGEN = 1, the (            | CTEDGx inputs      | and CTPLS o            | outputs must be        | assigned to available | ailable RPn pir | is before use. |

See Section 10.4 "Peripheral Pin Select" for more information.

#### REGISTER 25-1: CTMUCON: CTMU CONTROL REGISTER

© 2009 Microchip Technology Inc.

## 27.2 MPLAB C Compilers for Various Device Families

The MPLAB C Compiler code development systems are complete ANSI C compilers for Microchip's PIC18, PIC24 and PIC32 families of microcontrollers and the dsPIC30 and dsPIC33 families of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

## 27.3 HI-TECH C for Various Device Families

The HI-TECH C Compiler code development systems are complete ANSI C compilers for Microchip's PIC family of microcontrollers and the dsPIC family of digital signal controllers. These compilers provide powerful integration capabilities, omniscient code generation and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

The compilers include a macro assembler, linker, preprocessor, and one-step driver, and can run on multiple platforms.

## 27.4 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM Assembler features include:

- · Integration into MPLAB IDE projects
- User-defined macros to streamline assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

## 27.5 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

## 27.6 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC devices. MPLAB C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- Command line interface
- · Rich directive set
- · Flexible macro language
- · MPLAB IDE compatibility

| Assembly<br>Mnemonic | Assembly Syntax |             | Description                  | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|----------------------|-----------------|-------------|------------------------------|---------------|----------------|--------------------------|
| TBLRDH               | TBLRDH          | Ws,Wd       | Read Prog<23:16> to Wd<7:0>  | 1             | 2              | None                     |
| TBLRDL               | TBLRDL          | Ws,Wd       | Read Prog<15:0> to Wd        | 1             | 2              | None                     |
| TBLWTH               | TBLWTH          | Ws,Wd       | Write Ws<7:0> to Prog<23:16> | 1             | 2              | None                     |
| TBLWTL               | TBLWTL          | Ws,Wd       | Write Ws to Prog<15:0>       | 1             | 2              | None                     |
| ULNK                 | ULNK            |             | Unlink Frame Pointer         | 1             | 1              | None                     |
| XOR                  | XOR             | f           | f = f .XOR. WREG             | 1             | 1              | N, Z                     |
|                      | XOR             | f,WREG      | WREG = f .XOR. WREG          | 1             | 1              | N, Z                     |
|                      | XOR             | #lit10,Wn   | Wd = lit10 .XOR. Wd          | 1             | 1              | N, Z                     |
|                      | XOR             | Wb,Ws,Wd    | Wd = Wb .XOR. Ws             | 1             | 1              | N, Z                     |
|                      | XOR             | Wb,#lit5,Wd | Wd = Wb .XOR. lit5           | 1             | 1              | N, Z                     |
| ZE                   | ZE              | Ws,Wnd      | Wnd = Zero-Extend Ws         | 1             | 1              | C, Z, N                  |

### TABLE 28-2: INSTRUCTION SET OVERVIEW (CONTINUED)

NOTES:

## **READER RESPONSE**

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| To:                                                                                      | Technical Publications Manager                                     | Total Pages Sent                                        |
|------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------|
| RE:                                                                                      | Reader Response                                                    |                                                         |
| Fron                                                                                     | n: Name                                                            |                                                         |
|                                                                                          | Company                                                            |                                                         |
|                                                                                          | Address                                                            |                                                         |
|                                                                                          | City / State / ZIP / Country                                       |                                                         |
|                                                                                          | Telephone: ()                                                      | FAX: ()                                                 |
| Application (optional):                                                                  |                                                                    |                                                         |
| Would you like a reply?YN                                                                |                                                                    |                                                         |
| Devi                                                                                     | ce: PIC24FJ256GB110 Family                                         | Literature Number: DS39897C                             |
| Questions:                                                                               |                                                                    |                                                         |
| 1. What are the best features of this document?                                          |                                                                    |                                                         |
| -                                                                                        |                                                                    |                                                         |
| -                                                                                        |                                                                    |                                                         |
| 2. How does this document meet your hardware and software development needs?             |                                                                    | nardware and software development needs?                |
| -                                                                                        |                                                                    |                                                         |
| -                                                                                        |                                                                    |                                                         |
| 3. Do you find the organization of this document easy to follow? If not, why?            |                                                                    | ocument easy to follow? If not, why?                    |
| -                                                                                        |                                                                    |                                                         |
| -                                                                                        |                                                                    |                                                         |
| 4. What additions to the document do you think would enhance the structure and subject?  |                                                                    | ou think would enhance the structure and subject?       |
| -                                                                                        |                                                                    |                                                         |
|                                                                                          |                                                                    |                                                         |
| 5. what deletions from the document could be made without affecting the overall usefulne |                                                                    | build be made without affecting the overall usefulness? |
| -                                                                                        |                                                                    |                                                         |
| 6                                                                                        | Is there any incorrect or misleading information (what and where)? |                                                         |
| 0. 1                                                                                     |                                                                    |                                                         |
| -                                                                                        |                                                                    |                                                         |
| <ol> <li>How would you improve this document?</li> </ol>                                 |                                                                    | nt?                                                     |
|                                                                                          |                                                                    |                                                         |
| -                                                                                        |                                                                    |                                                         |
| -                                                                                        |                                                                    |                                                         |