



Welcome to **E-XFL.COM** 

## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                 |
|--------------------------------|-----------------------------------------------------------------|
| Product Status                 | Obsolete                                                        |
| Number of LABs/CLBs            | -                                                               |
| Number of Logic Elements/Cells | 768                                                             |
| Total RAM Bits                 | -                                                               |
| Number of I/O                  | 81                                                              |
| Number of Gates                | 30000                                                           |
| Voltage - Supply               | 1.14V ~ 1.575V                                                  |
| Mounting Type                  | Surface Mount                                                   |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                 |
| Package / Case                 | 132-WFQFN                                                       |
| Supplier Device Package        | 132-QFN (8x8)                                                   |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microsemi/agl030v2-qng132t |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1 – IGLOO Device Family Overview

## **General Description**

The IGLOO family of flash FPGAs, based on a 130-nm flash process, offers the lowest power FPGA, a single-chip solution, small footprint packages, reprogrammability, and an abundance of advanced features.

The Flash\*Freeze technology used in IGLOO devices enables entering and exiting an ultra-low power mode that consumes as little as 5 µW while retaining SRAM and register data. Flash\*Freeze technology simplifies power management through I/O and clock management with rapid recovery to operation mode.

The Low Power Active capability (static idle) allows for ultra-low power consumption (from 12  $\mu$ W) while the IGLOO device is completely functional in the system. This allows the IGLOO device to control system power management based on external inputs (e.g., scanning for keyboard stimulus) while consuming minimal power.

Nonvolatile flash technology gives IGLOO devices the advantage of being a secure, low power, singlechip solution that is Instant On. IGLOO is reprogrammable and offers time-to-market benefits at an ASIClevel unit cost.

These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools.

IGLOO devices offer 1 kbit of on-chip, reprogrammable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on an integrated phase-locked loop (PLL). The AGL015 and AGL030 devices have no PLL or RAM support. IGLOO devices have up to 1 million system gates, supported with up to 144 kbits of true dual-port SRAM and up to 300 user I/Os.

M1 IGLOO devices support the high-performance, 32-bit Cortex-M1 processor developed by ARM for implementation in FPGAs. Cortex-M1 is a soft processor that is fully implemented in the FPGA fabric. It has a three-stage pipeline that offers a good balance between low power consumption and speed when implemented in an M1 IGLOO device. The processor runs the ARMv6-M instruction set, has a configurable nested interrupt controller, and can be implemented with or without the debug block. Cortex-M1 is available for free from Microsemi for use in M1 IGLOO FPGAs.

The ARM-enabled devices have ordering numbers that begin with M1AGL and do not support AES decryption.

### Flash\*Freeze Technology

The IGLOO device offers unique Flash\*Freeze technology, allowing the device to enter and exit ultra-low power Flash\*Freeze mode. IGLOO devices do not need additional components to turn off I/Os or clocks while retaining the design information, SRAM content, and registers. Flash\*Freeze technology is combined with in-system programmability, which enables users to quickly and easily upgrade and update their designs in the final stages of manufacturing or in the field. The ability of IGLOO V2 devices to support a wide range of core voltage (1.2 V to 1.5 V) allows further reduction in power consumption, thus achieving the lowest total system power.

When the IGLOO device enters Flash\*Freeze mode, the device automatically shuts off the clocks and inputs to the FPGA core; when the device exits Flash\*Freeze mode, all activity resumes and data is retained.

The availability of low power modes, combined with reprogrammability, a single-chip and single-voltage solution, and availability of small-footprint, high pin-count packages, make IGLOO devices the best fit for portable electronics.

VersaTiles are connected with any of the four levels of routing hierarchy. Flash switches are distributed throughout the device to provide nonvolatile, reconfigurable interconnect programming. Maximum core utilization is possible for virtually any design.



Note: \*Not supported by AGL015 and AGL030 devices

Figure 1-1 • IGLOO Device Architecture Overview with Two I/O Banks (AGL015, AGL030, AGL060, and AGL125)



Figure 1-2 • IGLOO Device Architecture Overview with Four I/O Banks (AGL250, AGL600, AGL400, and AGL1000)

#### Flash\*Freeze Technology

The IGLOO device has an ultra-low power static mode, called Flash\*Freeze mode, which retains all SRAM and register information and can still quickly return to normal operation. Flash\*Freeze technology enables the user to quickly (within 1 µs) enter and exit Flash\*Freeze mode by activating the Flash\*Freeze pin while all power supplies are kept at their original values. In addition, I/Os and global I/Os can still be driven and can be toggling without impact on power consumption, clocks can still be driven or can be toggling without impact on power consumption, and the device retains all core registers, SRAM information, and states. I/O states are tristated during Flash\*Freeze mode or can be set to a certain state using weak pull-up or pull-down I/O attribute configuration. No power is consumed by the I/O banks, clocks, JTAG pins, or PLL, and the device consumes as little as 5 µW in this mode.

Flash\*Freeze technology allows the user to switch to active mode on demand, thus simplifying the power management of the device.

The Flash\*Freeze pin (active low) can be routed internally to the core to allow the user's logic to decide when it is safe to transition to this mode. It is also possible to use the Flash\*Freeze pin as a regular I/O if Flash\*Freeze mode usage is not planned, which is advantageous because of the inherent low power static (as low as 12 µW) and dynamic capabilities of the IGLOO device. Refer to Figure 1-3 for an illustration of entering/exiting Flash\*Freeze mode.



Figure 1-3 • IGLOO Flash\*Freeze Mode

#### VersaTiles

The IGLOO core consists of VersaTiles, which have been enhanced beyond the ProASIC PLUS® core tiles. The IGLOO VersaTile supports the following:

- All 3-input logic functions—LUT-3 equivalent
- · Latch with clear or set
- · D-flip-flop with clear or set
- Enable D-flip-flop with clear or set

Refer to Figure 1-4 for VersaTile configurations.



Figure 1-4 • VersaTile Configurations

1-5 Revision 27

Table 2-21 • Different Components Contributing to Dynamic Power Consumption in IGLOO Devices For IGLOO V2 Devices, 1.2 V DC Core Supply Voltage

|           |                                                                      |         |           | Device     | Specific  <br>(µW/N | Dynamic P<br>MHz) | ower        |           |        |
|-----------|----------------------------------------------------------------------|---------|-----------|------------|---------------------|-------------------|-------------|-----------|--------|
| Parameter | Definition                                                           | AGL1000 | AGL600    | AGL400     | AGL250              | AGL125            | AGL060      | AGL030    | AGL015 |
| PAC1      | Clock contribution of a<br>Global Rib                                | 4.978   | 3.982     | 3.892      | 2.854               | 2.845             | 1.751       | 0.000     | 0.000  |
| PAC2      | Clock contribution of a<br>Global Spine                              | 2.773   | 2.248     | 1.765      | 1.740               | 1.122             | 1.261       | 2.229     | 2.229  |
| PAC3      | Clock contribution of a<br>VersaTile row                             | 0.883   | 0.924     | 0.881      | 0.949               | 0.939             | 0.962       | 0.942     | 0.942  |
| PAC4      | Clock contribution of a<br>VersaTile used as a<br>sequential module  | 0.096   | 0.095     | 0.096      | 0.095               | 0.095             | 0.096       | 0.094     | 0.094  |
| PAC5      | First contribution of a<br>VersaTile used as a<br>sequential module  |         |           |            | 0.0                 | 45                |             |           |        |
| PAC6      | Second contribution of a<br>VersaTile used as a<br>sequential module |         |           |            | 0.1                 | 86                |             |           |        |
| PAC7      | Contribution of a VersaTile used as a combinatorial module           | 0.158   | 0.149     | 0.158      | 0.157               | 0.160             | 0.170       | 0.160     | 0.155  |
| PAC8      | Average contribution of a routing net                                | 0.756   | 0.729     | 0.753      | 0.817               | 0.678             | 0.692       | 0.738     | 0.721  |
| PAC9      | Contribution of an I/O input pin (standard-dependent)                |         | See Table | 2-13 on pa | ige 2-10 thi        | rough Table       | e 2-15 on p | age 2-11. |        |
| PAC10     | Contribution of an I/O output pin (standard-dependent)               |         | See Table | 2-16 on pa | ıge 2-11 thr        | ough Table        | 2-18 on p   | age 2-12. |        |
| PAC11     | Average contribution of a RAM block during a read operation          |         |           |            | 25.                 | 00                |             |           |        |
| PAC12     | Average contribution of a RAM block during a write operation         |         |           |            | 30.                 | 00                |             |           |        |
| PAC13     | Dynamic PLL contribution                                             |         |           |            | 2.1                 | 0                 |             |           |        |

Note: For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi power spreadsheet calculator or SmartPower tool in Libero SoC.

2-14 Revision 27

Table 2-31 • Summary of I/O Timing Characteristics—Software Default Settings, Std. Speed Grade, Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI (per standard)

Applicable to Advanced I/O Banks

| I/O Standard                                  | Drive Strength     | Equivalent Software Default<br>Drive Strength Option <sup>1</sup> (mA) | Slew Rate | Capacitive Load (pF) | External Resistor $(\Omega)$ | t <sub>DOUT</sub> (ns) | t <sub>DP</sub> (ns) | <sup>t</sup> DIN (ns) | t <sub>PY</sub> (ns) | t <sub>EOUT</sub> (ns) | t <sub>ZL</sub> (ns) | (su) <sup>HZ</sup> <sub>1</sub> | t <sub>LZ</sub> (ns) | t <sub>HZ</sub> (ns) | t <sub>ZLS</sub> (ns) | (su) SHZ <sub>1</sub> | Units |
|-----------------------------------------------|--------------------|------------------------------------------------------------------------|-----------|----------------------|------------------------------|------------------------|----------------------|-----------------------|----------------------|------------------------|----------------------|---------------------------------|----------------------|----------------------|-----------------------|-----------------------|-------|
| 3.3 V<br>LVTTL /<br>3.3 V<br>LVCMOS           | 12 mA              | 12                                                                     | High      | 5                    | _                            | 0.97                   | 2.09                 | 0.18                  | 0.85                 | 0.66                   | 2.14                 | 1.68                            | 2.67                 | 3.05                 | 5.73                  | 5.27                  | ns    |
| 3.3 V<br>LVCMOS<br>Wide<br>Range <sup>2</sup> | 100 μΑ             | 12                                                                     | High      | 5                    | _                            | 0.97                   | 2.93                 | 0.18                  | 1.19                 | 0.66                   | 2.95                 | 2.27                            | 3.81                 | 4.30                 | 6.54                  | 5.87                  | ns    |
| 2.5 V<br>LVCMOS                               | 12 mA              | 12                                                                     | High      | 5                    | -                            | 0.97                   | 2.09                 | 0.18                  | 1.08                 | 0.66                   | 2.14                 | 1.83                            | 2.73                 | 2.93                 | 5.73                  | 5.43                  | ns    |
| 1.8 V<br>LVCMOS                               | 12 mA              | 12                                                                     | High      | 5                    | _                            | 0.97                   | 2.24                 | 0.18                  | 1.01                 | 0.66                   | 2.29                 | 2.00                            | 3.02                 | 3.40                 | 5.88                  | 5.60                  | ns    |
| 1.5 V<br>LVCMOS                               | 12 mA              | 12                                                                     | High      | 5                    | _                            | 0.97                   | 2.50                 | 0.18                  | 1.17                 | 0.66                   | 2.56                 | 2.27                            | 3.21                 | 3.48                 | 6.15                  | 5.86                  | ns    |
| 3.3 V PCI                                     | Per PCI<br>spec    | 1                                                                      | High      | 10                   | 25 <sup>2</sup>              | 0.97                   | 2.32                 | 0.18                  | 0.74                 | 0.66                   | 2.37                 | 1.78                            | 2.67                 | 3.05                 | 5.96                  | 5.38                  | ns    |
| 3.3 V<br>PCI-X                                | Per PCI-<br>X spec | -                                                                      | High      | 10                   | 25 <sup>2</sup>              | 0.97                   | 2.32                 | 0.19                  | 0.70                 | 0.66                   | 2.37                 | 1.78                            | 2.67                 | 3.05                 | 5.96                  | 5.38                  | ns    |
| LVDS                                          | 24 mA              | _                                                                      | High      | -                    | -                            | 0.97                   | 1.74                 | 0.19                  | 1.35                 | _                      | _                    | -                               | -                    | _                    | _                     | -                     | ns    |
| LVPECL                                        | 24 mA              | _                                                                      | High      | -                    | -                            | 0.97                   | 1.68                 | 0.19                  | 1.16                 | _                      | _                    | _                               | _                    | _                    | _                     | _                     | ns    |
| N1-4                                          |                    |                                                                        |           |                      |                              |                        |                      |                       |                      |                        |                      |                                 |                      |                      |                       |                       |       |

#### Notes:

4. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values.

2-28 Revision 27

The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

<sup>2.</sup> All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification.

<sup>3.</sup> Resistance is used to measure I/O propagation delays as defined in PCI specifications. See Figure 2-12 on page 2-79 for connectivity. This resistor is not required during normal operation.

Table 2-33 • Summary of I/O Timing Characteristics—Software Default Settings, Std. Speed Grade, Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI (per standard)

Applicable to Standard I/O Banks

| I/O Standard                                  | Drive Strength) | Equivalent Software Default<br>Drive Strength Option <sup>1</sup> (mA) | Slew Rate | Capacitive Load (pF) | External Resistor (᠒) | t <sub>DOUT</sub> (ns) | t <sub>DP</sub> (ns) | t <sub>DIN</sub> (ns) | t <sub>PY</sub> (ns) | t <sub>EOUT</sub> (ns) | t <sub>ZL</sub> (ns) | t <sub>ZH</sub> (ns) | t <sub>LZ</sub> (ns) | t <sub>HZ</sub> (ns) | Units |
|-----------------------------------------------|-----------------|------------------------------------------------------------------------|-----------|----------------------|-----------------------|------------------------|----------------------|-----------------------|----------------------|------------------------|----------------------|----------------------|----------------------|----------------------|-------|
| 3.3 V<br>LVTTL /<br>3.3 V<br>LVCMOS           | 8 mA            | 8                                                                      | High      | 5                    | _                     | 0.97                   | 1.85                 | 0.18                  | 0.83                 | 0.66                   | 1.89                 | 1.46                 | 1.96                 | 2.26                 | ns    |
| 3.3 V<br>LVCMOS<br>Wide<br>Range <sup>2</sup> | 100 μΑ          | 8                                                                      | High      | 5                    | _                     | 0.97                   | 2.62                 | 0.18                  | 1.17                 | 0.66                   | 2.63                 | 2.02                 | 2.79                 | 3.17                 | ns    |
| 2.5 V<br>LVCMOS                               | 8 mA            | 8                                                                      | High      | 5                    | _                     | 0.97                   | 1.88                 | 0.18                  | 1.04                 | 0.66                   | 1.92                 | 1.63                 | 1.95                 | 2.15                 | ns    |
| 1.8 V<br>LVCMOS                               | 4 mA            | 4                                                                      | High      | 5                    | _                     | 0.97                   | 2.18                 | 0.18                  | 0.98                 | 0.66                   | 2.22                 | 1.93                 | 1.97                 | 2.06                 | ns    |
| 1.5 V<br>LVCMOS                               | 2 mA            | 2                                                                      | High      | 5                    | -                     | 0.97                   | 2.51                 | 0.18                  | 1.14                 | 0.66                   | 2.56                 | 2.21                 | 1.99                 | 2.03                 | ns    |

#### Notes:

2-30 Revision 27

The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ±100 μA. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

<sup>2.</sup> All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification.

<sup>3.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values.

#### **Detailed I/O DC Characteristics**

Table 2-37 • Input Capacitance

| Symbol             | Definition                         | Conditions           | Min. | Max. | Units |
|--------------------|------------------------------------|----------------------|------|------|-------|
| C <sub>IN</sub>    | Input capacitance                  | VIN = 0, f = 1.0 MHz |      | 8    | pF    |
| C <sub>INCLK</sub> | Input capacitance on the clock pin | VIN = 0, f = 1.0 MHz |      | 8    | pF    |

Table 2-38 • I/O Output Buffer Maximum Resistances<sup>1</sup>
Applicable to Advanced I/O Banks

| Standard                             | Drive Strength              | $R_{PULL-DOWN} \ \left(\Omega\right)^2$ | R <sub>PULL-UP</sub><br>(Ω) <sup>3</sup> |
|--------------------------------------|-----------------------------|-----------------------------------------|------------------------------------------|
| 3.3 V LVTTL / 3.3 V LVCMOS           | 2 mA                        | 100                                     | 300                                      |
|                                      | 4 mA                        | 100                                     | 300                                      |
|                                      | 6 mA                        | 50                                      | 150                                      |
|                                      | 8 mA                        | 50                                      | 150                                      |
|                                      | 12 mA                       | 25                                      | 75                                       |
|                                      | 16 mA                       | 17                                      | 50                                       |
|                                      | 24 mA                       | 11                                      | 33                                       |
| 3.3 V LVCMOS Wide Range              | 100 μΑ                      | Same as regular 3.3 V LVCMOS            | Same as regular 3.3 V LVCMOS             |
| 2.5 V LVCMOS                         | 2 mA                        | 100                                     | 200                                      |
|                                      | 4 mA                        | 100                                     | 200                                      |
|                                      | 6 mA                        | 50                                      | 100                                      |
|                                      | 8 mA                        | 50                                      | 100                                      |
|                                      | 12 mA                       | 25                                      | 50                                       |
|                                      | 16 mA                       | 20                                      | 40                                       |
| 1.5 V LVCMOS                         | 2 mA                        | 200                                     | 224                                      |
|                                      | 4 mA                        | 100                                     | 112                                      |
|                                      | 6 mA                        | 67                                      | 75                                       |
|                                      | 8 mA                        | 33                                      | 37                                       |
|                                      | 12 mA                       | 33                                      | 37                                       |
| 1.2 V LVCMOS <sup>4</sup>            | 2 mA                        | 158                                     | 164                                      |
| 1.2 V LVCMOS Wide Range <sup>4</sup> | 100 μΑ                      | Same as regular 1.2 V LVCMOS            | Same as regular 1.2 V LVCMOS             |
| 3.3 V PCI/PCI-X                      | Per PCI/PCI-X specification | 25                                      | 75                                       |

#### Notes:

2-34 Revision 27

These maximum values are provided for informational reasons only. Minimum output buffer resistance values depend on VCCI, drive strength selection, temperature, and process. For board design considerations and detailed output buffer resistances, use the corresponding IBIS models located at http://www.microsemi.com/soc/download/ibis/default.aspx.

<sup>2.</sup>  $R_{(PULL-DOWN-MAX)} = (VOLspec) / I_{OLspec}$ 

<sup>3.</sup>  $R_{(PULL-UP-MAX)} = (VCCImax - VOHspec) / I_{OHspec}$ 

<sup>4.</sup> Applicable to IGLOO V2 Devices operating at VCCI ≥ VCC

#### **Timing Characteristics**

Applies to 1.5 V DC Core Voltage

Table 2-67 • 3.3 V LVCMOS Wide Range Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V Applicable to Advanced Banks

| Drive<br>Strength | Equivalent<br>Software<br>Default Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
|-------------------|----------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| 100 μΑ            | 2 mA                                                                       | Std.           | 0.97              | 6.61            | 0.18             | 1.19            | 0.66              | 6.63            | 5.63            | 3.15            | 2.98            | 10.22            | 9.23             | ns    |
| 100 μΑ            | 4 mA                                                                       | Std.           | 0.97              | 6.61            | 0.18             | 1.19            | 0.66              | 6.63            | 5.63            | 3.15            | 2.98            | 10.22            | 9.23             | ns    |
| 100 μΑ            | 6 mA                                                                       | Std.           | 0.97              | 5.49            | 0.18             | 1.19            | 0.66              | 5.51            | 4.84            | 3.54            | 3.66            | 9.10             | 8.44             | ns    |
| 100 μΑ            | 8 mA                                                                       | Std.           | 0.97              | 5.49            | 0.18             | 1.19            | 0.66              | 5.51            | 4.84            | 3.54            | 3.66            | 9.10             | 8.44             | ns    |
| 100 μΑ            | 12 mA                                                                      | Std.           | 0.97              | 4.69            | 0.18             | 1.19            | 0.66              | 4.71            | 4.25            | 3.80            | 4.10            | 8.31             | 7.85             | ns    |
| 100 μΑ            | 16 mA                                                                      | Std.           | 0.97              | 4.46            | 0.18             | 1.19            | 0.66              | 4.48            | 4.11            | 3.86            | 4.21            | 8.07             | 7.71             | ns    |
| 100 μΑ            | 24 mA                                                                      | Std.           | 0.97              | 4.34            | 0.18             | 1.19            | 0.66              | 4.36            | 4.14            | 3.93            | 4.64            | 7.95             | 7.74             | ns    |

#### Notes:

- The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ± 100 μA. Drive strengths
  displayed in software are supported for normal range only. For a detailed I/V curve, refer to the IBIS models.
- 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values.

Table 2-68 • 3.3 V LVCMOS Wide Range High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V Applicable to Advanced Banks

| Drive<br>Strength | Equivalent<br>Software<br>Default Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units |
|-------------------|----------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| 100 μΑ            | 2 mA                                                                       | Std.           | 0.97              | 3.92            | 0.18             | 1.19            | 0.66              | 3.94            | 3.10            | 3.16            | 3.17            | 7.54             | 6.70             | ns    |
| 100 μΑ            | 4 mA                                                                       | Std.           | 0.97              | 3.92            | 0.18             | 1.19            | 0.66              | 3.94            | 3.10            | 3.16            | 3.17            | 7.54             | 6.70             | ns    |
| 100 μΑ            | 6 mA                                                                       | Std.           | 0.97              | 3.28            | 0.18             | 1.19            | 0.66              | 3.30            | 2.54            | 3.54            | 3.86            | 6.90             | 6.14             | ns    |
| 100 μΑ            | 8 mA                                                                       | Std.           | 0.97              | 3.28            | 0.18             | 1.19            | 0.66              | 3.30            | 2.54            | 3.54            | 3.86            | 6.90             | 6.14             | ns    |
| 100 μΑ            | 12 mA                                                                      | Std.           | 0.97              | 2.93            | 0.18             | 1.19            | 0.66              | 2.95            | 2.27            | 3.81            | 4.30            | 6.54             | 5.87             | ns    |
| 100 μΑ            | 16 mA                                                                      | Std.           | 0.97              | 2.87            | 0.18             | 1.19            | 0.66              | 2.89            | 2.22            | 3.86            | 4.41            | 6.49             | 5.82             | ns    |
| 100 μΑ            | 24 mA                                                                      | Std.           | 0.97              | 2.90            | 0.18             | 1.19            | 0.66              | 2.92            | 2.16            | 3.94            | 4.86            | 6.51             | 5.75             | ns    |

#### Notes:

- 1. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values.
- 2. Software default selection highlighted in gray.
- 3. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is  $\pm$  100  $\mu$ A. Drive strengths displayed in software are supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

Table 2-104 • 1.8 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 1.7 V

Applicable to Standard Banks

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 2 mA           | Std.        | 2.62              | 0.18            | 0.98             | 0.66            | 2.67              | 2.59            | 1.67            | 1.29            | 2.62            | ns    |
| 4 mA           | Std.        | 2.18              | 0.18            | 0.98             | 0.66            | 2.22              | 1.93            | 1.97            | 2.06            | 2.18            | ns    |

#### Notes:

- 1. Software default selection highlighted in gray.
- 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values.

#### 1.2 V DC Core Voltage

Table 2-105 • 1.8 V LVCMOS Low Slew – Applies to 1.2 V DC Core Voltage

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.7 V

Applicable to Advanced I/O Banks

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| 2 mA           | Std.        | 1.55              | 6.97            | 0.26             | 1.11            | 1.10              | 7.08            | 6.48            | 2.87            | 2.29            | 12.87            | 12.27            | ns    |
| 4 mA           | Std.        | 1.55              | 5.91            | 0.26             | 1.11            | 1.10              | 6.01            | 5.57            | 3.21            | 3.14            | 11.79            | 11.36            | ns    |
| 6 mA           | Std.        | 1.55              | 5.16            | 0.26             | 1.11            | 1.10              | 5.24            | 4.95            | 3.45            | 3.55            | 11.03            | 10.74            | ns    |
| 8 mA           | Std.        | 1.55              | 4.90            | 0.26             | 1.11            | 1.10              | 4.98            | 4.81            | 3.50            | 3.66            | 10.77            | 10.60            | ns    |
| 12 mA          | Std.        | 1.55              | 4.83            | 0.26             | 1.11            | 1.10              | 4.90            | 4.83            | 3.58            | 4.08            | 10.68            | 10.61            | ns    |
| 16 mA          | Std.        | 1.55              | 4.83            | 0.26             | 1.11            | 1.10              | 4.90            | 4.83            | 3.58            | 4.08            | 10.68            | 10.61            | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

Table 2-106 • 1.8 V LVCMOS High Slew – Applies to 1.2 V DC Core Voltage

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.7 V

Applicable to Advanced I/O Banks

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| 2 mA           | Std.        | 1.55              | 3.73            | 0.26             | 1.11            | 1.10              | 3.71            | 3.73            | 2.86            | 2.34            | 9.49             | 9.51             | ns    |
| 4 mA           | Std.        | 1.55              | 3.12            | 0.26             | 1.11            | 1.10              | 3.16            | 2.97            | 3.21            | 3.22            | 8.95             | 8.75             | ns    |
| 6 mA           | Std.        | 1.55              | 2.79            | 0.26             | 1.11            | 1.10              | 2.83            | 2.59            | 3.45            | 3.65            | 8.62             | 8.38             | ns    |
| 8 mA           | Std.        | 1.55              | 2.73            | 0.26             | 1.11            | 1.10              | 2.77            | 2.52            | 3.50            | 3.75            | 8.56             | 8.30             | ns    |
| 12 mA          | Std.        | 1.55              | 2.72            | 0.26             | 1.11            | 1.10              | 2.76            | 2.43            | 3.58            | 4.19            | 8.55             | 8.22             | ns    |
| 16 mA          | Std.        | 1.55              | 2.72            | 0.26             | 1.11            | 1.10              | 2.76            | 2.43            | 3.58            | 4.19            | 8.55             | 8.22             | ns    |

#### Notes:

- 1. Software default selection highlighted in gray.
- 2. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

2-64 Revision 27

Table 2-123 • 1.5 V LVCMOS Low Slew – Applies to 1.2 V DC Core Voltage

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.4 V

Applicable to Standard Plus Banks

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| 2 mA           | Std.        | 1.55              | 6.43            | 0.26             | 1.27            | 1.10              | 6.54            | 5.95            | 2.82            | 2.83            | 12.32            | 11.74            | ns    |
| 4 mA           | Std.        | 1.55              | 5.59            | 0.26             | 1.27            | 1.10              | 5.68            | 5.27            | 3.07            | 3.27            | 11.47            | 11.05            | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

# Table 2-124 • 1.5 V LVCMOS High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.4 V Applicable to Standard Plus Banks

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| 2 mA           | Std.        | 1.55              | 3.02            | 0.26             | 1.27            | 1.10              | 3.07            | 2.81            | 2.82            | 2.92            | 8.85             | 8.59             | ns    |
| 4 mA           | Std.        | 1.55              | 2.68            | 0.26             | 1.27            | 1.10              | 2.72            | 2.39            | 3.07            | 3.37            | 8.50             | 8.18             | ns    |

#### Notes:

- 1. Software default selection highlighted in gray.
- 2. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

Table 2-125 • 1.5 V LVCMOS Low Slew – Applies to 1.2 V DC Core Voltage

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.4 V

Applicable to Standard Banks

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 2 mA           | Std.        | 1.55              | 6.35            | 0.26             | 1.22            | 1.10              | 6.46            | 5.93            | 2.40            | 2.46            | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

# Table 2-126 • 1.5 V LVCMOS High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.4 V Applicable to Standard Banks

| Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
|----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| 2 mA           | Std.        | 1.55              | 2.92            | 0.26             | 1.22            | 1.10              | 2.96            | 2.60            | 2.40            | 2.56            | ns    |

#### Notes:

- 1. Software default selection highlighted in gray.
- 2. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

2-70 Revision 27

Table 2-155 • Parameter Definition and Measuring Nodes

| Parameter Name        | Parameter Definition                                             | Measuring Nodes<br>(from, to)* |
|-----------------------|------------------------------------------------------------------|--------------------------------|
| t <sub>OCLKQ</sub>    | Clock-to-Q of the Output Data Register                           | H, DOUT                        |
| tosup                 | Data Setup Time for the Output Data Register                     | F, H                           |
| t <sub>OHD</sub>      | Data Hold Time for the Output Data Register                      | F, H                           |
| t <sub>OSUE</sub>     | Enable Setup Time for the Output Data Register                   | G, H                           |
| t <sub>OHE</sub>      | Enable Hold Time for the Output Data Register                    | G, H                           |
| t <sub>OPRE2Q</sub>   | Asynchronous Preset-to-Q of the Output Data Register             | L, DOUT                        |
| t <sub>OREMPRE</sub>  | Asynchronous Preset Removal Time for the Output Data Register    | L, H                           |
| t <sub>ORECPRE</sub>  | Asynchronous Preset Recovery Time for the Output Data Register   | L, H                           |
| t <sub>OECLKQ</sub>   | Clock-to-Q of the Output Enable Register                         | H, EOUT                        |
| t <sub>OESUD</sub>    | Data Setup Time for the Output Enable Register                   | J, H                           |
| t <sub>OEHD</sub>     | Data Hold Time for the Output Enable Register                    | J, H                           |
| t <sub>OESUE</sub>    | Enable Setup Time for the Output Enable Register                 | K, H                           |
| t <sub>OEHE</sub>     | Enable Hold Time for the Output Enable Register                  | K, H                           |
| t <sub>OEPRE2Q</sub>  | Asynchronous Preset-to-Q of the Output Enable Register           | I, EOUT                        |
| t <sub>OEREMPRE</sub> | Asynchronous Preset Removal Time for the Output Enable Register  | I, H                           |
| t <sub>OERECPRE</sub> | Asynchronous Preset Recovery Time for the Output Enable Register | I, H                           |
| t <sub>ICLKQ</sub>    | Clock-to-Q of the Input Data Register                            | A, E                           |
| t <sub>ISUD</sub>     | Data Setup Time for the Input Data Register                      | C, A                           |
| t <sub>IHD</sub>      | Data Hold Time for the Input Data Register                       | C, A                           |
| t <sub>ISUE</sub>     | Enable Setup Time for the Input Data Register                    | B, A                           |
| t <sub>IHE</sub>      | Enable Hold Time for the Input Data Register                     | B, A                           |
| t <sub>IPRE2Q</sub>   | Asynchronous Preset-to-Q of the Input Data Register              | D, E                           |
| t <sub>IREMPRE</sub>  | Asynchronous Preset Removal Time for the Input Data Register     | D, A                           |
| t <sub>IRECPRE</sub>  | Asynchronous Preset Recovery Time for the Input Data Register    | D, A                           |

Note: \*See Figure 2-16 on page 2-84 for more information.

#### 1.2 V DC Core Voltage

Table 2-162 • Output Enable Register Propagation Delays Commercial-Case Conditions:  $T_J = 70^{\circ}\text{C}$ , Worst-Case VCC = 1.14 V

| Parameter             | Description                                                            | Std. | Units |
|-----------------------|------------------------------------------------------------------------|------|-------|
| t <sub>OECLKQ</sub>   | Clock-to-Q of the Output Enable Register                               | 1.10 | ns    |
| t <sub>OESUD</sub>    | Data Setup Time for the Output Enable Register                         | 1.15 | ns    |
| t <sub>OEHD</sub>     | Data Hold Time for the Output Enable Register                          | 0.00 | ns    |
| t <sub>OESUE</sub>    | Enable Setup Time for the Output Enable Register                       | 1.22 | ns    |
| t <sub>OEHE</sub>     | Enable Hold Time for the Output Enable Register                        | 0.00 | ns    |
| t <sub>OECLR2Q</sub>  | Asynchronous Clear-to-Q of the Output Enable Register                  | 1.65 | ns    |
| t <sub>OEPRE2Q</sub>  | Asynchronous Preset-to-Q of the Output Enable Register                 | 1.65 | ns    |
| t <sub>OEREMCLR</sub> | Asynchronous Clear Removal Time for the Output Enable Register         | 0.00 | ns    |
| toerecclr             | Asynchronous Clear Recovery Time for the Output Enable Register        | 0.24 | ns    |
| t <sub>OEREMPRE</sub> | Asynchronous Preset Removal Time for the Output Enable Register        | 0.00 | ns    |
| t <sub>OERECPRE</sub> | Asynchronous Preset Recovery Time for the Output Enable Register       | 0.24 | ns    |
| t <sub>OEWCLR</sub>   | Asynchronous Clear Minimum Pulse Width for the Output Enable Register  | 0.19 | ns    |
| t <sub>OEWPRE</sub>   | Asynchronous Preset Minimum Pulse Width for the Output Enable Register | 0.19 | ns    |
| t <sub>OECKMPWH</sub> | Clock Minimum Pulse Width High for the Output Enable Register          | 0.31 | ns    |
| toeckmpwl             | Clock Minimum Pulse Width Low for the Output Enable Register           | 0.28 | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.

2-88 Revision 27

## VersaTile Specifications as a Sequential Module

The IGLOO library offers a wide variety of sequential cells, including flip-flops and latches. Each has a data input and optional enable, clear, or preset. In this section, timing characteristics are presented for a representative sample from the library. For more details, refer to the *IGLOO*, *Fusion*, and *ProASIC3 Macro Library Guide*.



Figure 2-27 • Sample of Sequential Cells

2-98 Revision 27



Figure 2-28 • Timing Model and Waveforms

## Timing Characteristics 1.5 V DC Core Voltage

Table 2-171 • Register Delays Commercial-Case Conditions:  $T_J = 70^{\circ}\text{C}$ , Worst-Case VCC = 1.425 V

| Parameter           | Description                                                   | Std. | Units |
|---------------------|---------------------------------------------------------------|------|-------|
| t <sub>CLKQ</sub>   | Clock-to-Q of the Core Register                               | 0.89 | ns    |
| t <sub>SUD</sub>    | Data Setup Time for the Core Register                         | 0.81 | ns    |
| t <sub>HD</sub>     | Data Hold Time for the Core Register                          | 0.00 | ns    |
| t <sub>SUE</sub>    | Enable Setup Time for the Core Register                       | 0.73 | ns    |
| t <sub>HE</sub>     | Enable Hold Time for the Core Register                        | 0.00 | ns    |
| t <sub>CLR2Q</sub>  | Asynchronous Clear-to-Q of the Core Register                  | 0.60 | ns    |
| t <sub>PRE2Q</sub>  | Asynchronous Preset-to-Q of the Core Register                 | 0.62 | ns    |
| t <sub>REMCLR</sub> | Asynchronous Clear Removal Time for the Core Register         | 0.00 | ns    |
| t <sub>RECCLR</sub> | Asynchronous Clear Recovery Time for the Core Register        | 0.24 | ns    |
| t <sub>REMPRE</sub> | Asynchronous Preset Removal Time for the Core Register        | 0.00 | ns    |
| t <sub>RECPRE</sub> | Asynchronous Preset Recovery Time for the Core Register       | 0.23 | ns    |
| t <sub>WCLR</sub>   | Asynchronous Clear Minimum Pulse Width for the Core Register  | 0.30 | ns    |
| t <sub>WPRE</sub>   | Asynchronous Preset Minimum Pulse Width for the Core Register | 0.30 | ns    |
| t <sub>CKMPWH</sub> | Clock Minimum Pulse Width High for the Core Register          | 0.56 | ns    |
| t <sub>CKMPWL</sub> | Clock Minimum Pulse Width Low for the Core Register           | 0.56 | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values.

### **FIFO**



Figure 2-37 • FIFO Model



Figure 2-40 • FIFO Reset



Figure 2-41 • FIFO EMPTY Flag and AEMPTY Flag Assertion



IGLOO Low Power Flash FPGAs

|            | FG144           |
|------------|-----------------|
| Pin Number | AGL250 Function |
| A1         | GNDQ            |
| A2         | VMV0            |
| A3         | GAB0/IO02RSB0   |
| A4         | GAB1/IO03RSB0   |
| A5         | IO16RSB0        |
| A6         | GND             |
| A7         | IO29RSB0        |
| A8         | VCC             |
| A9         | IO33RSB0        |
| A10        | GBA0/IO39RSB0   |
| A11        | GBA1/IO40RSB0   |
| A12        | GNDQ            |
| B1         | GAB2/IO117UDB3  |
| B2         | GND             |
| В3         | GAA0/IO00RSB0   |
| B4         | GAA1/IO01RSB0   |
| B5         | IO14RSB0        |
| В6         | IO19RSB0        |
| B7         | IO22RSB0        |
| B8         | IO30RSB0        |
| В9         | GBB0/IO37RSB0   |
| B10        | GBB1/IO38RSB0   |
| B11        | GND             |
| B12        | VMV1            |
| C1         | IO117VDB3       |
| C2         | GFA2/IO107PPB3  |
| C3         | GAC2/IO116UDB3  |
| C4         | VCC             |
| C5         | IO12RSB0        |
| C6         | IO17RSB0        |
| C7         | IO24RSB0        |
| C8         | IO31RSB0        |
| C9         | IO34RSB0        |
| C10        | GBA2/IO41PDB1   |
| C11        | IO41NDB1        |
| C12        | GBC2/IO43PPB1   |

|            | FG144           |
|------------|-----------------|
| Pin Number | AGL250 Function |
| D1         | IO112NDB3       |
| D2         | IO112PDB3       |
| D3         | IO116VDB3       |
| D4         | GAA2/IO118UPB3  |
| D5         | GAC0/IO04RSB0   |
| D6         | GAC1/IO05RSB0   |
| D7         | GBC0/IO35RSB0   |
| D8         | GBC1/IO36RSB0   |
| D9         | GBB2/IO42PDB1   |
| D10        | IO42NDB1        |
| D11        | IO43NPB1        |
| D12        | GCB1/IO49PPB1   |
| E1         | VCC             |
| E2         | GFC0/IO110NDB3  |
| E3         | GFC1/IO110PDB3  |
| E4         | VCCIB3          |
| E5         | IO118VPB3       |
| E6         | VCCIB0          |
| E7         | VCCIB0          |
| E8         | GCC1/IO48PDB1   |
| E9         | VCCIB1          |
| E10        | VCC             |
| E11        | GCA0/IO50NDB1   |
| E12        | IO51NDB1        |
| F1         | GFB0/IO109NPB3  |
| F2         | VCOMPLF         |
| F3         | GFB1/IO109PPB3  |
| F4         | IO107NPB3       |
| F5         | GND             |
| F6         | GND             |
| F7         | GND             |
| F8         | GCC0/IO48NDB1   |
| F9         | GCB0/IO49NPB1   |
| F10        | GND             |
| F11        | GCA1/IO50PDB1   |
| F12        | GCA2/IO51PDB1   |

|            | FG144           |  |  |  |  |  |
|------------|-----------------|--|--|--|--|--|
| Pin Number | AGL250 Function |  |  |  |  |  |
| G1         | GFA1/IO108PPB3  |  |  |  |  |  |
| G2         |                 |  |  |  |  |  |
| _          | GND             |  |  |  |  |  |
| G3         | VCCPLF          |  |  |  |  |  |
| G4         | GFA0/IO108NPB3  |  |  |  |  |  |
| G5         | GND             |  |  |  |  |  |
| G6         | GND             |  |  |  |  |  |
| G7         | GND             |  |  |  |  |  |
| G8         | GDC1/IO58UPB1   |  |  |  |  |  |
| G9         | IO53NDB1        |  |  |  |  |  |
| G10        | GCC2/IO53PDB1   |  |  |  |  |  |
| G11        | IO52NDB1        |  |  |  |  |  |
| G12        | GCB2/IO52PDB1   |  |  |  |  |  |
| H1         | VCC             |  |  |  |  |  |
| H2         | GFB2/IO106PDB3  |  |  |  |  |  |
| H3         | GFC2/IO105PSB3  |  |  |  |  |  |
| H4         | GEC1/IO100PDB3  |  |  |  |  |  |
| H5         | VCC             |  |  |  |  |  |
| H6         | IO79RSB2        |  |  |  |  |  |
| H7         | IO65RSB2        |  |  |  |  |  |
| H8         | GDB2/IO62RSB2   |  |  |  |  |  |
| H9         | GDC0/IO58VPB1   |  |  |  |  |  |
| H10        | VCCIB1          |  |  |  |  |  |
| H11        | IO54PSB1        |  |  |  |  |  |
| H12        | VCC             |  |  |  |  |  |
| J1         | GEB1/IO99PDB3   |  |  |  |  |  |
| J2         | IO106NDB3       |  |  |  |  |  |
| J3         | VCCIB3          |  |  |  |  |  |
| J4         | GEC0/IO100NDB3  |  |  |  |  |  |
| J5         | IO88RSB2        |  |  |  |  |  |
| J6         | IO81RSB2        |  |  |  |  |  |
| J7         | VCC             |  |  |  |  |  |
| J8         | TCK             |  |  |  |  |  |
| J9         | GDA2/IO61RSB2   |  |  |  |  |  |
| J10        | TDO             |  |  |  |  |  |
| J11        | GDA1/IO60UDB1   |  |  |  |  |  |
| J12        | GDB1/IO59UDB1   |  |  |  |  |  |

### **FG256**



Note: This is the bottom view of the package.

#### Note

For more information on package drawings, see PD3068: Package Mechanical Drawings.

|            | FG484           |
|------------|-----------------|
| Din Number | AGL600 Function |
| Pin Number |                 |
| M3         | IO158NPB3       |
| M4         | GFA2/IO161PPB3  |
| M5         | GFA1/IO162PDB3  |
| M6         | VCCPLF          |
| M7         | IO160NDB3       |
| M8         | GFB2/IO160PDB3  |
| M9         | VCC             |
| M10        | GND             |
| M11        | GND             |
| M12        | GND             |
| M13        | GND             |
| M14        | VCC             |
| M15        | GCB2/IO73PPB1   |
| M16        | GCA1/IO71PPB1   |
| M17        | GCC2/IO74PPB1   |
| M18        | IO80PPB1        |
| M19        | GCA2/IO72PDB1   |
| M20        | IO79PPB1        |
| M21        | IO78PPB1        |
| M22        | NC              |
| N1         | IO154NDB3       |
| N2         | IO154PDB3       |
| N3         | NC              |
| N4         | GFC2/IO159PDB3  |
| N5         | IO161NPB3       |
| N6         | IO156PPB3       |
| N7         | IO129RSB2       |
| N8         | VCCIB3          |
| N9         | VCC             |
| N10        | GND             |
| N11        | GND             |
| N12        | GND             |
| N13        | GND             |
| N14        | VCC             |
| N15        | VCCIB1          |
| N16        | IO73NPB1        |
|            | 1               |

4-84 Revision 27



#### Datasheet Information

| Revision / Version                       | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Page                    |
|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| Revision 8 (cont'd)                      | Table 2-13 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings, Table 2-14 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings, Table 2-15 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings, and Table 2-16 • Summary of I/O Output Buffer Power (per pin) – Default I/O Software Settings1 were updated to change PDC2 to PDC6 and PDC3 to PDC7. The table notes were updated to reflect that power was measured on VCCI. | 2-10<br>through<br>2-11 |
|                                          | In Table 2-19 • Different Components Contributing to Dynamic Power Consumption in IGLOO Devices, the description for PAC13 was changed from Static to Dynamic.                                                                                                                                                                                                                                                                                                                                              | 2-13                    |
|                                          | Table 2-20 • Different Components Contributing to the Static Power Consumption in IGLOO Devices and Table 2-22 • Different Components Contributing to the Static Power Consumption in IGLOO Device were updated to add PDC6 and PDC7, and to change the definition for PDC5 to bank quiescent power. Subtitles were added to indicate type of devices and core supply voltage.                                                                                                                              | 2-14,<br>2-16           |
|                                          | The "Total Static Power Consumption—PSTAT" section was updated to revise the calculation of P <sub>STAT</sub> , including PDC6 and PDC7.                                                                                                                                                                                                                                                                                                                                                                    | 2-17                    |
|                                          | Footnote $\dagger$ was updated to include information about PAC13. The PLL Contribution equation was changed from: $P_{PLL} = P_{AC13} + P_{AC14} * F_{CLKOUT}$ to $P_{PLL} = P_{DC4} + P_{AC13} * F_{CLKOUT}$ .                                                                                                                                                                                                                                                                                            | 2-18                    |
| Revision 7 (Jun 2008) Packaging v1.5     | The "QN132" package diagram was updated to include D1 to D4. In addition, note 1 was changed from top view to bottom view, and note 2 is new.                                                                                                                                                                                                                                                                                                                                                               | 4-28                    |
| Revision 6 (Jun 2008)<br>Packaging v1.4  | This document was divided into two sections and given a version number, starting at v1.0. The first section of the document includes features, benefits, ordering information, and temperature and speed grade offerings. The second section is a device family overview.                                                                                                                                                                                                                                   | N/A                     |
|                                          | Pin numbers were added to the "QN68" package diagram. Note 2 was added below the diagram.                                                                                                                                                                                                                                                                                                                                                                                                                   | 4-25                    |
| Revision 5 (Mar 2008) Packaging v1.3     | The "CS196" package and pin table was added for AGL250.                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 4-12                    |
| Revision 4 (Mar 2008) Product Brief v1.0 | The "Low Power" section was updated to change "1.2 V and 1.5 V Core Voltage" to "1.2 V and 1.5 V Core and I/O Voltage." The text "(from 12 $\mu$ W)" was removed from "Low Power Active FPGA Operation."                                                                                                                                                                                                                                                                                                    | _                       |
|                                          | 1.2_V was added to the list of core and I/O voltages in the "Advanced I/O" and "I/Os with Advanced I/O Standards" section sections.                                                                                                                                                                                                                                                                                                                                                                         | I, 1-7                  |
|                                          | The "Embedded Memory" section was updated to remove the footnote reference from the section heading and place it instead after "4,608-Bit" and "True Dual-Port SRAM (except ×18)."                                                                                                                                                                                                                                                                                                                          | _                       |

5-9 Revision 27