Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 768 | | Total RAM Bits | - | | Number of I/O | 77 | | Number of Gates | 30000 | | Voltage - Supply | 1.14V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 100-TQFP | | Supplier Device Package | 100-VQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/agl030v2-vqg100t | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## 1 – IGLOO Device Family Overview ## **General Description** The IGLOO family of flash FPGAs, based on a 130-nm flash process, offers the lowest power FPGA, a single-chip solution, small footprint packages, reprogrammability, and an abundance of advanced features. The Flash\*Freeze technology used in IGLOO devices enables entering and exiting an ultra-low power mode that consumes as little as 5 µW while retaining SRAM and register data. Flash\*Freeze technology simplifies power management through I/O and clock management with rapid recovery to operation mode. The Low Power Active capability (static idle) allows for ultra-low power consumption (from 12 $\mu$ W) while the IGLOO device is completely functional in the system. This allows the IGLOO device to control system power management based on external inputs (e.g., scanning for keyboard stimulus) while consuming minimal power. Nonvolatile flash technology gives IGLOO devices the advantage of being a secure, low power, singlechip solution that is Instant On. IGLOO is reprogrammable and offers time-to-market benefits at an ASIClevel unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools. IGLOO devices offer 1 kbit of on-chip, reprogrammable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on an integrated phase-locked loop (PLL). The AGL015 and AGL030 devices have no PLL or RAM support. IGLOO devices have up to 1 million system gates, supported with up to 144 kbits of true dual-port SRAM and up to 300 user I/Os. M1 IGLOO devices support the high-performance, 32-bit Cortex-M1 processor developed by ARM for implementation in FPGAs. Cortex-M1 is a soft processor that is fully implemented in the FPGA fabric. It has a three-stage pipeline that offers a good balance between low power consumption and speed when implemented in an M1 IGLOO device. The processor runs the ARMv6-M instruction set, has a configurable nested interrupt controller, and can be implemented with or without the debug block. Cortex-M1 is available for free from Microsemi for use in M1 IGLOO FPGAs. The ARM-enabled devices have ordering numbers that begin with M1AGL and do not support AES decryption. ## Flash\*Freeze Technology The IGLOO device offers unique Flash\*Freeze technology, allowing the device to enter and exit ultra-low power Flash\*Freeze mode. IGLOO devices do not need additional components to turn off I/Os or clocks while retaining the design information, SRAM content, and registers. Flash\*Freeze technology is combined with in-system programmability, which enables users to quickly and easily upgrade and update their designs in the final stages of manufacturing or in the field. The ability of IGLOO V2 devices to support a wide range of core voltage (1.2 V to 1.5 V) allows further reduction in power consumption, thus achieving the lowest total system power. When the IGLOO device enters Flash\*Freeze mode, the device automatically shuts off the clocks and inputs to the FPGA core; when the device exits Flash\*Freeze mode, all activity resumes and data is retained. The availability of low power modes, combined with reprogrammability, a single-chip and single-voltage solution, and availability of small-footprint, high pin-count packages, make IGLOO devices the best fit for portable electronics. Revision 27 1-1 ### Flash Advantages #### Low Power Flash-based IGLOO devices exhibit power characteristics similar to those of an ASIC, making them an ideal choice for power-sensitive applications. IGLOO devices have only a very limited power-on current surge and no high-current transition period, both of which occur on many FPGAs. IGLOO devices also have low dynamic power consumption to further maximize power savings; power is even further reduced by the use of a 1.2 V core voltage. Low dynamic power consumption, combined with low static power consumption and Flash\*Freeze technology, gives the IGLOO device the lowest total system power offered by any FPGA. #### Security Nonvolatile, flash-based IGLOO devices do not require a boot PROM, so there is no vulnerable external bitstream that can be easily copied. IGLOO devices incorporate FlashLock, which provides a unique combination of reprogrammability and design security without external overhead, advantages that only an FPGA with nonvolatile flash programming can offer. IGLOO devices utilize a 128-bit flash-based lock and a separate AES key to provide the highest level of protection in the FPGA industry for intellectual property and configuration data. In addition, all FlashROM data in IGLOO devices can be encrypted prior to loading, using the industry-leading AES-128 (FIPS192) bit block cipher encryption standard. AES was adopted by the National Institute of Standards and Technology (NIST) in 2000 and replaces the 1977 DES standard. IGLOO devices have a built-in AES decryption engine and a flash-based AES key that make them the most comprehensive programmable logic device security solution available today. IGLOO devices with AES-based security provide a high level of protection for remote field updates over public networks such as the Internet, and are designed to ensure that valuable IP remains out of the hands of system overbuilders, system cloners, and IP thieves. Security, built into the FPGA fabric, is an inherent component of the IGLOO family. The flash cells are located beneath seven metal layers, and many device design and layout techniques have been used to make invasive attacks extremely difficult. The IGLOO family, with FlashLock and AES security, is unique in being highly resistant to both invasive and noninvasive attacks. Your valuable IP is protected with industry-standard security, making remote ISP possible. An IGLOO device provides the best available security for programmable logic designs. #### Single Chip Flash-based FPGAs store their configuration information in on-chip flash cells. Once programmed, the configuration data is an inherent part of the FPGA structure, and no external configuration data needs to be loaded at system power-up (unlike SRAM-based FPGAs). Therefore, flash-based IGLOO FPGAs do not require system configuration components such as EEPROMs or microcontrollers to load device configuration data. This reduces bill-of-materials costs and PCB area, and increases security and system reliability. #### Instant On Flash-based IGLOO devices support Level 0 of the Instant On classification standard. This feature helps in system component initialization, execution of critical tasks before the processor wakes up, setup and configuration of memory blocks, clock generation, and bus activity management. The Instant On feature of flash-based IGLOO devices greatly simplifies total system design and reduces total system cost, often eliminating the need for CPLDs and clock generation PLLs. In addition, glitches and brownouts in system power will not corrupt the IGLOO device's flash configuration, and unlike SRAM-based FPGAs, the device will not have to be reloaded when system power is restored. This enables the reduction or complete removal of the configuration PROM, expensive voltage monitor, brownout detection, and clock generator devices from the PCB design. Flash-based IGLOO devices simplify total system design and reduce cost and design risk while increasing system reliability and improving system initialization time. IGLOO flash FPGAs allow the user to quickly enter and exit Flash\*Freeze mode. This is done almost instantly (within 1 µs) and the device retains configuration and data in registers and RAM. Unlike SRAM-based FPGAs the device does not need to reload configuration and design state from external memory components; instead it retains all necessary information to resume operation immediately. #### Reduced Cost of Ownership Advantages to the designer extend beyond low unit cost, performance, and ease of use. Unlike SRAM-based FPGAs, Flash-based IGLOO devices allow all functionality to be Instant On; no external boot PROM is required. On-board security mechanisms prevent access to all the programming information and enable secure remote updates of the FPGA logic. Designers can perform secure remote in-system reprogramming to support future design iterations and Revision 27 1-2 Table 2-3 • Flash Programming Limits – Retention, Storage, and Operating Temperature<sup>1</sup> | Product Grade | Programming Cycles | Program Retention (biased/unbiased) | Maximum Storage<br>Temperature T <sub>STG</sub> (°C) <sup>2</sup> | Maximum Operating Junction<br>Temperature T <sub>J</sub> (°C) <sup>2</sup> | |---------------|--------------------|-------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------| | Commercial | 500 | 20 years | 110 | 100 | | Industrial | 500 | 20 years | 110 | 100 | #### Notes: - 1. This is a stress rating only; functional operation at any condition other than those indicated is not implied. - These limits apply for program/data retention only. Refer to Table 2-1 on page 2-1 and Table 2-2 on page 2-2 for device operating conditions and absolute limits. Table 2-4 • Overshoot and Undershoot Limits 1 | VCCI | Average VCCI–GND Overshoot or Undershoot Duration as a Percentage of Clock Cycle <sup>2</sup> | Maximum Overshoot/<br>Undershoot <sup>2</sup> | |---------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------| | 2.7 V or less | 10% | 1.4 V | | | 5% | 1.49 V | | 3 V | 10% | 1.1 V | | | 5% | 1.19 V | | 3.3 V | 10% | 0.79 V | | | 5% | 0.88 V | | 3.6 V | 10% | 0.45 V | | | 5% | 0.54 V | #### Notes: - 1. Based on reliability requirements at junction temperature at 85°C. - 2. The duration is allowed at one out of six clock cycles. If the overshoot/undershoot occurs at one out of two cycles, the maximum overshoot/undershoot has to be reduced by 0.15 V. - 3. This table does not provide PCI overshoot/undershoot limits. # I/O Power-Up and Supply Voltage Thresholds for Power-On Reset (Commercial and Industrial) Sophisticated power-up management circuitry is designed into every IGLOO device. These circuits ensure easy transition from the powered-off state to the powered-up state of the device. The many different supplies can power up in any sequence with minimized current spikes or surges. In addition, the I/O will be in a known state through the power-up sequence. The basic principle is shown in Figure 2-1 on page 2-4 and Figure 2-2 on page 2-5. There are five regions to consider during power-up. IGLOO I/Os are activated only if ALL of the following three conditions are met: - 1. VCC and VCCI are above the minimum specified trip points (Figure 2-1 on page 2-4 and Figure 2-2 on page 2-5). - 2. VCCI > VCC 0.75 V (typical) - 3. Chip is in the operating mode. #### **VCCI Trip Point:** Ramping up (V5 devices): 0.6 V < trip\_point\_up < 1.2 V Ramping down (V5 Devices): 0.5 V < trip\_point\_down < 1.1 V Ramping up (V2 devices): 0.75 V < trip\_point\_up < 1.05 V Ramping down (V2 devices): 0.65 V < trip\_point\_down < 0.95 V #### **VCC Trip Point:** Ramping up (V5 devices): 0.6 V < trip\_point\_up < 1.1 V Ramping down (V5 devices): 0.5 V < trip\_point\_down < 1.0 V Revision 27 2-3 ## **Power Consumption of Various Internal Resources** Table 2-19 • Different Components Contributing to Dynamic Power Consumption in IGLOO Devices For IGLOO V2 or V5 Devices, 1.5 V DC Core Supply Voltage | | | | | Devic | e Specific<br>(µW/l | | Power | | | |-----------|----------------------------------------------------------------------|---------|-----------|------------|---------------------|-------------|-------------|------------|--------| | Parameter | Definition | AGL1000 | AGL600 | AGL400 | AGL250 | AGL125 | AGL060 | AGL030 | AGL015 | | PAC1 | Clock contribution of a<br>Global Rib | 7.778 | 6.221 | 6.082 | 4.460 | 4.446 | 2.736 | 0.000 | 0.000 | | PAC2 | Clock contribution of a<br>Global Spine | 4.334 | 3.512 | 2.759 | 2.718 | 1.753 | 1.971 | 3.483 | 3.483 | | PAC3 | Clock contribution of a<br>VersaTile row | 1.379 | 1.445 | 1.377 | 1.483 | 1.467 | 1.503 | 1.472 | 1.472 | | PAC4 | Clock contribution of a<br>VersaTile used as a<br>sequential module | 0.151 | 0.149 | 0.151 | 0.149 | 0.149 | 0.151 | 0.146 | 0.146 | | PAC5 | First contribution of a<br>VersaTile used as a<br>sequential module | 0.057 | | | | | | • | | | PAC6 | Second contribution of a<br>VersaTile used as a<br>sequential module | 0.207 | | | | | | | | | PAC7 | Contribution of a VersaTile used as a combinatorial module | 0.276 | 0.262 | 0.279 | 0.277 | 0.280 | 0.300 | 0.281 | 0.273 | | PAC8 | Average contribution of a routing net | 1.161 | 1.147 | 1.193 | 1.273 | 1.076 | 1.088 | 1.134 | 1.153 | | PAC9 | Contribution of an I/O input pin (standard-dependent) | | See Table | 2-13 on pa | age 2-10 th | rough Table | e 2-15 on p | page 2-11. | | | PAC10 | Contribution of an I/O output pin (standard-dependent) | | See Table | 2-16 on pa | age 2-11 th | rough Table | e 2-18 on p | age 2-12. | | | PAC11 | Average contribution of a RAM block during a read operation | | | | 25. | 00 | | | | | PAC12 | Average contribution of a RAM block during a write operation | | | | 30. | 00 | | | | | PAC13 | Dynamic PLL contribution | | | | 2.7 | 70 | | | | Note: For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi power spreadsheet calculator or SmartPower tool in Libero SoC. 2-12 Revision 27 Table 2-64 • Minimum and Maximum DC Input and Output Levels for LVCMOS 3.3 V Wide Range Applicable to Standard Plus I/O Banks | 3.3 V LVCMO | S Wide Range | VI | L | ٧ | IH | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>2</sup> | IIH <sup>3</sup> | |-------------------|----------------------------------------------------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----|-----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive<br>Strength | Equivalent<br>Software<br>Default Drive<br>Strength<br>Option <sup>1</sup> | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | μΑ | μΑ | Max.<br>mA <sup>4</sup> | Max.<br>mA <sup>4</sup> | μ <b>Α</b> <sup>5</sup> | μ <b>Α</b> <sup>5</sup> | | 100 μΑ | 2 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VDD - 0.2 | 100 | 100 | 25 | 27 | 10 | 10 | | 100 μΑ | 4 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VDD - 0.2 | 100 | 100 | 25 | 27 | 10 | 10 | | 100 μΑ | 6 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VDD - 0.2 | 100 | 100 | 51 | 54 | 10 | 10 | | 100 μΑ | 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VDD - 0.2 | 100 | 100 | 51 | 54 | 10 | 10 | | 100 μΑ | 12 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VDD - 0.2 | 100 | 100 | 103 | 109 | 10 | 10 | | 100 μΑ | 16 mA | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VDD – 0.2 | 100 | 100 | 103 | 109 | 10 | 10 | #### Notes: - 1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is $\pm$ 100 $\mu$ A. Drive strengths displayed in software are supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 3. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 4. Currents are measured at 100°C junction temperature and maximum voltage. - 5. Currents are measured at 85°C junction temperature. - 6. Software default selection highlighted in gray. Revision 27 2-47 #### **Timing Characteristics** Applies to 1.5 V DC Core Voltage Table 2-83 • 2.5 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Advanced I/O Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 0.97 | 4.96 | 0.18 | 1.08 | 0.66 | 5.06 | 4.59 | 2.26 | 2.00 | 8.66 | 8.19 | ns | | 4 mA | Std. | 0.97 | 4.96 | 0.18 | 1.08 | 0.66 | 5.06 | 4.59 | 2.26 | 2.00 | 8.66 | 8.19 | ns | | 6 mA | Std. | 0.97 | 4.15 | 0.18 | 1.08 | 0.66 | 4.24 | 3.94 | 2.54 | 2.51 | 7.83 | 7.53 | ns | | 8 mA | Std. | 0.97 | 4.15 | 0.18 | 1.08 | 0.66 | 4.24 | 3.94 | 2.54 | 2.51 | 7.83 | 7.53 | ns | | 12 mA | Std. | 0.97 | 3.57 | 0.18 | 1.08 | 0.66 | 3.65 | 3.47 | 2.73 | 2.84 | 7.24 | 7.06 | ns | | 16 mA | Std. | 0.97 | 3.39 | 0.18 | 1.08 | 0.66 | 3.46 | 3.36 | 2.78 | 2.92 | 7.06 | 6.95 | ns | | 24 mA | Std. | 0.97 | 3.38 | 0.18 | 1.08 | 0.66 | 3.38 | 3.38 | 2.83 | 3.25 | 6.98 | 6.98 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-84 • 2.5 V LVCMOS High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Advanced I/O Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 0.97 | 2.77 | 0.18 | 1.08 | 0.66 | 2.83 | 2.60 | 2.26 | 2.08 | 6.42 | 6.19 | ns | | 4 mA | Std. | 0.97 | 2.77 | 0.18 | 1.08 | 0.66 | 2.83 | 2.60 | 2.26 | 2.08 | 6.42 | 6.19 | ns | | 6 mA | Std. | 0.97 | 2.34 | 0.18 | 1.08 | 0.66 | 2.39 | 2.08 | 2.54 | 2.60 | 5.99 | 5.68 | ns | | 8 mA | Std. | 0.97 | 2.34 | 0.18 | 1.08 | 0.66 | 2.39 | 2.08 | 2.54 | 2.60 | 5.99 | 5.68 | ns | | 12 mA | Std. | 0.97 | 2.09 | 0.18 | 1.08 | 0.66 | 2.14 | 1.83 | 2.73 | 2.93 | 5.73 | 5.43 | ns | | 16 mA | Std. | 0.97 | 2.05 | 0.18 | 1.08 | 0.66 | 2.09 | 1.78 | 2.78 | 3.02 | 5.69 | 5.38 | ns | | 24 mA | Std. | 0.97 | 2.06 | 0.18 | 1.08 | 0.66 | 2.10 | 1.72 | 2.83 | 3.35 | 5.70 | 5.32 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-85 • 2.5 V LVCMOS Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Standard Plus Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 0.97 | 4.42 | 0.18 | 1.08 | 0.66 | 4.51 | 4.10 | 1.96 | 1.85 | 8.10 | 7.69 | ns | | 4 mA | Std. | 0.97 | 4.42 | 0.18 | 1.08 | 0.66 | 4.51 | 4.10 | 1.96 | 1.85 | 8.10 | 7.69 | ns | | 6 mA | Std. | 0.97 | 3.62 | 0.18 | 1.08 | 0.66 | 3.70 | 3.52 | 2.21 | 2.32 | 7.29 | 7.11 | ns | | 8 mA | Std. | 0.97 | 3.62 | 0.18 | 1.08 | 0.66 | 3.70 | 3.52 | 2.21 | 2.32 | 7.29 | 7.11 | ns | | 12 mA | Std. | 0.97 | 3.09 | 0.18 | 1.08 | 0.66 | 3.15 | 3.09 | 2.39 | 2.61 | 6.74 | 6.68 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Revision 27 2-57 Figure 2-22 • Input DDR Timing Diagram #### **Timing Characteristics** 1.5 V DC Core Voltage Table 2-164 • Input DDR Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |-------------------------|------------------------------------------------------|--------|-------| | t <sub>DDRICLKQ1</sub> | Clock-to-Out Out_QR for Input DDR | 0.48 | ns | | t <sub>DDRICLKQ2</sub> | Clock-to-Out Out_QF for Input DDR | 0.65 | ns | | t <sub>DDRISUD1</sub> | Data Setup for Input DDR (negedge) | 0.50 | ns | | t <sub>DDRISUD2</sub> | Data Setup for Input DDR (posedge) | 0.40 | ns | | t <sub>DDRIHD1</sub> | Data Hold for Input DDR (negedge) | 0.00 | ns | | t <sub>DDRIHD2</sub> | Data Hold for Input DDR (posedge) | 0.00 | ns | | t <sub>DDRICLR2Q1</sub> | Asynchronous Clear-to-Out Out_QR for Input DDR | 0.82 | ns | | t <sub>DDRICLR2Q2</sub> | Asynchronous Clear-to-Out Out_QF for Input DDR | 0.98 | ns | | t <sub>DDRIREMCLR</sub> | Asynchronous Clear Removal Time for Input DDR | 0.00 | ns | | t <sub>DDRIRECCLR</sub> | Asynchronous Clear Recovery Time for Input DDR | 0.23 | ns | | t <sub>DDRIWCLR</sub> | Asynchronous Clear Minimum Pulse Width for Input DDR | 0.19 | ns | | t <sub>DDRICKMPWH</sub> | Clock Minimum Pulse Width High for Input DDR | 0.31 | ns | | t <sub>DDRICKMPWL</sub> | Clock Minimum Pulse Width Low for Input DDR | 0.28 | ns | | F <sub>DDRIMAX</sub> | Maximum Frequency for Input DDR | 250.00 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-90 Revision 27 Table 2-185 • AGL250 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | St | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 2.11 | 2.57 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 2.19 | 2.81 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.62 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-186 • AGL400 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | s | Std. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 2.18 | 2.64 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 2.27 | 2.89 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.62 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. 2-108 Revision 27 Figure 2-30 • Peak-to-Peak Jitter Definition 2-112 Revision 27 #### 1.2 V DC Core Voltage Table 2-193 • RAM4K9 Commercial-Case Conditions: $T_J = 70$ °C, Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |-----------------------|----------------------------------------------------------------------------------------------------------------------|-------|-------| | t <sub>AS</sub> | Address setup time | 1.53 | ns | | t <sub>AH</sub> | Address hold time | 0.29 | ns | | t <sub>ENS</sub> | REN WEN setup time | 1.50 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.29 | ns | | t <sub>BKS</sub> | BLK setup time | 3.05 | ns | | t <sub>BKH</sub> | BLK hold time | 0.29 | ns | | t <sub>DS</sub> | Input data (DIN) setup time | 1.33 | ns | | t <sub>DH</sub> | Input data (DIN) hold time | 0.66 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on DOUT (output retained, WMODE = 0) | 6.61 | ns | | | Clock High to new data valid on DOUT (flow-through, WMODE = 1) | 5.72 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on DOUT (pipelined) | 3.38 | ns | | t <sub>C2CWWL</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address - Applicable to Closing Edge | 0.30 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address – Applicable to Opening Edge | 0.89 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address – Applicable to Opening Edge | 1.01 | ns | | t <sub>RSTBQ</sub> | RESET Low to data out Low on DOUT (flow-through) | 3.86 | ns | | | RESET Low to data out Low on DOUT (pipelined) | 3.86 | ns | | t <sub>REMRSTB</sub> | RESET removal | 1.12 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 5.93 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 1.18 | ns | | t <sub>CYC</sub> | Clock cycle time | 10.90 | ns | | F <sub>MAX</sub> | Maximum frequency | 92 | MHz | #### Notes: - 1. For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Revision 27 2-119 #### VJTAG JTAG Supply Voltage Low power flash devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned for use, the VJTAG pin together with the TRST pin could be tied to GND. It should be noted that VCC is required to be powered for JTAG operation; VJTAG alone is insufficient. If a device is in a JTAG chain of interconnected boards, the board containing the device can be powered down, provided both VJTAG and VCC to the part remain powered; otherwise, JTAG signals will not be able to transition the device, even in bypass mode. Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail. #### VPUMP Programming Supply Voltage IGLOO devices support single-voltage ISP of the configuration flash and FlashROM. For programming, VPUMP should be 3.3 V nominal. During normal device operation, VPUMP can be left floating or can be tied (pulled up) to any voltage between 0 V and the VPUMP maximum. Programming power supply voltage (VPUMP) range is listed in the datasheet. When the VPUMP pin is tied to ground, it will shut off the charge pump circuitry, resulting in no sources of oscillation from the charge pump circuitry. For proper programming, $0.01~\mu F$ and $0.33~\mu F$ capacitors (both rated at 16 V) are to be connected in parallel across VPUMP and GND, and positioned as close to the FPGA pins as possible. Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail. ## **User Pins** #### I/O User Input/Output The I/O pin functions as an input, output, tristate, or bidirectional buffer. Input and output signal levels are compatible with the I/O standard selected. During programming, I/Os become tristated and weakly pulled up to VCCI. With VCCI, VMV, and VCC supplies continuously powered up, when the device transitions from programming to operating mode, the I/Os are instantly configured to the desired user configuration. Unused I/Os are configured as follows: - Output buffer is disabled (with tristate value of high impedance) - Input buffer is disabled (with tristate value of high impedance) - Weak pull-up is programmed #### GL Globals GL I/Os have access to certain clock conditioning circuitry (and the PLL) and/or have direct access to the global network (spines). Additionally, the global I/Os can be used as regular I/Os, since they have identical capabilities. Unused GL pins are configured as inputs with pull-up resistors. See more detailed descriptions of global I/O connectivity in the "Clock Conditioning Circuits in Low Power Flash Devices and Mixed Signal FPGAs" chapter of the IGLOO FPGA Fabric User Guide. All inputs labeled GC/GF are direct inputs into the quadrant clocks. For example, if GAA0 is used for an input, GAA1 and GAA2 are no longer available for input to the quadrant globals. All inputs labeled GC/GF are direct inputs into the chip-level globals, and the rest are connected to the quadrant globals. The inputs to the global network are multiplexed, and only one input can be used as a global input. Refer to the "I/O Structures in IGLOO and ProASIC3 Devices" chapter of the IGLOO FPGA Fabric User Guide for an explanation of the naming of global pins. #### FF Flash\*Freeze Mode Activation Pin Flash\*Freeze mode is available on IGLOO devices. The FF pin is a dedicated input pin used to enter and exit Flash\*Freeze mode. The FF pin is active low, has the same characteristics as a single-ended I/O, and must meet the maximum rise and fall times. When Flash\*Freeze mode is not used in the design, the FF pin is available as a regular I/O. When Flash\*Freeze mode is used, the FF pin must not be left floating to avoid accidentally entering Flash\*Freeze mode. While in Flash\*Freeze mode, the Flash\*Freeze pin should be constantly asserted. Revision 27 3-2 IGLOO Low Power Flash FPGAs | CS196 | | |------------|-----------------| | Pin Number | AGL125 Function | | H11 | GCB0/IO54RSB0 | | H12 | GCA1/IO55RSB0 | | H13 | IO49RSB0 | | H14 | GCA2/IO57RSB0 | | J1 | GFC2/IO115RSB1 | | J2 | IO110RSB1 | | J3 | IO94RSB1 | | J4 | IO93RSB1 | | J5 | IO89RSB1 | | J6 | NC | | J7 | VCC | | J8 | VCC | | J9 | NC | | J10 | IO60RSB0 | | J11 | GCB2/IO58RSB0 | | J12 | IO50RSB0 | | J13 | GDC1/IO61RSB0 | | J14 | GDC0/IO62RSB0 | | K1 | IO99RSB1 | | K2 | GND | | K3 | IO95RSB1 | | K4 | VCCIB1 | | K5 | NC | | K6 | IO86RSB1 | | K7 | IO80RSB1 | | K8 | IO74RSB1 | | K9 | IO72RSB1 | | K10 | NC | | K11 | VCCIB0 | | K12 | GDA1/IO65RSB0 | | K13 | GND | | K14 | GDB1/IO63RSB0 | | L1 | GEB1/IO107RSB1 | | L2 | GEC1/IO109RSB1 | | | | | L3 | GEC0/IO108RSB1 | | CS196 | | |------------|-----------------| | Pin Number | AGL125 Function | | L5 | IO91RSB1 | | | | | L6 | IO90RSB1 | | L7 | IO83RSB1 | | L8 | IO81RSB1 | | L9 | IO71RSB1 | | L10 | IO70RSB1 | | L11 | VPUMP | | L12 | VJTAG | | L13 | GDA0/IO66RSB0 | | L14 | GDB0/IO64RSB0 | | M1 | GEB0/IO106RSB1 | | M2 | GEA1/IO105RSB1 | | M3 | GNDQ | | M4 | VCCIB1 | | M5 | IO92RSB1 | | M6 | IO88RSB1 | | M7 | NC | | M8 | VCCIB1 | | M9 | IO76RSB1 | | M10 | GDB2/IO68RSB1 | | M11 | VCCIB1 | | M12 | VMV1 | | M13 | TRST | | M14 | VCCIB0 | | N1 | GEA0/IO104RSB1 | | N2 | VMV1 | | N3 | GEC2/IO101RSB1 | | N4 | IO100RSB1 | | N5 | GND | | N6 | IO87RSB1 | | N7 | IO82RSB1 | | N8 | IO78RSB1 | | N9 | IO73RSB1 | | N10 | GND | | N11 | TCK | | N12 | TDI | | '1'2 | 15. | | | CS196 | | |------------|-------------------|--| | Pin Number | AGL125 Function | | | N13 | GNDQ | | | N14 | TDO | | | P1 | GND | | | P2 | GEA2/IO103RSB1 | | | P3 | FF/GEB2/IO102RSB1 | | | P4 | IO98RSB1 | | | P5 | IO97RSB1 | | | P6 | IO85RSB1 | | | P7 | IO84RSB1 | | | P8 | IO79RSB1 | | | P9 | IO77RSB1 | | | P10 | IO75RSB1 | | | P11 | GDC2/IO69RSB1 | | | P12 | GDA2/IO67RSB1 | | | P13 | TMS | | | P14 | GND | | IGLOO Low Power Flash FPGAs | CS196 | | |------------|-----------------| | Pin Number | AGL250 Function | | H11 | GCB0/IO49NDB1 | | H12 | GCA1/IO50PDB1 | | H13 | IO51NDB1 | | H14 | GCA2/IO51PDB1 | | J1 | GFC2/IO105PDB3 | | J2 | IO104PPB3 | | J3 | IO106NPB3 | | J4 | IO103PDB3 | | J5 | IO103NDB3 | | J6 | IO80RSB2 | | J7 | VCC | | J8 | VCC | | J9 | IO64RSB2 | | J10 | IO56PDB1 | | J11 | GCB2/IO52PDB1 | | J12 | IO52NDB1 | | J13 | GDC1/IO58UDB1 | | J14 | GDC0/IO58VDB1 | | K1 | IO105NDB3 | | K2 | GND | | K3 | IO104NPB3 | | K4 | VCCIB3 | | K5 | IO101PPB3 | | K6 | IO91RSB2 | | K7 | IO81RSB2 | | K8 | IO73RSB2 | | K9 | IO77RSB2 | | K10 | IO56NDB1 | | K11 | VCCIB1 | | K12 | GDA1/IO60UPB1 | | K13 | GND | | K14 | GDB1/IO59UDB1 | | L1 | GEB1/IO99PDB3 | | L2 | GEC1/IO100PDB3 | | | | | L3 | GEC0/IO100NDB3 | | CS196 | | |------------|-----------------| | Pin Number | AGL250 Function | | L5 | IO89RSB2 | | L6 | IO92RSB2 | | L7 | IO75RSB2 | | L8 | IO66RSB2 | | L9 | IO65RSB2 | | L10 | IO05RSB2 | | | | | L11 | VPUMP | | L12 | VJTAG | | L13 | GDA0/IO60VPB1 | | L14 | GDB0/IO59VDB1 | | M1 | GEB0/IO99NDB3 | | M2 | GEA1/IO98PPB3 | | M3 | GNDQ | | M4 | VCCIB2 | | M5 | IO88RSB2 | | M6 | IO87RSB2 | | M7 | IO82RSB2 | | M8 | VCCIB2 | | M9 | IO67RSB2 | | M10 | GDB2/IO62RSB2 | | M11 | VCCIB2 | | M12 | VMV2 | | M13 | TRST | | M14 | VCCIB1 | | N1 | GEA0/IO98NPB3 | | N2 | VMV3 | | N3 | GEC2/IO95RSB2 | | N4 | IO94RSB2 | | N5 | GND | | N6 | IO86RSB2 | | N7 | IO78RSB2 | | N8 | IO74RSB2 | | N9 | IO69RSB2 | | N10 | GND | | N11 | TCK | | N12 | TDI | | L | | | | CS196 | |------------|------------------| | Pin Number | AGL250 Function | | N13 | GNDQ | | N14 | TDO | | P1 | GND | | P2 | GEA2/IO97RSB2 | | P3 | FF/GEB2/IO96RSB2 | | P4 | IO90RSB2 | | P5 | IO85RSB2 | | P6 | IO83RSB2 | | P7 | IO79RSB2 | | P8 | IO76RSB2 | | P9 | IO72RSB2 | | P10 | IO68RSB2 | | P11 | GDC2/IO63RSB2 | | P12 | GDA2/IO61RSB2 | | P13 | TMS | | P14 | GND | | CS281 | | |------------|------------------| | Pin Number | AGL1000 Function | | R15 | IO122RSB2 | | R16 | GDA1/IO113PPB1 | | R18 | GDB0/IO112NPB1 | | R19 | GDC0/IO111NPB1 | | T1 | IO197PPB3 | | T2 | GEC0/IO190NPB3 | | T4 | GEB0/IO189NPB3 | | T5 | IO181RSB2 | | T6 | IO172RSB2 | | T7 | IO171RSB2 | | Т8 | IO156RSB2 | | Т9 | IO159RSB2 | | T10 | GND | | T11 | IO139RSB2 | | T12 | IO138RSB2 | | T13 | IO129RSB2 | | T14 | IO123RSB2 | | T15 | GDC2/IO116RSB2 | | T16 | TMS | | T18 | VJTAG | | T19 | GDB1/IO112PPB1 | | U1 | IO193PDB3 | | U2 | GEA1/IO188PPB3 | | U6 | IO167RSB2 | | U14 | IO128RSB2 | | U18 | TRST | | U19 | GDA0/IO113NPB1 | | V1 | IO193NDB3 | | V2 | VCCIB3 | | V3 | GEC2/IO185RSB2 | | V4 | IO182RSB2 | | V5 | IO175RSB2 | | V6 | GND | | V7 | IO161RSB2 | | V8 | IO143RSB2 | | V9 | IO146RSB2 | | | CS281 | |------------|-------------------| | Pin Number | AGL1000 Function | | V10 | IO145RSB2 | | V11 | IO144RSB2 | | V12 | IO134RSB2 | | V13 | IO133RSB2 | | V14 | GND | | V15 | IO119RSB2 | | V16 | GDA2/IO114RSB2 | | V17 | TDI | | V18 | VCCIB2 | | V19 | TDO | | W1 | GND | | W2 | FF/GEB2/IO186RSB2 | | W3 | IO183RSB2 | | W4 | IO176RSB2 | | W5 | IO170RSB2 | | W6 | IO162RSB2 | | W7 | IO157RSB2 | | W8 | IO152RSB2 | | W9 | IO149RSB2 | | W10 | VCCIB2 | | W11 | IO140RSB2 | | W12 | IO135RSB2 | | W13 | IO130RSB2 | | W14 | IO125RSB2 | | W15 | IO120RSB2 | | W16 | IO118RSB2 | | W17 | GDB2/IO115RSB2 | | W18 | TCK | | W19 | GND | 4-22 Revision 27 IGLOO Low Power Flash FPGAs | FG144 | | |------------|-----------------| | Pin Number | AGL125 Function | | A1 | GNDQ | | A2 | VMV0 | | A3 | GAB0/IO02RSB0 | | A4 | GAB1/IO03RSB0 | | A5 | IO11RSB0 | | A6 | GND | | A7 | IO18RSB0 | | A8 | VCC | | A9 | IO25RSB0 | | A10 | GBA0/IO39RSB0 | | A11 | GBA1/IO40RSB0 | | A12 | GNDQ | | B1 | GAB2/IO69RSB1 | | B2 | GND | | В3 | GAA0/IO00RSB0 | | B4 | GAA1/IO01RSB0 | | B5 | IO08RSB0 | | B6 | IO14RSB0 | | B7 | IO19RSB0 | | B8 | IO22RSB0 | | B9 | GBB0/IO37RSB0 | | B10 | GBB1/IO38RSB0 | | B11 | GND | | B12 | VMV0 | | C1 | IO132RSB1 | | C2 | GFA2/IO120RSB1 | | C3 | GAC2/IO131RSB1 | | C4 | VCC | | C5 | IO10RSB0 | | C6 | IO12RSB0 | | C7 | IO21RSB0 | | C8 | IO24RSB0 | | C9 | IO27RSB0 | | C10 | GBA2/IO41RSB0 | | C11 | IO42RSB0 | | C12 | GBC2/IO45RSB0 | | | FG144 | |------------|-----------------| | Pin Number | AGL125 Function | | D1 | IO128RSB1 | | D2 | IO129RSB1 | | D3 | IO130RSB1 | | D4 | GAA2/IO67RSB1 | | D5 | GAC0/IO04RSB0 | | D6 | GAC1/IO05RSB0 | | D7 | GBC0/IO35RSB0 | | D8 | GBC1/IO36RSB0 | | D9 | GBB2/IO43RSB0 | | D10 | IO28RSB0 | | D11 | IO44RSB0 | | D12 | GCB1/IO53RSB0 | | E1 | VCC | | E2 | GFC0/IO125RSB1 | | E3 | GFC1/IO126RSB1 | | E4 | VCCIB1 | | E5 | IO68RSB1 | | E6 | VCCIB0 | | E7 | VCCIB0 | | E8 | GCC1/IO51RSB0 | | E9 | VCCIB0 | | E10 | VCC | | E11 | GCA0/IO56RSB0 | | E12 | IO46RSB0 | | F1 | GFB0/IO123RSB1 | | F2 | VCOMPLF | | F3 | GFB1/IO124RSB1 | | F4 | IO127RSB1 | | F5 | GND | | F6 | GND | | F7 | GND | | F8 | GCC0/IO52RSB0 | | F9 | GCB0/IO54RSB0 | | F10 | GND | | F11 | GCA1/IO55RSB0 | | F12 | GCA2/IO57RSB0 | | FG144 | | |------------|-----------------| | Pin Number | AGL125 Function | | G1 | GFA1/IO121RSB1 | | G2 | GND | | G3 | VCCPLF | | G4 | GFA0/IO122RSB1 | | G5 | GND | | G6 | GND | | G7 | GND | | G8 | GDC1/IO61RSB0 | | G9 | IO48RSB0 | | G10 | GCC2/IO59RSB0 | | G11 | IO47RSB0 | | G12 | GCB2/IO58RSB0 | | H1 | VCC | | H2 | GFB2/IO119RSB1 | | НЗ | GFC2/IO118RSB1 | | H4 | GEC1/IO112RSB1 | | H5 | VCC | | H6 | IO50RSB0 | | H7 | IO60RSB0 | | H8 | GDB2/IO71RSB1 | | H9 | GDC0/IO62RSB0 | | H10 | VCCIB0 | | H11 | IO49RSB0 | | H12 | VCC | | J1 | GEB1/IO110RSB1 | | J2 | IO115RSB1 | | J3 | VCCIB1 | | J4 | GEC0/IO111RSB1 | | J5 | IO116RSB1 | | J6 | IO117RSB1 | | J7 | VCC | | J8 | TCK | | J9 | GDA2/IO70RSB1 | | J10 | TDO | | J11 | GDA1/IO65RSB0 | | J12 | GDB1/IO63RSB0 | Revision 27 4-43 | FG144 | | |------------|-------------------| | Pin Number | AGL400 Function | | | | | K1 | GEB0/IO136NDB3 | | K2 | GEA1/IO135PDB3 | | K3 | GEA0/IO135NDB3 | | K4 | GEA2/IO134RSB2 | | K5 | IO127RSB2 | | K6 | IO121RSB2 | | K7 | GND | | K8 | IO104RSB2 | | K9 | GDC2/IO82RSB2 | | K10 | GND | | K11 | GDA0/IO79VDB1 | | K12 | GDB0/IO78VDB1 | | L1 | GND | | L2 | VMV3 | | L3 | FF/GEB2/IO133RSB2 | | L4 | IO128RSB2 | | L5 | VCCIB2 | | L6 | IO119RSB2 | | L7 | IO114RSB2 | | L8 | IO110RSB2 | | L9 | TMS | | L10 | VJTAG | | L11 | VMV2 | | L12 | TRST | | M1 | GNDQ | | M2 | GEC2/IO132RSB2 | | M3 | IO129RSB2 | | M4 | IO126RSB2 | | M5 | IO124RSB2 | | M6 | IO122RSB2 | | M7 | IO117RSB2 | | M8 | IO115RSB2 | | M9 | TDI | | M10 | VCCIB2 | | M11 | VPUMP | | M12 | GNDQ | | | | 4-48 Revision 27 | FG256 | | | | |------------|------------------|--|--| | Pin Number | AGL1000 Function | | | | A1 | GND | | | | A2 | GAA0/IO00RSB0 | | | | A3 | GAA1/IO01RSB0 | | | | A4 | GAB0/IO02RSB0 | | | | A5 | IO16RSB0 | | | | A6 | IO22RSB0 | | | | A7 | IO28RSB0 | | | | A8 | IO35RSB0 | | | | A9 | IO45RSB0 | | | | A10 | IO50RSB0 | | | | A11 | IO55RSB0 | | | | A12 | IO61RSB0 | | | | A13 | GBB1/IO75RSB0 | | | | A14 | GBA0/IO76RSB0 | | | | A15 | GBA1/IO77RSB0 | | | | A16 | GND | | | | B1 | GAB2/IO224PDB3 | | | | B2 | GAA2/IO225PDB3 | | | | В3 | GNDQ | | | | B4 | GAB1/IO03RSB0 | | | | B5 | IO17RSB0 | | | | В6 | IO21RSB0 | | | | В7 | IO27RSB0 | | | | B8 | IO34RSB0 | | | | B9 | IO44RSB0 | | | | B10 | IO51RSB0 | | | | B11 | IO57RSB0 | | | | B12 | GBC1/IO73RSB0 | | | | B13 | GBB0/IO74RSB0 | | | | B14 | IO71RSB0 | | | | B15 | GBA2/IO78PDB1 | | | | B16 | IO81PDB1 | | | | C1 | IO224NDB3 | | | | C2 | IO225NDB3 | | | | C3 | VMV3 | | | | C4 | IO11RSB0 | | | | C5 | GAC0/IO04RSB0 | | | | C6 | GAC1/IO05RSB0 | | | | | FG256 | | | | |------------|------------------|--|--|--| | Pin Number | AGL1000 Function | | | | | | | | | | | C7 | IO25RSB0 | | | | | C8 | IO36RSB0 | | | | | C9 | IO42RSB0 | | | | | C10 | IO49RSB0 | | | | | C11 | IO56RSB0 | | | | | C12 | GBC0/IO72RSB0 | | | | | C13 | IO62RSB0 | | | | | C14 | VMV0 | | | | | C15 | IO78NDB1 | | | | | C16 | IO81NDB1 | | | | | D1 | IO222NDB3 | | | | | D2 | IO222PDB3 | | | | | D3 | GAC2/IO223PDB3 | | | | | D4 | IO223NDB3 | | | | | D5 | GNDQ | | | | | D6 | IO23RSB0 | | | | | D7 | IO29RSB0 | | | | | D8 | IO33RSB0 | | | | | D9 | IO46RSB0 | | | | | D10 | IO52RSB0 | | | | | D11 | IO60RSB0 | | | | | D12 | GNDQ | | | | | D13 | IO80NDB1 | | | | | D14 | GBB2/IO79PDB1 | | | | | D15 | IO79NDB1 | | | | | D16 | IO82NSB1 | | | | | E1 | IO217PDB3 | | | | | E2 | IO218PDB3 | | | | | E3 | IO221NDB3 | | | | | E4 | IO221PDB3 | | | | | E5 | VMV0 | | | | | E6 | VCCIB0 | | | | | E7 | VCCIB0 | | | | | E8 | IO38RSB0 | | | | | E9 | IO47RSB0 | | | | | E10 | VCCIB0 | | | | | E11 | VCCIB0 | | | | | E12 | VMV1 | | | | | | FG256 | | | |------------|------------------|--|--| | Pin Number | AGL1000 Function | | | | E13 | GBC2/IO80PDB1 | | | | E14 | IO83PPB1 | | | | E15 | IO86PPB1 | | | | E16 | IO87PDB1 | | | | F1 | IO217NDB3 | | | | F2 | IO218NDB3 | | | | F3 | IO216PDB3 | | | | F4 | IO216NDB3 | | | | F5 | VCCIB3 | | | | F6 | GND | | | | F7 | VCC | | | | F8 | VCC | | | | F9 | VCC | | | | F10 | VCC | | | | F11 | GND | | | | F12 | VCCIB1 | | | | F13 | IO83NPB1 | | | | F14 | IO86NPB1 | | | | F15 | IO90PPB1 | | | | F16 | IO87NDB1 | | | | G1 | IO210PSB3 | | | | G2 | IO213NDB3 | | | | G3 | IO213PDB3 | | | | G4 | GFC1/IO209PPB3 | | | | G5 | VCCIB3 | | | | G6 | VCC | | | | G7 | GND | | | | G8 | GND | | | | G9 | GND | | | | G10 | GND | | | | G11 | VCC | | | | G12 | VCCIB1 | | | | G13 | GCC1/IO91PPB1 | | | | G14 | IO90NPB1 | | | | G15 | IO88PDB1 | | | | G16 | IO88NDB1 | | | | H1 | GFB0/IO208NPB3 | | | | H2 | GFA0/IO207NDB3 | | | 4-60 Revision 27 | FG484 | | | |------------|-----------------|--| | Pin Number | AGL400 Function | | | B7 | NC | | | B8 | NC | | | B9 | NC | | | B10 | NC | | | B11 | NC | | | B12 | NC | | | B13 | NC | | | B14 | NC | | | B15 | NC | | | B16 | NC | | | B17 | NC | | | B18 | NC | | | B19 | NC | | | B20 | NC | | | B21 | VCCIB1 | | | B22 | GND | | | C1 | VCCIB3 | | | C2 | NC | | | C3 | NC | | | C4 | NC | | | C5 | GND | | | C6 | NC | | | C7 | NC | | | C8 | VCC | | | C9 | VCC | | | C10 | NC | | | C11 | NC | | | C12 | NC | | | C13 | NC | | | C14 | VCC | | | C15 | VCC | | | C16 | NC | | | C17 | NC | | | C18 | GND | | | C19 | NC | | | C20 | NC | | 4-66 Revision 27 | | FG484 | |------------|------------------| | Pin Number | AGL1000 Function | | U1 | IO195PDB3 | | U2 | IO195NDB3 | | U3 | IO194NPB3 | | U4 | GEB1/IO189PDB3 | | U5 | GEB0/IO189NDB3 | | U6 | VMV2 | | U7 | IO179RSB2 | | U8 | IO171RSB2 | | U9 | IO165RSB2 | | U10 | IO159RSB2 | | U11 | IO151RSB2 | | U12 | IO137RSB2 | | U13 | IO134RSB2 | | U14 | IO128RSB2 | | U15 | VMV1 | | U16 | TCK | | U17 | VPUMP | | U18 | TRST | | U19 | GDA0/IO113NDB1 | | U20 | NC | | U21 | IO108NDB1 | | U22 | IO109PDB1 | | V1 | NC | | V2 | NC | | V3 | GND | | V4 | GEA1/IO188PDB3 | | V5 | GEA0/IO188NDB3 | | V6 | IO184RSB2 | | V7 | GEC2/IO185RSB2 | | V8 | IO168RSB2 | | V9 | IO163RSB2 | | V10 | IO157RSB2 | | V11 | IO149RSB2 | | V12 | IO143RSB2 | | V13 | IO138RSB2 | | V14 | IO131RSB2 | Revision 27 4-101 #### IGLOO Low Power Flash FPGAs | Revision | Changes | Page | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | Revision 23<br>(December 2012) | The "IGLOO Ordering Information" section has been updated to mention "Y" as "Blank" mentioning "Device Does Not Include License to Implement IP Based on the Cryptography Research, Inc. (CRI) Patent Portfolio" (SAR 43173). | III | | | The note in Table 2-189 · IGLOO CCC/PLL Specification and Table 2-190 · IGLOO CCC/PLL Specification referring the reader to SmartGen was revised to refer instead to the online help associated with the core (SAR 42564). Additionally, note regarding SSOs was added. | 2-115,<br>2-116 | | | Live at Power-Up (LAPU) has been replaced with 'Instant On'. | NA | | Revision 22<br>(September 2012) | The "Security" section was modified to clarify that Microsemi does not support readback of programmed data. | 1-2 | | | Libero Integrated Design Environment (IDE) was changed to Libero System-on-Chip (SoC) throughout the document (SAR 40271). | N/A | | Revision 21<br>(May 2012) | Under AGL125, in the Package Pin list, CS121 was incorrectly added to the datasheet in revision 19 and has been removed (SAR 38217). | I to IV | | | Corrected the inadvertent error for Max Values for LVPECL VIH and revised the same to '3.6' in Table 2-151 · Minimum and Maximum DC Input and Output Levels (SAR 37685). | 2-82 | | | Figure 2-38 • FIFO Read and Figure 2-39 • FIFO Write have been added (SAR 34841). | 2-127 | | | The following sentence was removed from the VMVx description in the "Pin Descriptions" section: "Within the package, the VMV plane is decoupled from the simultaneous switching noise originating from the output buffer VCCI domain" and replaced with "Within the package, the VMV plane biases the input stage of the I/Os in the I/O banks" (SAR 38317). The datasheet mentions that "VMV pins must be connected to the corresponding VCCI pins" for an ESD enhancement. | 3-1 | Revision 27 5-2