Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 1536 | | Total RAM Bits | 18432 | | Number of I/O | 96 | | Number of Gates | 60000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Package / Case | 121-VFBGA, CSBGA | | Supplier Device Package | 121-CSP (6x6) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/agl060v5-csg121i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # 1 – IGLOO Device Family Overview # **General Description** The IGLOO family of flash FPGAs, based on a 130-nm flash process, offers the lowest power FPGA, a single-chip solution, small footprint packages, reprogrammability, and an abundance of advanced features. The Flash\*Freeze technology used in IGLOO devices enables entering and exiting an ultra-low power mode that consumes as little as 5 µW while retaining SRAM and register data. Flash\*Freeze technology simplifies power management through I/O and clock management with rapid recovery to operation mode. The Low Power Active capability (static idle) allows for ultra-low power consumption (from 12 $\mu$ W) while the IGLOO device is completely functional in the system. This allows the IGLOO device to control system power management based on external inputs (e.g., scanning for keyboard stimulus) while consuming minimal power. Nonvolatile flash technology gives IGLOO devices the advantage of being a secure, low power, singlechip solution that is Instant On. IGLOO is reprogrammable and offers time-to-market benefits at an ASIClevel unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools. IGLOO devices offer 1 kbit of on-chip, reprogrammable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on an integrated phase-locked loop (PLL). The AGL015 and AGL030 devices have no PLL or RAM support. IGLOO devices have up to 1 million system gates, supported with up to 144 kbits of true dual-port SRAM and up to 300 user I/Os. M1 IGLOO devices support the high-performance, 32-bit Cortex-M1 processor developed by ARM for implementation in FPGAs. Cortex-M1 is a soft processor that is fully implemented in the FPGA fabric. It has a three-stage pipeline that offers a good balance between low power consumption and speed when implemented in an M1 IGLOO device. The processor runs the ARMv6-M instruction set, has a configurable nested interrupt controller, and can be implemented with or without the debug block. Cortex-M1 is available for free from Microsemi for use in M1 IGLOO FPGAs. The ARM-enabled devices have ordering numbers that begin with M1AGL and do not support AES decryption. # Flash\*Freeze Technology The IGLOO device offers unique Flash\*Freeze technology, allowing the device to enter and exit ultra-low power Flash\*Freeze mode. IGLOO devices do not need additional components to turn off I/Os or clocks while retaining the design information, SRAM content, and registers. Flash\*Freeze technology is combined with in-system programmability, which enables users to quickly and easily upgrade and update their designs in the final stages of manufacturing or in the field. The ability of IGLOO V2 devices to support a wide range of core voltage (1.2 V to 1.5 V) allows further reduction in power consumption, thus achieving the lowest total system power. When the IGLOO device enters Flash\*Freeze mode, the device automatically shuts off the clocks and inputs to the FPGA core; when the device exits Flash\*Freeze mode, all activity resumes and data is retained. The availability of low power modes, combined with reprogrammability, a single-chip and single-voltage solution, and availability of small-footprint, high pin-count packages, make IGLOO devices the best fit for portable electronics. Revision 27 1-1 ## Wide Range I/O Support IGLOO devices support JEDEC-defined wide range I/O operation. IGLOO devices support both the JESD8-B specification, covering 3 V and 3.3 V supplies, for an effective operating range of 2.7 V to 3.6 V, and JESD8-12 with its 1.2 V nominal, supporting an effective operating range of 1.14 V to 1.575 V. Wider I/O range means designers can eliminate power supplies or power conditioning components from the board or move to less costly components with greater tolerances. Wide range eases I/O bank management and provides enhanced protection from system voltage spikes, while providing the flexibility to easily run custom voltage applications. ### Specifying I/O States During Programming You can modify the I/O states during programming in FlashPro. In FlashPro, this feature is supported for PDB files generated from Designer v8.5 or greater. See the *FlashPro User Guide* for more information. Note: PDB files generated from Designer v8.1 to Designer v8.4 (including all service packs) have limited display of Pin Numbers only. - 1. Load a PDB from the FlashPro GUI. You must have a PDB loaded to modify the I/O states during programming. - 2. From the FlashPro GUI, click PDB Configuration. A FlashPoint Programming File Generator window appears. - 3. Click the Specify I/O States During Programming button to display the Specify I/O States During Programming dialog box. - 4. Sort the pins as desired by clicking any of the column headers to sort the entries by that header. Select the I/Os you wish to modify (Figure 1-5 on page 1-9). - 5. Set the I/O Output State. You can set Basic I/O settings if you want to use the default I/O settings for your pins, or use Custom I/O settings to customize the settings for each pin. Basic I/O state settings: - 1 I/O is set to drive out logic High - 0 I/O is set to drive out logic Low Last Known State – I/O is set to the last value that was driven out prior to entering the programming mode, and then held at that value during programming Z -Tri-State: I/O is tristated Revision 27 1-8 # **Power Consumption of Various Internal Resources** Table 2-19 • Different Components Contributing to Dynamic Power Consumption in IGLOO Devices For IGLOO V2 or V5 Devices, 1.5 V DC Core Supply Voltage | | | | | Devic | e Specific<br>(µW/l | | Power | | | |-----------|----------------------------------------------------------------------|---------|-----------|------------|---------------------|-------------|-------------|------------|--------| | Parameter | Definition | AGL1000 | AGL600 | AGL400 | AGL250 | AGL125 | AGL060 | AGL030 | AGL015 | | PAC1 | Clock contribution of a<br>Global Rib | 7.778 | 6.221 | 6.082 | 4.460 | 4.446 | 2.736 | 0.000 | 0.000 | | PAC2 | Clock contribution of a<br>Global Spine | 4.334 | 3.512 | 2.759 | 2.718 | 1.753 | 1.971 | 3.483 | 3.483 | | PAC3 | Clock contribution of a<br>VersaTile row | 1.379 | 1.445 | 1.377 | 1.483 | 1.467 | 1.503 | 1.472 | 1.472 | | PAC4 | Clock contribution of a<br>VersaTile used as a<br>sequential module | 0.151 | 0.149 | 0.151 | 0.149 | 0.149 | 0.151 | 0.146 | 0.146 | | PAC5 | First contribution of a<br>VersaTile used as a<br>sequential module | 0.057 | | | | | | • | | | PAC6 | Second contribution of a<br>VersaTile used as a<br>sequential module | 0.207 | | | | | | | | | PAC7 | Contribution of a VersaTile used as a combinatorial module | 0.276 | 0.262 | 0.279 | 0.277 | 0.280 | 0.300 | 0.281 | 0.273 | | PAC8 | Average contribution of a routing net | 1.161 | 1.147 | 1.193 | 1.273 | 1.076 | 1.088 | 1.134 | 1.153 | | PAC9 | Contribution of an I/O input pin (standard-dependent) | | See Table | 2-13 on pa | age 2-10 th | rough Table | e 2-15 on p | page 2-11. | | | PAC10 | Contribution of an I/O output pin (standard-dependent) | | See Table | 2-16 on pa | age 2-11 th | rough Table | e 2-18 on p | age 2-12. | | | PAC11 | Average contribution of a RAM block during a read operation | 25.00 | | | | | | | | | PAC12 | Average contribution of a RAM block during a write operation | | 30.00 | | | | | | | | PAC13 | Dynamic PLL contribution | | | | 2.7 | 70 | | | | Note: For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi power spreadsheet calculator or SmartPower tool in Libero SoC. 2-12 Revision 27 Table 2-22 • Different Components Contributing to the Static Power Consumption in IGLOO Device For IGLOO V2 Devices, 1.2 V DC Core Supply Voltage | | | | | Device | Specific S | tatic Powe | r (mW) | | | |-----------|--------------------------------------------------|---------|----------------------------|------------|-------------|-------------|-----------|-----------|--------| | Parameter | Definition | AGL1000 | AGL600 | AGL400 | AGL250 | AGL125 | AGL060 | AGL030 | AGL015 | | PDC1 | Array static power in Active mode | | | See | Table 2-12 | on page 2 | -9. | | | | PDC2 | Array static power in Static (Idle) mode | | | See | Table 2-11 | on page 2 | -8. | | | | PDC3 | Array static power in Flash*Freeze mode | | See Table 2-9 on page 2-7. | | | | | | | | PDC4 | Static PLL contribution | | | | 0.9 | 00 | | | | | PDC5 | Bank quiescent power (VCCI-Dependent) | | | See | Table 2-12 | on page 2 | -9. | | | | PDC6 | I/O input pin static power (standard-dependent) | | See Table | 2-13 on pa | ge 2-10 thr | rough Table | 2-15 on p | age 2-11. | | | PDC7 | I/O output pin static power (standard-dependent) | | See Table | 2-16 on pa | ge 2-11 thr | ough Table | 2-18 on p | age 2-12. | | Note: For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi power spreadsheet calculator or SmartPower tool in Libero SoC. Revision 27 2-15 Table 2-28 • Summary of Maximum and Minimum DC Input Levels Applicable to Commercial and Industrial Conditions | | Com | mercial <sup>1</sup> | Indu | strial <sup>2</sup> | |--------------------------------------|------------------|----------------------|------------------|---------------------| | | IIL <sup>4</sup> | IIH <sup>5</sup> | IIL <sup>4</sup> | IIH <sup>5</sup> | | DC I/O Standards | μA | μΑ | μΑ | μΑ | | 3.3 V LVTTL / 3.3 V LVCMOS | 10 | 10 | 15 | 15 | | 3.3 V LVCMOS Wide Range | 10 | 10 | 15 | 15 | | 2.5 V LVCMOS | 10 | 10 | 15 | 15 | | 1.8 V LVCMOS | 10 | 10 | 15 | 15 | | 1.5 V LVCMOS | 10 | 10 | 15 | 15 | | 1.2 V LVCMOS <sup>3</sup> | 10 | 10 | 15 | 15 | | 1.2 V LVCMOS Wide Range <sup>3</sup> | 10 | 10 | 15 | 15 | | 3.3 V PCI | 10 | 10 | 15 | 15 | | 3.3 V PCI-X | 10 | 10 | 15 | 15 | - 1. Commercial range (0°C < $T_A$ < 70°C) - 2. Industrial range ( $-40^{\circ}$ C < $T_A$ < $85^{\circ}$ C) - 3. Applicable to V2 Devices operating at VCCI ≥ VCC. - 4. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 5. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges 2-26 Revision 27 Table 2-49 • Minimum and Maximum DC Input and Output Levels Applicable to Standard I/O Banks | 3.3 V LVTTL /<br>3.3 V LVCMOS | v | 1L | VIH | | V <sub>OL</sub> | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |-------------------------------|-----------|-----------|-----------|-----------|-----------------|-----------|-----|----|-------------------------|-------------------------|-------------------------|------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μA <sup>4</sup> | | 2 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 2 | 2 | 25 | 27 | 10 | 10 | | 4 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 4 | 4 | 25 | 27 | 10 | 10 | | 6 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 6 | 6 | 51 | 54 | 10 | 10 | | 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 | 51 | 54 | 10 | 10 | - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 3. Currents are measured at 100°C junction temperature and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Figure 2-7 • AC Loading Table 2-50 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 3.3 | 1.4 | 5 | Note: \*Measuring point = Vtrip. See Table 2-29 on page 2-28 for a complete table of trip points. Revision 27 2-41 Table 2-92 • 2.5 V LVCMOS High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.3 V Applicable to Standard Plus Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 2 mA | Std. | 1.55 | 2.91 | 0.26 | 1.19 | 1.10 | 2.95 | 2.66 | 2.50 | 2.72 | 8.74 | 8.45 | ns | | 4 mA | Std. | 1.55 | 2.91 | 0.26 | 1.19 | 1.10 | 2.95 | 2.66 | 2.50 | 2.72 | 8.74 | 8.45 | ns | | 6 mA | Std. | 1.55 | 2.51 | 0.26 | 1.19 | 1.10 | 2.54 | 2.18 | 2.75 | 3.21 | 8.33 | 7.97 | ns | | 8 mA | Std. | 1.55 | 2.51 | 0.26 | 1.19 | 1.10 | 2.54 | 2.18 | 2.75 | 3.21 | 8.33 | 7.97 | ns | | 12 mA | Std. | 1.55 | 2.29 | 0.26 | 1.19 | 1.10 | 2.32 | 1.94 | 2.94 | 3.52 | 8.10 | 7.73 | ns | - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Table 2-93 • 2.5 V LVCMOS Low Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.3 V Applicable to Standard Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | Std. | 1.55 | 4.85 | 0.26 | 1.15 | 1.10 | 4.93 | 4.55 | 2.13 | 2.24 | ns | | 4 mA | Std. | 1.55 | 4.85 | 0.26 | 1.15 | 1.10 | 4.93 | 4.55 | 2.13 | 2.24 | ns | | 6 mA | Std. | 1.55 | 4.09 | 0.26 | 1.15 | 1.10 | 4.16 | 3.95 | 2.38 | 2.71 | ns | | 8 mA | Std. | 1.55 | 4.09 | 0.26 | 1.15 | 1.10 | 4.16 | 3.95 | 2.38 | 2.71 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Table 2-94 • 2.5 V LVCMOS High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 2.3 V Applicable to Standard Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 2 mA | Std. | 1.55 | 2.76 | 0.26 | 1.15 | 1.10 | 2.80 | 2.52 | 2.13 | 2.32 | ns | | 4 mA | Std. | 1.55 | 2.76 | 0.26 | 1.15 | 1.10 | 2.80 | 2.52 | 2.13 | 2.32 | ns | | 6 mA | Std. | 1.55 | 2.39 | 0.26 | 1.15 | 1.10 | 2.42 | 2.05 | 2.38 | 2.80 | ns | | 8 mA | Std. | 1.55 | 2.39 | 0.26 | 1.15 | 1.10 | 2.42 | 2.05 | 2.38 | 2.80 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-60 Revision 27 # Fully Registered I/O Buffers with Synchronous Enable and Asynchronous Clear Figure 2-17 • Timing Model of the Registered I/O Buffers with Synchronous Enable and Asynchronous Clear 2-82 Revision 27 Figure 2-26 • Timing Model and Waveforms 2-96 Revision 27 Table 2-190 • IGLOO CCC/PLL Specification For IGLOO V2 Devices, 1.2 V DC Core Supply Voltage | Parameter | Min. | Тур. | Max. | Units | |--------------------------------------------------------------------|----------------------|----------------------|-----------------------|------------------| | Clock Conditioning Circuitry Input Frequency f <sub>IN_CCC</sub> | 1.5 | | 160 | MHz | | Clock Conditioning Circuitry Output Frequency f <sub>OUT_CCC</sub> | 0.75 | | 160 | MHz | | Delay Increments in Programmable Delay Blocks 1, 2 | | 580 <sup>3</sup> | | ps | | Number of Programmable Values in Each Programmable Delay Block | | | 32 | | | Serial Clock (SCLK) for Dynamic PLL <sup>4,5</sup> | | | 60 | ns | | Input Cycle-to-Cycle Jitter (peak magnitude) | | | 0.25 | ns | | Acquisition Time | | | | | | LockControl = 0 | | | 300 | μs | | LockControl = 1 | | | 6.0 | ms | | Tracking Jitter <sup>6</sup> | | | | | | LockControl = 0 | | | 4 | ns | | LockControl = 1 | | | 3 | ns | | Output Duty Cycle | 48.5 | | 51.5 | % | | Delay Range in Block: Programmable Delay 1 <sup>1,2</sup> | 2.3 | | 20.86 | ns | | Delay Range in Block: Programmable Delay 2 <sup>1,2</sup> | 0.863 | | 20.86 | ns | | Delay Range in Block: Fixed Delay <sup>1, 2, 5</sup> | | 5.7 | | ns | | CCC Output Peak-to-Peak Period Jitter F <sub>CCC_OUT</sub> | Maxim | um Peak-to-l | Peak Jitter Dat | a <sup>7,8</sup> | | | SSO ≥ 4 <sup>9</sup> | SSO ≥ 8 <sup>9</sup> | SSO ≥ 16 <sup>9</sup> | | | 0.75 MHz to 50 MHz | 1.20% | 2.00% | 3.00% | | | 50 MHz to 160 MHz | 5.00% | 7.00% | 15.00% | | - 1. This delay is a function of voltage and temperature. See Table 2-6 on page 2-7 and Table 2-7 on page 2-7 for deratings. - 2. $T_J = 25^{\circ}\text{C}$ , $V_{CC} = 1.2 \text{ V}$ - 3. When the CCC/PLL core is generated by Microsemi core generator software, not all delay values of the specified delay increments are available. Refer to the Libero SoC Online Help associated with the core for more information. - 4. Maximum value obtained for a Std. speed grade device in Worst-Case Commercial Conditions. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. - 5. The AGL030 device does not support a PLL. - 6. Tracking jitter is defined as the variation in clock edge position of PLL outputs with reference to the PLL input clock edge. Tracking jitter does not measure the variation in PLL output period, which is covered by the period jitter parameter. - 7. VCO output jitter is calculated as a percentage of the VCO frequency. The jitter (in ps) can be calculated by multiplying the VCO period by the per cent jitter. The VCO jitter (in ps) applies to CCC\_OUT regardless of the output divider settings. For example, if the jitter on VCO is 300 ps, the jitter on CCC\_OUT is also 300 ps, regardless of the output divider settings. - 8. Measurements done with LVTTL 3.3 V, 8 mA I/O drive strength, and high slew Rate. VCC/VCCPLL = 1.14 V, VQ/PQ/TQ type of packages, 20 pF load. - 9. SSO are outputs that are synchronous to a single clock domain and have clock-to-out times that are within ±200 ps of each other. Switching I/Os are placed outside of the PLL bank. Refer to the "Simultaneously Switching Outputs (SSOs) and Printed Circuit Board Layout" section in the IGLOO FPGA Fabric User Guide. - 10. For definitions of Type 1 and Type 2, refer to the PLL Block Diagram in the "Clock Conditioning Circuits in IGLOO and ProASIC3 Devices" chapter of the IGLOO FPGA Fabric User Guide. Revision 27 2-111 Table 2-192 • RAM512X18 Commercial-Case Conditions: $T_J = 70^{\circ}\text{C}$ , Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |----------------------------------|----------------------------------------------------------------------------------------------------------------------|------|-------| | t <sub>AS</sub> | Address setup time | 0.83 | ns | | t <sub>AH</sub> | Address hold time | 0.16 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 0.73 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.08 | ns | | t <sub>DS</sub> | Input data (WD) setup time | 0.71 | ns | | t <sub>DH</sub> | Input data (WD) hold time | 0.36 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on RD (output retained) | 4.21 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on RD (pipelined) | 1.71 | ns | | t <sub>C2CRWH</sub> <sup>1</sup> | Address collision clk-to-clk delay for reliable read access after write on same address - Applicable to Opening Edge | 0.35 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address - Applicable to Opening Edge | 0.42 | ns | | t <sub>RSTBQ</sub> | RESET Low to data out Low on RD (flow-through) | 2.06 | ns | | | RESET Low to data out Low on RD (pipelined) | 2.06 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.61 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 3.21 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 0.68 | ns | | t <sub>CYC</sub> | Clock cycle time | 6.24 | ns | | F <sub>MAX</sub> | Maximum frequency | 160 | MHz | - 1. For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. 2-118 Revision 27 Package Pin Assignments | ON40 | | | | | | | | | |------------|-----------------|--|--|--|--|--|--|--| | | QN48 | | | | | | | | | Pin Number | AGL030 Function | | | | | | | | | 1 | IO82RSB1 | | | | | | | | | 2 | GEC0/IO73RSB1 | | | | | | | | | 3 | GEA0/IO72RSB1 | | | | | | | | | 4 | GEB0/IO71RSB1 | | | | | | | | | 5 | GND | | | | | | | | | 6 | VCCIB1 | | | | | | | | | 7 | IO68RSB1 | | | | | | | | | 8 | IO67RSB1 | | | | | | | | | 9 | IO66RSB1 | | | | | | | | | 10 | IO65RSB1 | | | | | | | | | 11 | IO64RSB1 | | | | | | | | | 12 | IO62RSB1 | | | | | | | | | 13 | IO61RSB1 | | | | | | | | | 14 | FF/IO60RSB1 | | | | | | | | | 15 | IO57RSB1 | | | | | | | | | 16 | IO55RSB1 | | | | | | | | | 17 | IO53RSB1 | | | | | | | | | 18 | VCC | | | | | | | | | 19 | VCCIB1 | | | | | | | | | 20 | IO46RSB1 | | | | | | | | | 21 | IO42RSB1 | | | | | | | | | 22 | TCK | | | | | | | | | 23 | TDI | | | | | | | | | 24 | TMS | | | | | | | | | 25 | VPUMP | | | | | | | | | 26 | TDO | | | | | | | | | 27 | TRST | | | | | | | | | 28 | VJTAG | | | | | | | | | 29 | IO38RSB0 | | | | | | | | | 30 | GDB0/IO34RSB0 | | | | | | | | | 31 | GDA0/IO33RSB0 | | | | | | | | | 32 | GDC0/IO32RSB0 | | | | | | | | | 33 | VCCIB0 | | | | | | | | | 34 | GND | | | | | | | | | 35 | VCC | | | | | | | | | 36 | IO25RSB0 | | | | | | | | | | | | | | | | | | | QN48 | | | |------------|-----------------|--| | Pin Number | AGL030 Function | | | 37 | IO24RSB0 | | | 38 | IO22RSB0 | | | 39 | IO20RSB0 | | | 40 | IO18RSB0 | | | 41 | IO16RSB0 | | | 42 | IO14RSB0 | | | 43 | IO10RSB0 | | | 44 | IO08RSB0 | | | 45 | IO06RSB0 | | | 46 | IO04RSB0 | | | 47 | IO02RSB0 | | | 48 | IO00RSB0 | | 4-24 Revision 27 IGLOO Low Power Flash FPGAs | | QN132 | |------------|-----------------| | Pin Number | AGL125 Function | | A1 | GAB2/IO69RSB1 | | A2 | IO130RSB1 | | A3 | VCCIB1 | | A4 | GFC1/IO126RSB1 | | A5 | GFB0/IO123RSB1 | | A6 | VCCPLF | | A7 | GFA1/IO121RSB1 | | A8 | GFC2/IO118RSB1 | | A9 | IO115RSB1 | | A10 | VCC | | A11 | GEB1/IO110RSB1 | | A12 | GEA0/IO107RSB1 | | A13 | GEC2/IO104RSB1 | | A14 | IO100RSB1 | | A15 | VCC | | A16 | IO99RSB1 | | A17 | IO96RSB1 | | A18 | IO94RSB1 | | A19 | IO91RSB1 | | A20 | IO85RSB1 | | A21 | IO79RSB1 | | A22 | VCC | | A23 | GDB2/IO71RSB1 | | A24 | TDI | | A25 | TRST | | A26 | GDC1/IO61RSB0 | | A27 | VCC | | A28 | IO60RSB0 | | A29 | GCC2/IO59RSB0 | | A30 | GCA2/IO57RSB0 | | A31 | GCA0/IO56RSB0 | | A32 | GCB1/IO53RSB0 | | A33 | IO49RSB0 | | A34 | VCC | | A35 | IO44RSB0 | | A36 | GBA2/IO41RSB0 | | | QN132 | |------------|-------------------| | Pin Number | AGL125 Function | | A37 | GBB1/IO38RSB0 | | A38 | GBC0/IO35RSB0 | | A39 | VCCIB0 | | A40 | IO28RSB0 | | A41 | IO22RSB0 | | A42 | IO18RSB0 | | A43 | IO14RSB0 | | A44 | IO11RSB0 | | A45 | IO07RSB0 | | A46 | VCC | | A47 | GAC1/IO05RSB0 | | A48 | GAB0/IO02RSB0 | | B1 | IO68RSB1 | | B2 | GAC2/IO131RSB1 | | В3 | GND | | B4 | GFC0/IO125RSB1 | | B5 | VCOMPLF | | В6 | GND | | B7 | GFB2/IO119RSB1 | | B8 | IO116RSB1 | | B9 | GND | | B10 | GEB0/IO109RSB1 | | B11 | VMV1 | | B12 | FF/GEB2/IO105RSB1 | | B13 | IO101RSB1 | | B14 | GND | | B15 | IO98RSB1 | | B16 | IO95RSB1 | | B17 | GND | | B18 | IO87RSB1 | | B19 | IO81RSB1 | | B20 | GND | | B21 | GNDQ | | B22 | TMS | | B23 | TDO | | B24 | GDC0/IO62RSB0 | | QN132 | | |------------|-----------------| | Pin Number | AGL125 Function | | | | | B25 | GND | | B26 | NC | | B27 | GCB2/IO58RSB0 | | B28 | GND | | B29 | GCB0/IO54RSB0 | | B30 | GCC1/IO51RSB0 | | B31 | GND | | B32 | GBB2/IO43RSB0 | | B33 | VMV0 | | B34 | GBA0/IO39RSB0 | | B35 | GBC1/IO36RSB0 | | B36 | GND | | B37 | IO26RSB0 | | B38 | IO21RSB0 | | B39 | GND | | B40 | IO13RSB0 | | B41 | IO08RSB0 | | B42 | GND | | B43 | GAC0/IO04RSB0 | | B44 | GNDQ | | C1 | GAA2/IO67RSB1 | | C2 | IO132RSB1 | | C3 | VCC | | C4 | GFB1/IO124RSB1 | | C5 | GFA0/IO122RSB1 | | C6 | GFA2/IO120RSB1 | | C7 | IO117RSB1 | | C8 | VCCIB1 | | C9 | GEA1/IO108RSB1 | | C10 | GNDQ | | C11 | GEA2/IO106RSB1 | | C12 | IO103RSB1 | | C13 | VCCIB1 | | C14 | IO97RSB1 | | C15 | IO93RSB1 | | C16 | IO89RSB1 | Revision 27 4-33 # Package Pin Assignments | | FG256 | | |------------|-------------------|--| | Pin Number | AGL1000 Function | | | R5 | IO168RSB2 | | | R6 | IO163RSB2 | | | R7 | IO157RSB2 | | | R8 | IO149RSB2 | | | R9 | IO143RSB2 | | | R10 | IO138RSB2 | | | R11 | IO131RSB2 | | | R12 | IO125RSB2 | | | R13 | GDB2/IO115RSB2 | | | R14 | TDI | | | R15 | GNDQ | | | R16 | TDO | | | T1 | GND | | | T2 | IO183RSB2 | | | Т3 | FF/GEB2/IO186RSB2 | | | T4 | IO172RSB2 | | | T5 | IO170RSB2 | | | T6 | IO164RSB2 | | | T7 | IO158RSB2 | | | Т8 | IO153RSB2 | | | Т9 | IO142RSB2 | | | T10 | IO135RSB2 | | | T11 | IO130RSB2 | | | T12 | GDC2/IO116RSB2 | | | T13 | IO120RSB2 | | | T14 | GDA2/IO114RSB2 | | | T15 | TMS | | | T16 | GND | | 4-62 Revision 27 # Package Pin Assignments | FG484 | | |------------|-----------------| | Pin Number | AGL400 Function | | B7 | NC | | B8 | NC | | B9 | NC | | B10 | NC | | B11 | NC | | B12 | NC | | B13 | NC | | B14 | NC | | B15 | NC | | B16 | NC | | B17 | NC | | B18 | NC | | B19 | NC | | B20 | NC | | B21 | VCCIB1 | | B22 | GND | | C1 | VCCIB3 | | C2 | NC | | C3 | NC | | C4 | NC | | C5 | GND | | C6 | NC | | C7 | NC | | C8 | VCC | | C9 | VCC | | C10 | NC | | C11 | NC | | C12 | NC | | C13 | NC | | C14 | VCC | | C15 | VCC | | C16 | NC | | C17 | NC | | C18 | GND | | C19 | NC | | C20 | NC | 4-66 Revision 27 | FG484 | | |------------|-----------------| | Din Number | AGL600 Function | | Pin Number | | | M3 | IO158NPB3 | | M4 | GFA2/IO161PPB3 | | M5 | GFA1/IO162PDB3 | | M6 | VCCPLF | | M7 | IO160NDB3 | | M8 | GFB2/IO160PDB3 | | M9 | VCC | | M10 | GND | | M11 | GND | | M12 | GND | | M13 | GND | | M14 | VCC | | M15 | GCB2/IO73PPB1 | | M16 | GCA1/IO71PPB1 | | M17 | GCC2/IO74PPB1 | | M18 | IO80PPB1 | | M19 | GCA2/IO72PDB1 | | M20 | IO79PPB1 | | M21 | IO78PPB1 | | M22 | NC | | N1 | IO154NDB3 | | N2 | IO154PDB3 | | N3 | NC | | N4 | GFC2/IO159PDB3 | | N5 | IO161NPB3 | | N6 | IO156PPB3 | | N7 | IO129RSB2 | | N8 | VCCIB3 | | N9 | VCC | | N10 | GND | | N11 | GND | | N12 | GND | | N13 | GND | | N14 | VCC | | N15 | VCCIB1 | | N16 | IO73NPB1 | | | 1 | 4-84 Revision 27 | | FG484 | |------------|------------------| | Din Number | | | Pin Number | AGL1000 Function | | E13 | IO51RSB0 | | E14 | IO57RSB0 | | E15 | GBC1/IO73RSB0 | | E16 | GBB0/IO74RSB0 | | E17 | IO71RSB0 | | E18 | GBA2/IO78PDB1 | | E19 | IO81PDB1 | | E20 | GND | | E21 | NC | | E22 | IO84PDB1 | | F1 | NC | | F2 | IO215PDB3 | | F3 | IO215NDB3 | | F4 | IO224NDB3 | | F5 | IO225NDB3 | | F6 | VMV3 | | F7 | IO11RSB0 | | F8 | GAC0/IO04RSB0 | | F9 | GAC1/IO05RSB0 | | F10 | IO25RSB0 | | F11 | IO36RSB0 | | F12 | IO42RSB0 | | F13 | IO49RSB0 | | F14 | IO56RSB0 | | F15 | GBC0/IO72RSB0 | | F16 | IO62RSB0 | | F17 | VMV0 | | F18 | IO78NDB1 | | F19 | IO81NDB1 | | F20 | IO82PPB1 | | F21 | NC | | F22 | IO84NDB1 | | G1 | IO214NDB3 | | G2 | IO214NDB3 | | _ | | | G3 | NC<br>LOGGONIDES | | G4 | IO222NDB3 | 4-94 Revision 27 | FG484 | | |------------|------------------| | Pin Number | AGL1000 Function | | G5 | IO222PDB3 | | G6 | GAC2/IO223PDB3 | | G7 | IO223NDB3 | | G8 | GNDQ | | G9 | IO23RSB0 | | G10 | IO29RSB0 | | G11 | IO33RSB0 | | G12 | IO46RSB0 | | G13 | IO52RSB0 | | G14 | IO60RSB0 | | G15 | GNDQ | | G16 | IO80NDB1 | | G17 | GBB2/IO79PDB1 | | G18 | IO79NDB1 | | G19 | IO82NPB1 | | G20 | IO85PDB1 | | G21 | IO85NDB1 | | G22 | NC | | H1 | NC | | H2 | NC | | H3 | VCC | | H4 | IO217PDB3 | | H5 | IO218PDB3 | | H6 | IO221NDB3 | | H7 | IO221PDB3 | | H8 | VMV0 | | H9 | VCCIB0 | | H10 | VCCIB0 | | H11 | IO38RSB0 | | H12 | IO47RSB0 | | H13 | VCCIB0 | | H14 | VCCIB0 | | H15 | VMV1 | | H16 | GBC2/IO80PDB1 | | H17 | IO83PPB1 | | H18 | IO86PPB1 | Revision 27 4-95 #### IGLOO Low Power Flash FPGAs | Revision / Version | Changes | Page | |--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | Revision 3 (Feb 2008) Product Brief rev. 2 | This document was updated to include AGL015 device information. QN68 is a new package offered in the AGL015. The following sections were updated: "Features and Benefits" | N/A | | | "IGLOO Ordering Information" | | | | "Temperature Grade Offerings" | | | | "IGLOO Devices" Product Family Table | | | | Table 1 • IGLOO FPGAs Package Sizes Dimensions | | | | "AGL015 and AGL030" note | | | | The "Temperature Grade Offerings" table was updated to include M1AGL600. | IV | | | In the "IGLOO Ordering Information" table, the QN package measurements were updated to include both 0.4 mm and 0.5 mm. | II | | | In the "General Description" section, the number of I/Os was updated from 288 to 300. | 1-1 | | Packaging v1.2 | The "QN68" section is new. | 4-25 | | Revision 2 (Jan 2008) Packaging v1.1 | The "CS196" package and pin table was added for AGL125. | 4-10 | | Revision 1 (Jan 2008) | The "Low Power" section was updated to change the description of low power | I, 1-1 | | Product Brief rev. 1 | active FPGA operation to "from 12 $\mu W$ " from "from 25 $\mu W$ ." The same update was made in the "General Description" section and the "Flash*Freeze Technology" section. | · | | Revision 0 (Jan 2008) | This document was previously in datasheet Advance v0.7. As a result of moving to the handbook format, Actel has restarted the numbering. | N/A | | Advance v0.7<br>(December 2007) | Table 1 • IGLOO Product Family, the "I/Os Per Package1" table, and the Temperature Grade Offerings table were updated to reflect the following: CS196 is now supported for AGL250; device/package support for QN132 is to be determined for AGL250; the CS281 package was added for AGL600 and AGL1000. | i, ii, iv | | | Table 2 • IGLOO FPGAs Package Sizes Dimensions is new, and package sizes were removed from the "I/Os Per Package1" table. | ii | | | The "I/Os Per Package1"table was updated to reflect 77 instead of 79 single-ended I/Os for the VG100 package for AGL030. | ii | | | The "Timing Model" was updated to be consistent with the revised timing numbers. | 2-20 | | | In Table 2-27 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions—Software Default Settings, $T_J$ was changed to $T_A$ in notes 1 and 2. | 2-26 | | | All AC Loading figures for single-ended I/O standards were changed from Datapaths at 35 pF to 5 pF. | N/A | | | The "1.2 V LVCMOS (JESD8-12A)" section is new. | 2-74 | | | This document was previously in datasheet Advance v0.7. As a result of moving to the handbook format, Actel has restarted the version numbers. The new version number is Advance v0.1. | N/A | | | Table 2-4 • IGLOO CCC/PLL Specification and Table 2-5 • IGLOO CCC/PLL Specification were updated. | 2-19,<br>2-20 | Revision 27 5-10 Datasheet Information # **Datasheet Categories** #### **Categories** In order to provide the latest information to designers, some datasheet parameters are published before data has been fully characterized from silicon devices. The data provided for a given device, as highlighted in the "IGLOO Device Status" table, is designated as either "Product Brief," "Advance," "Preliminary," or "Production." The definitions of these categories are as follows: #### **Product Brief** The product brief is a summarized version of a datasheet (advance or production) and contains general product information. This document gives an overview of specific device and family information. #### Advance This version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production. This label only applies to the DC and Switching Characteristics chapter of the datasheet and will only be used when the data has not been fully characterized. #### **Preliminary** The datasheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible. #### Unmarked (production) This version contains information that is considered to be final. ## **Export Administration Regulations (EAR)** The products described in this document are subject to the Export Administration Regulations (EAR). They could require an approved export license prior to export from the United States. An export includes release of product or disclosure of technology to a foreign national inside or outside the United States. # Safety Critical, Life Support, and High-Reliability Applications Policy The Microsemi products described in this advance status document may not have completed Microsemi's qualification process. Microsemi may amend or enhance products during the product introduction and qualification process, resulting in changes in device functionality or performance. It is the responsibility of each customer to ensure the fitness of any Microsemi product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life-support, and other high-reliability applications. Consult Microsemi's Terms and Conditions for specific liability exclusions relating to life-support applications. A reliability report covering all of the Microsemi SoC Products Group's products is available at http://www.microsemi.com/soc/documents/ORT\_Report.pdf. Microsemi also offers a variety of enhanced qualification and lot acceptance screening procedures. Contact your local Microsemi sales office for additional reliability information. 5-13 Revision 27