Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 1536 | | Total RAM Bits | 18432 | | Number of I/O | 80 | | Number of Gates | 60000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 85°C (TA) | | Package / Case | 132-WFQFN | | Supplier Device Package | 132-QFN (8x8) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/agl060v5-qng132i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### Flash\*Freeze Technology The IGLOO device has an ultra-low power static mode, called Flash\*Freeze mode, which retains all SRAM and register information and can still quickly return to normal operation. Flash\*Freeze technology enables the user to quickly (within 1 µs) enter and exit Flash\*Freeze mode by activating the Flash\*Freeze pin while all power supplies are kept at their original values. In addition, I/Os and global I/Os can still be driven and can be toggling without impact on power consumption, clocks can still be driven or can be toggling without impact on power consumption, and the device retains all core registers, SRAM information, and states. I/O states are tristated during Flash\*Freeze mode or can be set to a certain state using weak pull-up or pull-down I/O attribute configuration. No power is consumed by the I/O banks, clocks, JTAG pins, or PLL, and the device consumes as little as 5 µW in this mode. Flash\*Freeze technology allows the user to switch to active mode on demand, thus simplifying the power management of the device. The Flash\*Freeze pin (active low) can be routed internally to the core to allow the user's logic to decide when it is safe to transition to this mode. It is also possible to use the Flash\*Freeze pin as a regular I/O if Flash\*Freeze mode usage is not planned, which is advantageous because of the inherent low power static (as low as 12 µW) and dynamic capabilities of the IGLOO device. Refer to Figure 1-3 for an illustration of entering/exiting Flash\*Freeze mode. Figure 1-3 • IGLOO Flash\*Freeze Mode #### VersaTiles The IGLOO core consists of VersaTiles, which have been enhanced beyond the ProASIC PLUS® core tiles. The IGLOO VersaTile supports the following: - All 3-input logic functions—LUT-3 equivalent - · Latch with clear or set - · D-flip-flop with clear or set - Enable D-flip-flop with clear or set Refer to Figure 1-4 for VersaTile configurations. Figure 1-4 • VersaTile Configurations 1-5 Revision 27 Table 2-3 • Flash Programming Limits – Retention, Storage, and Operating Temperature<sup>1</sup> | Product Grade | Programming Cycles | Program Retention (biased/unbiased) | Maximum Storage<br>Temperature T <sub>STG</sub> (°C) <sup>2</sup> | Maximum Operating Junction<br>Temperature T <sub>J</sub> (°C) <sup>2</sup> | |---------------|--------------------|-------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------| | Commercial | 500 | 20 years | 110 | 100 | | Industrial | 500 | 20 years | 110 | 100 | #### Notes: - 1. This is a stress rating only; functional operation at any condition other than those indicated is not implied. - These limits apply for program/data retention only. Refer to Table 2-1 on page 2-1 and Table 2-2 on page 2-2 for device operating conditions and absolute limits. Table 2-4 • Overshoot and Undershoot Limits 1 | VCCI | Average VCCI–GND Overshoot or Undershoot Duration as a Percentage of Clock Cycle <sup>2</sup> | Maximum Overshoot/<br>Undershoot <sup>2</sup> | |---------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------| | 2.7 V or less | 10% | 1.4 V | | | 5% | 1.49 V | | 3 V | 10% | 1.1 V | | | 5% | 1.19 V | | 3.3 V | 10% | 0.79 V | | | 5% | 0.88 V | | 3.6 V | 10% | 0.45 V | | | 5% | 0.54 V | #### Notes: - 1. Based on reliability requirements at junction temperature at 85°C. - 2. The duration is allowed at one out of six clock cycles. If the overshoot/undershoot occurs at one out of two cycles, the maximum overshoot/undershoot has to be reduced by 0.15 V. - 3. This table does not provide PCI overshoot/undershoot limits. # I/O Power-Up and Supply Voltage Thresholds for Power-On Reset (Commercial and Industrial) Sophisticated power-up management circuitry is designed into every IGLOO device. These circuits ensure easy transition from the powered-off state to the powered-up state of the device. The many different supplies can power up in any sequence with minimized current spikes or surges. In addition, the I/O will be in a known state through the power-up sequence. The basic principle is shown in Figure 2-1 on page 2-4 and Figure 2-2 on page 2-5. There are five regions to consider during power-up. IGLOO I/Os are activated only if ALL of the following three conditions are met: - 1. VCC and VCCI are above the minimum specified trip points (Figure 2-1 on page 2-4 and Figure 2-2 on page 2-5). - 2. VCCI > VCC 0.75 V (typical) - 3. Chip is in the operating mode. #### **VCCI Trip Point:** Ramping up (V5 devices): 0.6 V < trip\_point\_up < 1.2 V Ramping down (V5 Devices): 0.5 V < trip\_point\_down < 1.1 V Ramping up (V2 devices): 0.75 V < trip\_point\_up < 1.05 V Ramping down (V2 devices): 0.65 V < trip\_point\_down < 0.95 V ### **VCC Trip Point:** Ramping up (V5 devices): 0.6 V < trip\_point\_up < 1.1 V Ramping down (V5 devices): 0.5 V < trip\_point\_down < 1.0 V Revision 27 2-3 Ramping up (V2 devices): $0.65 \text{ V} < \text{trip\_point\_up} < 1.05 \text{ V}$ Ramping down (V2 devices): $0.55 \text{ V} < \text{trip\_point\_down} < 0.95 \text{ V}$ VCC and VCCI ramp-up trip points are about 100 mV higher than ramp-down trip points. This specifically built-in hysteresis prevents undesirable power-up oscillations and current surges. Note the following: - During programming, I/Os become tristated and weakly pulled up to VCCI. - JTAG supply, PLL power supplies, and charge pump VPUMP supply have no influence on I/O behavior. #### PLL Behavior at Brownout Condition Microsemi recommends using monotonic power supplies or voltage regulators to ensure proper power-up behavior. Power ramp-up should be monotonic at least until VCC and VCCPLX exceed brownout activation levels (see Figure 2-1 and Figure 2-2 on page 2-5 for more details). When PLL power supply voltage and/or VCC levels drop below the VCC brownout levels (0.75 V $\pm$ 0.25 V for V5 devices, and 0.75 V $\pm$ 0.2 V for V2 devices), the PLL output lock signal goes low and/or the output clock is lost. Refer to the Brownout Voltage section in the "Power-Up/-Down Behavior of Low Power Flash Devices" chapter of the *ProASIC®* and *ProASIC3E* FPGA fabric user guides for information on clock and lock recovery. ### Internal Power-Up Activation Sequence - 1. Core - 2. Input buffers - 3. Output buffers, after 200 ns delay from input buffer activation To make sure the transition from input buffers to output buffers is clean, ensure that there is no path longer than 100 ns from input buffer to output buffer in your design. Figure 2-1 • V5 Devices – I/O State as a Function of VCCI and VCC Voltage Levels 2-4 Revision 27 Table 2-15 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings Applicable to Standard I/O Banks | | VCCI (V) | Static Power<br>PDC6 (mW) <sup>1</sup> | Dynamic Power<br>PAC9 (μW/MHz) <sup>2</sup> | |--------------------------------------|----------|----------------------------------------|---------------------------------------------| | Single-Ended | | | | | 3.3 V LVTTL / 3.3 V LVCMOS | 3.3 | _ | 17.24 | | 3.3 V LVCMOS Wide Range <sup>3</sup> | 3.3 | - | 17.24 | | 2.5 V LVCMOS | 2.5 | _ | 5.64 | | 1.8 V LVCMOS | 1.8 | - | 2.63 | | 1.5 V LVCMOS (JESD8-11) | 1.5 | _ | 1.97 | | 1.2 V LVCMOS <sup>4</sup> | 1.2 | _ | 0.57 | | 1.2 V LVCMOS Wide Range <sup>4</sup> | 1.2 | - | 0.57 | #### Notes: - 1. PDC6 is the static power (where applicable) measured on VCCI. - 2. PAC9 is the total dynamic power measured on VCCI. - 3. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. - 4. Applicable for IGLOO V2 devices only. Table 2-16 • Summary of I/O Output Buffer Power (per pin) – Default I/O Software Settings<sup>1</sup> Applicable to Advanced I/O Banks | C <sub>LOAD</sub> (pF) | VCCI (V) | Static Power PDC7 (mW) <sup>2</sup> | Dynamic Power<br>PAC10 (μW/MHz) <sup>3</sup> | |------------------------|--------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | 5 | 3.3 | - | 136.95 | | 5 | 3.3 | - | 136.95 | | 5 | 2.5 | _ | 76.84 | | 5 | 1.8 | - | 49.31 | | 5 | 1.5 | - | 33.36 | | 5 | 1.2 | _ | 16.24 | | 5 | 1.2 | - | 16.24 | | 10 | 3.3 | - | 194.05 | | 10 | 3.3 | _ | 194.05 | | • | | | | | - | 2.5 | 7.74 | 156.22 | | - | 3.3 | 19.54 | 339.35 | | | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | 5 3.3<br>5 2.5<br>5 1.8<br>5 1.5<br>5 1.2<br>10 3.3<br>10 3.3 | CLOAD (pF) VCCI (V) PDC7 (mW)² 5 3.3 - 5 2.5 - 5 1.8 - 5 1.5 - 5 1.2 - 5 1.2 - 10 3.3 - 10 3.3 - - 2.5 7.74 | #### Notes: - 1. Dynamic power consumption is given for standard load and software default drive strength and output slew. - 2. PDC7 is the static power (where applicable) measured on VCCI. - 3. PAC10 is the total dynamic power measured on VCCI. - 4. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. - 5. Applicable for IGLOO V2 devices only. 2-10 Revision 27 Table 2-36 • Summary of I/O Timing Characteristics—Software Default Settings, Std. Speed Grade, Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case V<sub>CC</sub> = 1.14 V, Worst-Case VCCI (per standard) Applicable to Standard I/O Banks | I/O Standard | Drive Strength | Equivalent Software Default Drive Strength Option <sup>1</sup> (mA) | Slew Rate | Capacitive Load (pF) | External Resistor $(\Omega)$ | t <sub>DOUT</sub> (ns) | t <sub>DP</sub> (ns) | t <sub>DIN</sub> (ns) | t <sub>PY</sub> (ns) | t <sub>EOUT</sub> (ns) | t <sub>ZL</sub> (ns) | t <sub>ZH</sub> (ns) | t <sub>LZ</sub> (ns) | t <sub>HZ</sub> (ns) | Units | |-----------------------------------------------|----------------|---------------------------------------------------------------------|-----------|----------------------|------------------------------|------------------------|----------------------|-----------------------|----------------------|------------------------|----------------------|----------------------|----------------------|----------------------|-------| | 3.3 V<br>LVTTL /<br>3.3 V<br>LVCMOS | 8 mA | 8 | High | 5 | _ | 1.55 | 2.38 | 0.26 | 0.94 | 1.10 | 2.41 | 1.92 | 2.40 | 2.96 | ns | | 3.3 V<br>LVCMOS<br>Wide<br>Range <sup>3</sup> | 100 μΑ | 8 | High | 5 | - | 1.55 | 3.33 | 0.26 | 1.29 | 1.10 | 3.33 | 2.62 | 3.34 | 4.07 | ns | | 2.5 V<br>LVCMOS | 8 mA | 8 | High | 5 | - | 1.55 | 2.39 | 0.26 | 1.15 | 1.10 | 2.42 | 2.05 | 2.38 | 2.80 | ns | | 1.8 V<br>LVCMOS | 4 mA | 4 | High | 5 | - | 1.55 | 2.60 | 0.26 | 1.08 | 1.10 | 2.64 | 2.33 | 2.38 | 2.62 | ns | | 1.5 V<br>LVCMOS | 2 mA | 2 | High | 5 | - | 1.55 | 2.92 | 0.26 | 1.22 | 1.10 | 2.96 | 2.60 | 2.40 | 2.56 | ns | | 1.2 V<br>LVCMOS | 1 mA | 1 | High | 5 | _ | 1.55 | 3.59 | 0.26 | 1.53 | 1.10 | 3.47 | 3.06 | 2.51 | 2.49 | ns | | 1.2 V<br>LVCMOS<br>Wide<br>Range <sup>3</sup> | 100 μΑ | 1 | High | 5 | - | 1.55 | 3.59 | 0.26 | 1.53 | 1.10 | 3.47 | 3.06 | 2.51 | 2.49 | ns | #### Notes: - 1. The minimum drive strength for any LVCMOS 1.2 V or LVCMOS 3.3 V software configuration when run in wide range is $\pm 100~\mu$ A. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. - 3. All LVCMOS 1.2 V software macros support LVCMOS 1.2 V wide range as specified in the JESD8-12 specification - 4. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Revision 27 2-33 ### **Output Enable Register** Figure 2-20 • Output Enable Register Timing Diagram ### **Timing Characteristics** 1.5 V DC Core Voltage Table 2-161 • Output Enable Register Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | Std. | Units | |-----------------------|------------------------------------------------------------------------|------|-------| | t <sub>OECLKQ</sub> | Clock-to-Q of the Output Enable Register | 0.75 | ns | | t <sub>OESUD</sub> | Data Setup Time for the Output Enable Register | 0.51 | ns | | t <sub>OEHD</sub> | Data Hold Time for the Output Enable Register | 0.00 | ns | | t <sub>OESUE</sub> | Enable Setup Time for the Output Enable Register | 0.73 | ns | | t <sub>OEHE</sub> | Enable Hold Time for the Output Enable Register | 0.00 | ns | | t <sub>OECLR2Q</sub> | Asynchronous Clear-to-Q of the Output Enable Register | 1.13 | ns | | t <sub>OEPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Enable Register | 1.13 | ns | | toeremclr | Asynchronous Clear Removal Time for the Output Enable Register | 0.00 | ns | | t <sub>OERECCLR</sub> | Asynchronous Clear Recovery Time for the Output Enable Register | 0.24 | ns | | t <sub>OEREMPRE</sub> | Asynchronous Preset Removal Time for the Output Enable Register | 0.00 | ns | | t <sub>OERECPRE</sub> | Asynchronous Preset Recovery Time for the Output Enable Register | 0.24 | ns | | t <sub>OEWCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Output Enable Register | 0.19 | ns | | t <sub>OEWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Output Enable Register | 0.19 | ns | | t <sub>OECKMPWH</sub> | Clock Minimum Pulse Width High for the Output Enable Register | 0.31 | ns | | t <sub>OECKMPWL</sub> | Clock Minimum Pulse Width Low for the Output Enable Register | 0.28 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Revision 27 2-87 ### 1.2 V DC Core Voltage Table 2-172 • Register Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.14 V | Parameter | Description | Std. | Units | |---------------------|---------------------------------------------------------------|------|-------| | t <sub>CLKQ</sub> | Clock-to-Q of the Core Register | 1.61 | ns | | t <sub>SUD</sub> | Data Setup Time for the Core Register | 1.17 | ns | | t <sub>HD</sub> | Data Hold Time for the Core Register | 0.00 | ns | | t <sub>SUE</sub> | Enable Setup Time for the Core Register | 1.29 | ns | | t <sub>HE</sub> | Enable Hold Time for the Core Register | 0.00 | ns | | t <sub>CLR2Q</sub> | Asynchronous Clear-to-Q of the Core Register | 0.87 | ns | | t <sub>PRE2Q</sub> | Asynchronous Preset-to-Q of the Core Register | 0.89 | ns | | t <sub>REMCLR</sub> | Asynchronous Clear Removal Time for the Core Register | 0.00 | ns | | t <sub>RECCLR</sub> | Asynchronous Clear Recovery Time for the Core Register | 0.24 | ns | | t <sub>REMPRE</sub> | Asynchronous Preset Removal Time for the Core Register | 0.00 | ns | | t <sub>RECPRE</sub> | Asynchronous Preset Recovery Time for the Core Register | 0.24 | ns | | t <sub>WCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Core Register | 0.46 | ns | | t <sub>WPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Core Register | 0.46 | ns | | t <sub>CKMPWH</sub> | Clock Minimum Pulse Width High for the Core Register | 0.95 | ns | | t <sub>CKMPWL</sub> | Clock Minimum Pulse Width Low for the Core Register | 0.95 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. 2-100 Revision 27 Table 2-187 • AGL600 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | S | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 2.22 | 2.67 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 2.32 | 2.93 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.61 | ns | #### Notes: - Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-188 • AGL1000 Global Resource Commercial-Case Conditions: T<sub>J</sub> = 70°C, VCC = 1.14 V | | | S | td. | | |----------------------|-------------------------------------------|-------------------|-------------------|-------| | Parameter | Description | Min. <sup>1</sup> | Max. <sup>2</sup> | Units | | t <sub>RCKL</sub> | Input Low Delay for Global Clock | 2.31 | 2.76 | ns | | t <sub>RCKH</sub> | Input High Delay for Global Clock | 2.42 | 3.03 | ns | | t <sub>RCKMPWH</sub> | Minimum Pulse Width High for Global Clock | 1.40 | | ns | | t <sub>RCKMPWL</sub> | Minimum Pulse Width Low for Global Clock | 1.65 | | ns | | t <sub>RCKSW</sub> | Maximum Skew for Global Clock | | 0.61 | ns | #### Notes: - 1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element, located in a lightly loaded row (single element is connected to the global net). - 2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element, located in a fully loaded row (all available flip-flops are connected to the global net in the row). - 3. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Revision 27 2-109 ### **Clock Conditioning Circuits** ### **CCC Electrical Specifications** **Timing Characteristics** Table 2-189 • IGLOO CCC/PLL Specification For IGLOO V2 or V5 Devices, 1.5 V DC Core Supply Voltage | Parameter | Min. | Тур. | Max. | Units | |--------------------------------------------------------------------|----------------------|----------------------|-----------------------|------------------| | Clock Conditioning Circuitry Input Frequency f <sub>IN_CCC</sub> | 1.5 | | 250 | MHz | | Clock Conditioning Circuitry Output Frequency f <sub>OUT_CCC</sub> | 0.75 | | 250 | MHz | | Delay Increments in Programmable Delay Blocks <sup>1, 2</sup> | | 360 <sup>3</sup> | | ps | | Number of Programmable Values in Each Programmable Delay Block | | | 32 | | | Serial Clock (SCLK) for Dynamic PLL <sup>4, 5</sup> | | | 100 | ns | | Input Cycle-to-Cycle Jitter (peak magnitude) | | | 1 | ns | | Acquisition Time | | | | | | LockControl = 0 | | | 300 | μs | | LockControl = 1 | | | 6.0 | ms | | Tracking Jitter <sup>6</sup> | | | | | | LockControl = 0 | | | 2.5 | ns | | LockControl = 1 | | | 1.5 | ns | | Output Duty Cycle | 48.5 | | 51.5 | % | | Delay Range in Block: Programmable Delay 1 <sup>1, 2</sup> | 1.25 | | 15.65 | ns | | Delay Range in Block: Programmable Delay 2 <sup>1, 2</sup> | 0.469 | | 15.65 | ns | | Delay Range in Block: Fixed Delay <sup>1, 2</sup> | | 3.5 | | ns | | CCC Output Peak-to-Peak Period Jitter F <sub>CCC_OUT</sub> | Maxim | um Peak-to- | Peak Jitter Da | ıta <sup>7</sup> | | | SSO ≥ 4 <sup>8</sup> | SSO ≥ 8 <sup>8</sup> | SSO ≥ 16 <sup>8</sup> | | | 0.75 MHz to 50 MHz | 0.60% | 0.80% | 1.20% | | | 50 MHz to 160 MHz | 4.00% | 6.00% | 12.00% | | #### Notes: - 1. This delay is a function of voltage and temperature. See Table 2-6 on page 2-7 and Table 2-7 on page 2-7 for deratings. - 2. $T_J = 25^{\circ}C$ , $V_{CC} = 1.5 \text{ V}$ - 3. When the CCC/PLL core is generated by Microsemi core generator software, not all delay values of the specified delay increments are available. Refer to the Libero SoC Online Help associated with the core for more information. - 4. The AGL030 device does not support a PLL. - 5. Maximum value obtained for a Std. speed grade device in Worst-Case Commercial Conditions. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. - 6. Tracking jitter is defined as the variation in clock edge position of PLL outputs with reference to the PLL input clock edge. Tracking jitter does not measure the variation in PLL output period, which is covered by the period jitter parameter. - 7. Measurements done with LVTTL 3.3 V, 8 mA I/O drive strength, and high slew Rate. VCC/VCCPLL = 1.14 V, VQ/PQ/TQ type of packages, 20 pF load. - 8. Simultaneously Switching Outputs (SSOs) are outputs that are synchronous to a single clock domain and have clock-to-out times that are within ±200 ps of each other. Switching I/Os are placed outside of the PLL bank. Refer to the "Simultaneously Switching Outputs (SSOs) and Printed Circuit Board Layout" section in the IGLOO FPGA Fabric User Guide. 2-110 Revision 27 Figure 2-30 • Peak-to-Peak Jitter Definition 2-112 Revision 27 ### **Timing Waveforms** Figure 2-32 • RAM Read for Pass-Through Output. Applicable to Both RAM4K9 and RAM512x18. Figure 2-33 • RAM Read for Pipelined Output. Applicable to Both RAM4K9 and RAM512x18. 2-114 Revision 27 ### Timing Waveforms Figure 2-38 • FIFO Read Figure 2-39 • FIFO Write 2-122 Revision 27 ### **CS196** Note: This is the bottom view of the package. ### Note For more information on package drawings, see PD3068: Package Mechanical Drawings. Revision 27 4-9 ### Package Pin Assignments | ( | QN132 | | | | |------------|-----------------|--|--|--| | Pin Number | AGL030 Function | | | | | C17 | IO47RSB1 | | | | | C18 | NC | | | | | C19 | TCK | | | | | C20 | NC | | | | | C21 | VPUMP | | | | | C22 | VJTAG | | | | | C23 | NC | | | | | C24 | NC | | | | | C25 | NC | | | | | C26 | GDB0/IO34RSB0 | | | | | C27 | NC | | | | | C28 | VCCIB0 | | | | | C29 | IO28RSB0 | | | | | C30 | IO25RSB0 | | | | | C31 | IO24RSB0 | | | | | C32 | IO21RSB0 | | | | | C33 | NC | | | | | C34 | NC | | | | | C35 | VCCIB0 | | | | | C36 | IO13RSB0 | | | | | C37 | IO10RSB0 | | | | | C38 | IO07RSB0 | | | | | C39 | IO03RSB0 | | | | | C40 | IO00RSB0 | | | | | D1 | GND | | | | | D2 | GND | | | | | D3 | GND | | | | | D4 | GND | | | | 4-30 Revision 27 Package Pin Assignments | VQ100 | | |------------|-----------------| | Pin Number | AGL030 Function | | 1 | GND | | 2 | IO82RSB1 | | 3 | IO81RSB1 | | 4 | IO80RSB1 | | 5 | IO79RSB1 | | 6 | IO78RSB1 | | 7 | IO77RSB1 | | 8 | IO76RSB1 | | 9 | GND | | 10 | IO75RSB1 | | 11 | IO74RSB1 | | 12 | GEC0/IO73RSB1 | | 13 | GEA0/IO72RSB1 | | 14 | GEB0/IO71RSB1 | | 15 | IO70RSB1 | | 16 | IO69RSB1 | | 17 | VCC | | 18 | VCCIB1 | | 19 | IO68RSB1 | | 20 | IO67RSB1 | | 21 | IO66RSB1 | | 22 | IO65RSB1 | | 23 | IO64RSB1 | | 24 | IO63RSB1 | | 25 | IO62RSB1 | | 26 | IO61RSB1 | | 27 | FF/IO60RSB1 | | 28 | IO59RSB1 | | 29 | IO58RSB1 | | 30 | IO57RSB1 | | 31 | IO56RSB1 | | 32 | IO55RSB1 | | 33 | IO54RSB1 | | 34 | IO53RSB1 | | 35 | IO52RSB1 | | 36 | IO51RSB1 | | 1/0/00 | | |------------|-----------------| | | VQ100 | | Pin Number | AGL030 Function | | 37 | VCC | | 38 | GND | | 39 | VCCIB1 | | 40 | IO49RSB1 | | 41 | IO47RSB1 | | 42 | IO46RSB1 | | 43 | IO45RSB1 | | 44 | IO44RSB1 | | 45 | IO43RSB1 | | 46 | IO42RSB1 | | 47 | TCK | | 48 | TDI | | 49 | TMS | | 50 | NC | | 51 | GND | | 52 | VPUMP | | 53 | NC | | 54 | TDO | | 55 | TRST | | 56 | VJTAG | | 57 | IO41RSB0 | | 58 | IO40RSB0 | | 59 | IO39RSB0 | | 60 | IO38RSB0 | | 61 | IO37RSB0 | | 62 | IO36RSB0 | | 63 | GDB0/IO34RSB0 | | 64 | GDA0/IO33RSB0 | | 65 | GDC0/IO32RSB0 | | 66 | VCCIB0 | | 67 | GND | | 68 | VCC | | 69 | IO31RSB0 | | 70 | IO30RSB0 | | 71 | IO29RSB0 | | 72 | IO28RSB0 | | | | | VQ100 | | |------------|-----------------| | Pin Number | AGL030 Function | | 73 | IO27RSB0 | | 74 | IO26RSB0 | | 75 | IO25RSB0 | | 76 | IO24RSB0 | | 77 | IO23RSB0 | | 78 | IO22RSB0 | | 79 | IO21RSB0 | | 80 | IO20RSB0 | | 81 | IO19RSB0 | | 82 | IO18RSB0 | | 83 | IO17RSB0 | | 84 | IO16RSB0 | | 85 | IO15RSB0 | | 86 | IO14RSB0 | | 87 | VCCIB0 | | 88 | GND | | 89 | VCC | | 90 | IO12RSB0 | | 91 | IO10RSB0 | | 92 | IO08RSB0 | | 93 | IO07RSB0 | | 94 | IO06RSB0 | | 95 | IO05RSB0 | | 96 | IO04RSB0 | | 97 | IO03RSB0 | | 98 | IO02RSB0 | | 99 | IO01RSB0 | | 100 | IO00RSB0 | 4-38 Revision 27 IGLOO Low Power Flash FPGAs | FG256 | | |------------|-----------------| | Pin Number | AGL400 Function | | H3 | GFB1/IO146PPB3 | | H4 | VCOMPLF | | H5 | GFC0/IO147NPB3 | | H6 | VCC | | H7 | GND | | H8 | GND | | H9 | GND | | H10 | GND | | H11 | VCC | | H12 | GCC0/IO67NPB1 | | H13 | GCB1/IO68PPB1 | | H14 | GCA0/IO69NPB1 | | H15 | NC | | H16 | GCB0/IO68NPB1 | | J1 | GFA2/IO144PPB3 | | J2 | GFA1/IO145PDB3 | | J3 | VCCPLF | | J4 | IO143NDB3 | | J5 | GFB2/IO143PDB3 | | J6 | VCC | | J7 | GND | | J8 | GND | | J9 | GND | | J10 | GND | | J11 | VCC | | J12 | GCB2/IO71PPB1 | | J13 | GCA1/IO69PPB1 | | J14 | GCC2/IO72PPB1 | | J15 | NC | | J16 | GCA2/IO70PDB1 | | K1 | GFC2/IO142PDB3 | | K2 | IO144NPB3 | | K3 | IO141PPB3 | | K4 | IO120RSB2 | | K5 | VCCIB3 | | K6 | VCC | | K7 | GND | | K8 | GND | | FG256 | | |------------|-----------------| | Pin Number | AGL400 Function | | K9 | GND | | K10 | GND | | K11 | VCC | | K12 | VCCIB1 | | K13 | IO71NPB1 | | K14 | IO74RSB1 | | K15 | IO72NPB1 | | K16 | IO70NDB1 | | L1 | IO142NDB3 | | L2 | IO141NPB3 | | L3 | IO125RSB2 | | L4 | IO139RSB3 | | L5 | VCCIB3 | | L6 | GND | | L7 | VCC | | L8 | VCC | | L9 | VCC | | L10 | VCC | | L11 | GND | | L12 | VCCIB1 | | L13 | GDB0/IO78VPB1 | | L14 | IO76VDB1 | | L15 | IO76UDB1 | | L16 | IO75PDB1 | | M1 | IO140PDB3 | | M2 | IO130RSB2 | | M3 | IO138NPB3 | | M4 | GEC0/IO137NPB3 | | M5 | VMV3 | | M6 | VCCIB2 | | M7 | VCCIB2 | | M8 | IO108RSB2 | | M9 | IO101RSB2 | | M10 | VCCIB2 | | M11 | VCCIB2 | | M12 | VMV2 | | M13 | IO83RSB2 | | M14 | GDB1/IO78UPB1 | | FOREC | | |------------|-----------------| | Di Manta | FG256 | | Pin Number | AGL400 Function | | M15 | GDC1/IO77UDB1 | | M16 | IO75NDB1 | | N1 | IO140NDB3 | | N2 | IO138PPB3 | | N3 | GEC1/IO137PPB3 | | N4 | IO131RSB2 | | N5 | GNDQ | | N6 | GEA2/IO134RSB2 | | N7 | IO117RSB2 | | N8 | IO111RSB2 | | N9 | IO99RSB2 | | N10 | IO94RSB2 | | N11 | IO87RSB2 | | N12 | GNDQ | | N13 | IO93RSB2 | | N14 | VJTAG | | N15 | GDC0/IO77VDB1 | | N16 | GDA1/IO79UDB1 | | P1 | GEB1/IO136PDB3 | | P2 | GEB0/IO136NDB3 | | P3 | VMV2 | | P4 | IO129RSB2 | | P5 | IO128RSB2 | | P6 | IO122RSB2 | | P7 | IO115RSB2 | | P8 | IO110RSB2 | | P9 | IO98RSB2 | | P10 | IO95RSB2 | | P11 | IO88RSB2 | | P12 | IO84RSB2 | | P13 | TCK | | P14 | VPUMP | | P15 | TRST | | P16 | GDA0/IO79VDB1 | | R1 | GEA1/IO135PDB3 | | R2 | GEA0/IO135NDB3 | | R3 | IO127RSB2 | | R4 | GEC2/IO132RSB2 | | FG484 | | |------------|-----------------| | Pin Number | AGL400 Function | | U1 | NC NC | | U2 | NC<br>NC | | U3 | NC NC | | | | | U4 | GEB1/IO136PDB3 | | U5 | GEB0/IO136NDB3 | | U6 | VMV2 | | U7 | IO129RSB2 | | U8 | IO128RSB2 | | U9 | IO122RSB2 | | U10 | IO115RSB2 | | U11 | IO110RSB2 | | U12 | IO98RSB2 | | U13 | IO95RSB2 | | U14 | IO88RSB2 | | U15 | IO84RSB2 | | U16 | TCK | | U17 | VPUMP | | U18 | TRST | | U19 | GDA0/IO79VDB1 | | U20 | NC | | U21 | NC | | U22 | NC | | V1 | NC | | V2 | NC | | V3 | GND | | V4 | GEA1/IO135PDB3 | | V5 | GEA0/IO135NDB3 | | V6 | IO127RSB2 | | V7 | GEC2/IO132RSB2 | | V8 | IO123RSB2 | | V9 | IO118RSB2 | | V10 | IO112RSB2 | | V11 | IO106RSB2 | | V12 | IO100RSB2 | | V13 | IO96RSB2 | | V14 | IO89RSB2 | | | | Revision 27 4-75 | FG484 | | |------------|-----------------| | Pin Number | AGL600 Function | | Y7 | NC | | Y8 | VCC | | Y9 | VCC | | Y10 | NC | | Y11 | NC | | Y12 | NC | | Y13 | NC | | Y14 | VCC | | Y15 | VCC | | Y16 | NC | | Y17 | NC | | Y18 | GND | | Y19 | NC | | Y20 | NC | | Y21 | NC | | Y22 | VCCIB1 | Revision 27 4-89 | FG484 | | |------------|------------------| | Pin Number | AGL1000 Function | | B7 | IO15RSB0 | | B8 | IO19RSB0 | | B9 | IO24RSB0 | | B10 | IO31RSB0 | | B11 | IO39RSB0 | | B12 | IO48RSB0 | | B13 | IO54RSB0 | | B14 | IO58RSB0 | | B15 | IO63RSB0 | | B16 | IO66RSB0 | | B17 | IO68RSB0 | | B18 | IO70RSB0 | | B19 | NC | | B20 | NC | | B21 | VCCIB1 | | B22 | GND | | C1 | VCCIB3 | | C2 | IO220PDB3 | | C3 | NC | | C4 | NC | | C5 | GND | | C6 | IO10RSB0 | | C7 | IO14RSB0 | | C8 | VCC | | C9 | VCC | | C10 | IO30RSB0 | | C11 | IO37RSB0 | | C12 | IO43RSB0 | | C13 | NC | | C14 | VCC | | C15 | VCC | | C16 | NC | | C17 | NC | | C18 | GND | | C19 | NC | | C20 | NC | 4-92 Revision 27 | FG484 | | |------------|------------------| | Pin Number | AGL1000 Function | | H19 | IO87PDB1 | | H20 | VCC | | H21 | NC | | H22 | NC | | J1 | IO212NDB3 | | J2 | IO212PDB3 | | J3 | NC | | J4 | IO217NDB3 | | J5 | IO218NDB3 | | J6 | IO216PDB3 | | J7 | IO216NDB3 | | J8 | VCCIB3 | | J9 | GND | | J10 | VCC | | J11 | VCC | | J12 | VCC | | J13 | VCC | | J14 | GND | | J15 | VCCIB1 | | J16 | IO83NPB1 | | J17 | IO86NPB1 | | J18 | IO90PPB1 | | J19 | IO87NDB1 | | J20 | NC | | J21 | IO89PDB1 | | J22 | IO89NDB1 | | K1 | IO211PDB3 | | K2 | IO211NDB3 | | K3 | NC | | K4 | IO210PPB3 | | K5 | IO213NDB3 | | K6 | IO213PDB3 | | K7 | GFC1/IO209PPB3 | | K8 | VCCIB3 | | K9 | VCC | | K10 | GND | 4-96 Revision 27