Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | 24576 | | Total RAM Bits | 147456 | | Number of I/O | 97 | | Number of Gates | 1000000 | | Voltage - Supply | 1.14V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 70°C (TA) | | Package / Case | 144-LBGA | | Supplier Device Package | 144-FPBGA (13x13) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/agl1000v2-fgg144t | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong - Wide input frequency range (f<sub>IN CCC</sub>) = 1.5 MHz up to 250 MHz - Output frequency range (f<sub>OUT CCC</sub>) = 0.75 MHz up to 250 MHz - 2 programmable delay types for clock skew minimization - Clock frequency synthesis (for PLL only) ### Additional CCC specifications: - Internal phase shift = 0°, 90°, 180°, and 270°. Output phase shift depends on the output divider configuration (for PLL only). - Output duty cycle = 50% ± 1.5% or better (for PLL only) - Low output jitter: worst case < 2.5% x clock period peak-to-peak period jitter when single global network used (for PLL only)</li> - Maximum acquisition time is 300 µs (for PLL only) - Exceptional tolerance to input period jitter—allowable input jitter is up to 1.5 ns (for PLL only) - Four precise phases; maximum misalignment between adjacent phases of 40 ps x 250 MHz / f<sub>OUT\_CCC</sub> (for PLL only) # Global Clocking IGLOO devices have extensive support for multiple clocking domains. In addition to the CCC and PLL support described above, there is a comprehensive global clock distribution network. Each VersaTile input and output port has access to nine VersaNets: six chip (main) and three quadrant global networks. The VersaNets can be driven by the CCC or directly accessed from the core via multiplexers (MUXes). The VersaNets can be used to distribute low-skew clock signals or for rapid distribution of high-fanout nets. #### I/Os with Advanced I/O Standards The IGLOO family of FPGAs features a flexible I/O structure, supporting a range of voltages (1.2 V, 1.5 V, 1.8 V, 2.5 V, 3.0 V wide range, and 3.3 V). IGLOO FPGAs support many different I/O standards—single-ended and differential. The I/Os are organized into banks, with two or four banks per device. The configuration of these banks determines the I/O standards supported (Table 1-1). | | | | I/O Standards Supported | | | | | |---------------|------------------------------------------------------------------------------------|------------------|-------------------------|---------------------------------|--|--|--| | I/O Bank Type | Device and Bank Location | LVTTL/<br>LVCMOS | PCI/PCI-X | LVPECL, LVDS,<br>B-LVDS, M-LVDS | | | | | Advanced | East and west banks of AGL250 and larger devices | ✓ | ✓ | ✓ | | | | | Standard Plus | North and south banks of AGL250 and larger devices All banks of AGL060 and AGL125K | <b>√</b> | <b>√</b> | Not supported | | | | | Standard | All banks of AGL015 and AGL030 | ✓ | Not supported | Not supported | | | | Each I/O module contains several input, output, and enable registers. These registers allow the implementation of the following: - Single-Data-Rate applications - Double-Data-Rate applications—DDR LVDS, B-LVDS, and M-LVDS I/Os for point-to-point communications IGLOO banks for the AGL250 device and above support LVPECL, LVDS, B-LVDS, and M-LVDS. B-LVDS and M-LVDS can support up to 20 loads. Hot-swap (also called hot-plug, or hot-insertion) is the operation of hot-insertion or hot-removal of a card in a powered-up system. Cold-sparing (also called cold-swap) refers to the ability of a device to leave system data undisturbed when the system is powered up, while the component itself is powered down, or when power supplies are floating. 1-7 Revision 27 # Power per I/O Pin Table 2-13 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings Applicable to Advanced I/O Banks | | VCCI (V) | Static Power<br>PDC6 (mW) <sup>1</sup> | Dynamic Power<br>PAC9 (μW/MHz) <sup>2</sup> | |--------------------------------------|----------|----------------------------------------|---------------------------------------------| | Single-Ended | | | | | 3.3 V LVTTL / 3.3 V LVCMOS | 3.3 | - | 16.27 | | 3.3 V LVCMOS Wide Range <sup>3</sup> | 3.3 | - | 16.27 | | 2.5 V LVCMOS | 2.5 | - | 4.65 | | 1.8 V LVCMOS | 1.8 | - | 1.61 | | 1.5 V LVCMOS (JESD8-11) | 1.5 | - | 0.96 | | 1.2 V LVCMOS <sup>4</sup> | 1.2 | - | 0.58 | | 1.2 V LVCMOS Wide Range <sup>4</sup> | 1.2 | - | 0.58 | | 3.3 V PCI | 3.3 | - | 17.67 | | 3.3 V PCI-X | 3.3 | - | 17.67 | | Differential | <u> </u> | | | | LVDS | 2.5 | 2.26 | 23.39 | | LVPECL | 3.3 | 5.72 | 59.05 | | A.L. | | • | | #### Notes: - 1. $P_{DC6}$ is the static power (where applicable) measured on VCCI. - 2. P<sub>AC9</sub> is the total dynamic power measured on VCCI. - 3. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. - 4. Applicable for IGLOO V2 devices only Table 2-14 • Summary of I/O Input Buffer Power (per pin) – Default I/O Software Settings Applicable to Standard Plus I/O Banks | | VCCI (V) | Static Power<br>PDC6 (mW) <sup>1</sup> | Dynamic Power<br>PAC9 (μW/MHz) <sup>2</sup> | |--------------------------------------|----------|----------------------------------------|---------------------------------------------| | Single-Ended | | | | | 3.3 V LVTTL / 3.3 V LVCMOS | 3.3 | _ | 16.41 | | 3.3 V LVCMOS Wide Range <sup>3</sup> | 3.3 | _ | 16.41 | | 2.5 V LVCMOS | 2.5 | _ | 4.75 | | 1.8 V LVCMOS | 1.8 | _ | 1.66 | | 1.5 V LVCMOS (JESD8-11) | 1.5 | _ | 1.00 | | 1.2 V LVCMOS <sup>4</sup> | 1.2 | _ | 0.61 | | 1.2 V LVCMOS Wide Range <sup>4</sup> | 1.2 | _ | 0.61 | | 3.3 V PCI | 3.3 | _ | 17.78 | | 3.3 V PCI-X | 3.3 | _ | 17.78 | #### Notes: - 1. PDC6 is the static power (where applicable) measured on VCCI. - 2. PAC9 is the total dynamic power measured on VCCI. - 3. Applicable for IGLOO V2 devices only. - 4. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. Table 2-44 • I/O Short Currents IOSH/IOSL Applicable to Standard I/O Banks | | Drive Strength | IOSL (mA)* | IOSH (mA)* | |----------------------------|----------------|------------------------------|------------------------------| | 3.3 V LVTTL / 3.3 V LVCMOS | 2 mA | 25 | 27 | | | 4 mA | 25 | 27 | | | 6 mA | 51 | 54 | | | 8 mA | 51 | 54 | | 3.3 V LVCMOS Wide Range | 100 μΑ | Same as regular 3.3 V LVCMOS | Same as regular 3.3 V LVCMOS | | 2.5 V LVCMOS | 2 mA | 16 | 18 | | | 4 mA | 16 | 18 | | | 6 mA | 32 | 37 | | | 8 mA | 32 | 37 | | 1.8 V LVCMOS | 2 mA | 9 | 11 | | | 4 mA | 17 | 22 | | 1.5 V LVCMOS | 2 mA | 13 | 16 | | 1.2 V LVCMOS | 1 mA | 20 | 26 | | 1.2 V LVCMOS Wide Range | 100 μΑ | 20 | 26 | Note: ${}^*T_J = 100 {}^{\circ}C$ The length of time an I/O can withstand $I_{OSH}/I_{OSL}$ events depends on the junction temperature. The reliability data below is based on a 3.3 V, 12 mA I/O setting, which is the worst case for this type of analysis. For example, at 100°C, the short current condition would have to be sustained for more than six months to cause a reliability concern. The I/O design does not contain any short circuit protection, but such protection would only be needed in extremely prolonged stress conditions. Table 2-45 • Duration of Short Circuit Event before Failure | Temperature | Time before Failure | |-------------|---------------------| | -40°C | > 20 years | | -20°C | > 20 years | | 0°C | > 20 years | | 25°C | > 20 years | | 70°C | 5 years | | 85°C | 2 years | | 100°C | 6 months | Table 2-46 • I/O Input Rise Time, Fall Time, and Related I/O Reliability1 | Input Buffer | Input Rise/Fall Time (min.) | Input Rise/Fall Time (max.) | Reliability | |-------------------------------|-----------------------------|-----------------------------|------------------| | LVTTL/LVCMOS | No requirement | 10 ns * | 20 years (100°C) | | LVDS/B-LVDS/M-LVDS/<br>LVPECL | No requirement | 10 ns * | 10 years (100°C) | Note: The maximum input rise/fall time is related to the noise induced into the input buffer trace. If the noise is low, then the rise time and fall time of input buffers can be increased beyond the maximum value. The longer the rise/fall times, the more susceptible the input signal is to the board noise. Microsemi recommends signal integrity evaluation/characterization of the system to ensure that there is no excessive noise coupling into input signals. Table 2-49 • Minimum and Maximum DC Input and Output Levels Applicable to Standard I/O Banks | 3.3 V LVTTL /<br>3.3 V LVCMOS | VIL | | VIH | | V <sub>OL</sub> | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |-------------------------------|-----------|-----------|-----------|-----------|-----------------|-----------|-----|----|-------------------------|-------------------------|-------------------------|------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μA <sup>4</sup> | | 2 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 2 | 2 | 25 | 27 | 10 | 10 | | 4 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 4 | 4 | 25 | 27 | 10 | 10 | | 6 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 6 | 6 | 51 | 54 | 10 | 10 | | 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 | 51 | 54 | 10 | 10 | #### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 3. Currents are measured at 100°C junction temperature and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Figure 2-7 • AC Loading Table 2-50 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 3.3 | 1.4 | 5 | Note: \*Measuring point = Vtrip. See Table 2-29 on page 2-28 for a complete table of trip points. Table 2-69 • 3.3 V LVCMOS Wide Range Low Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V Applicable to Standard Plus Banks | Drive<br>Strength | Equivalent<br>Software<br>Default Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>ZHS</sub> | Units | |-------------------|----------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 100 μΑ | 2 mA | Std. | 0.97 | 5.84 | 0.18 | 1.20 | 0.66 | 5.86 | 5.04 | 2.74 | 2.71 | 9.46 | 8.64 | ns | | 100 μΑ | 4 mA | Std. | 0.97 | 5.84 | 0.18 | 1.20 | 0.66 | 5.86 | 5.04 | 2.74 | 2.71 | 9.46 | 8.64 | ns | | 100 μΑ | 6 mA | Std. | 0.97 | 4.76 | 0.18 | 1.20 | 0.66 | 4.78 | 4.33 | 3.09 | 3.33 | 8.37 | 7.93 | ns | | 100 μΑ | 8 mA | Std. | 0.97 | 4.76 | 0.18 | 1.20 | 0.66 | 4.78 | 4.33 | 3.09 | 3.33 | 8.37 | 7.93 | ns | | 100 μΑ | 12 mA | Std. | 0.97 | 4.02 | 0.18 | 1.20 | 0.66 | 4.04 | 3.78 | 3.33 | 3.73 | 7.64 | 7.37 | ns | | 100 μΑ | 16 mA | Std. | 0.97 | 4.02 | 0.18 | 1.20 | 0.66 | 4.04 | 3.78 | 3.33 | 3.73 | 7.64 | 7.37 | ns | #### Notes: - 1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ± 100 μA. Drive strengths displayed in software are supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. Table 2-70 • 3.3 V LVCMOS Wide Range High Slew – Applies to 1.5 V DC Core Voltage Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.7 V Applicable to Standard Plus Banks | Drive<br>Strength | Equivalent<br>Software<br>Default Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units | |-------------------|----------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------| | 100 μΑ | 2 mA | Std. | 0.97 | 3.33 | 0.18 | 1.20 | 0.66 | 3.35 | 2.68 | 2.73 | 2.88 | 6.94 | 6.27 | ns | | 100 μΑ | 4 mA | Std. | 0.97 | 3.33 | 0.18 | 1.20 | 0.66 | 3.35 | 2.68 | 2.73 | 2.88 | 6.94 | 6.27 | ns | | 100 μΑ | 6 mA | Std. | 0.97 | 2.75 | 0.18 | 1.20 | 0.66 | 2.77 | 2.17 | 3.08 | 3.50 | 6.36 | 5.77 | ns | | 100 μΑ | 8 mA | Std. | 0.97 | 2.75 | 0.18 | 1.20 | 0.66 | 2.77 | 2.17 | 3.08 | 3.50 | 6.36 | 5.77 | ns | | 100 μΑ | 12 mA | Std. | 0.97 | 2.45 | 0.18 | 1.20 | 0.66 | 2.47 | 1.92 | 3.33 | 3.90 | 6.06 | 5.51 | ns | | 100 μΑ | 16 mA | Std. | 0.97 | 2.45 | 0.18 | 1.20 | 0.66 | 2.47 | 1.92 | 3.33 | 3.90 | 6.06 | 5.51 | ns | #### Notes: - The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is ± 100 μA. Drive strengths displayed in software are supported for normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. - 3. Software default selection highlighted in gray. 2-50 Revision 27 # 1.5 V LVCMOS (JESD8-11) Low-Voltage CMOS for 1.5 V is an extension of the LVCMOS standard (JESD8-5) used for general-purpose 1.5 V applications. It uses a 1.5 V input buffer and a push-pull output buffer. Table 2-111 • Minimum and Maximum DC Input and Output Levels Applicable to Advanced I/O Banks | 1.5 V<br>LVCMOS | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSH | IOSL | IIL <sup>1</sup> | IIH <sup>2</sup> | |-------------------|-----------|-------------|-------------|-----------|-------------|-------------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.575 | 0.25 * VCCI | 0.75 * VCCI | 2 | 2 | 13 | 16 | 10 | 10 | | 4 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.575 | 0.25 * VCCI | 0.75 * VCCI | 4 | 4 | 25 | 33 | 10 | 10 | | 6 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.575 | 0.25 * VCCI | 0.75 * VCCI | 6 | 6 | 32 | 39 | 10 | 10 | | 8 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.575 | 0.25 * VCCI | 0.75 * VCCI | 8 | 8 | 66 | 55 | 10 | 10 | | 12 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.575 | 0.25 * VCCI | 0.75 * VCCI | 12 | 12 | 66 | 55 | 10 | 10 | #### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 3. Currents are measured at 100°C junction temperature and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Table 2-112 • Minimum and Maximum DC Input and Output Levels Applicable to Standard Plus I/O Banks | 1.5 V<br>LVCMOS | VIL | | VIH | | VOL | VOH | IOL | ЮН | IOSH | IOSL | IIL <sup>1</sup> | IIH <sup>2</sup> | |-------------------|-----------|-------------|-------------|-----------|-------------|-------------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive<br>Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.575 | 0.25 * VCCI | 0.75 * VCCI | 2 | 2 | 13 | 16 | 10 | 10 | | 4 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.575 | 0.25 * VCCI | 0.75 * VCCI | 4 | 4 | 25 | 33 | 10 | 10 | #### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 3. Currents are measured at 100°C junction temperature and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. 2-66 Revision 27 Table 2-135 • 1.2 V LVCMOS High Slew Commercial-Case Conditions: $T_J = 70^{\circ}$ C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V Applicable to Standard Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 1 mA | Std. | 1.55 | 8.57 | 0.26 | 1.53 | 1.10 | 8.23 | 7.38 | 2.51 | 2.39 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. Table 2-136 • 1.2 V LVCMOS High Slew – Applies to 1.2 V DC Core Voltage Commercial-Case Conditions: $T_J = 70^{\circ}$ C, Worst-Case VCC = 1.14 V, Worst-Case VCCI = 1.14 V Applicable to Standard Banks | Drive Strength | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |----------------|-------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 1 mA | Std. | 1.55 | 3.59 | 0.26 | 1.53 | 1.10 | 3.47 | 3.06 | 2.51 | 2.49 | ns | #### Notes: - 1. Software default selection highlighted in gray. - 2. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values. # 1.2 V LVCMOS Wide Range Table 2-137 • Minimum and Maximum DC Input and Output Levels for LVCMOS 1.2 V Wide Range Applicable to Advanced I/O Banks | 1.2 V LVCI<br>Wide Rang | | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>2</sup> | IIH <sup>3</sup> | |-------------------------|-------------------------------------------------------------------------------|-----------|-------------|-------------|-----------|-------------|-------------|-----|-----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>4</sup> | Max.<br>mA <sup>4</sup> | μ <b>Α</b> <sup>5</sup> | μ <b>Α</b> <sup>5</sup> | | 100 μΑ | 2 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.26 | 0.25 * VCCI | 0.75 * VCCI | 100 | 100 | 20 | 26 | 10 | 10 | #### Notes: - 1. The minimum drive strength for the default LVCMOS 1.2 V software configuration when run in wide range is ± 100 μA. The drive strength displayed in software is supported in normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 3. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges. - 4. Currents are measured at 100°C junction temperature and maximum voltage. - 5. Currents are measured at 85°C junction temperature. - 6. Software default selection highlighted in gray. Table 2-138 • Minimum and Maximum DC Input and Output Levels for LVCMOS 1.2 V Wide Range Applicable to Standard Plus I/O Banks | 1.2 V LVCI<br>Wide Ran | | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>2</sup> | IIH <sup>3</sup> | |------------------------|-------------------------------------------------------------------------------|-----------|-------------|-------------|-----------|-------------|-------------|-----|-----|-------------------------|-------------------------|-------------------------|------------------| | Drive<br>Strength | Equivalent<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>4</sup> | Max.<br>mA <sup>4</sup> | μ <b>Α</b> <sup>5</sup> | μΑ <sup>5</sup> | | 100 μΑ | 2mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.26 | 0.25 * VCCI | 0.75 * VCCI | 100 | 100 | 20 | 26 | 10 | 10 | #### Notes: - The minimum drive strength for the default LVCMOS 1.2 V software configuration when run in wide range is ± 100 μA. The drive strength displayed in software is supported in normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 3. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 4. Currents are measured at 100°C junction temperature and maximum voltage. - 5. Currents are measured at 85°C junction temperature. - 6. Software default selection highlighted in gray. Table 2-139 • Minimum and Maximum DC Input and Output Levels for LVCMOS 1.2 V Wide Range Applicable to Standard I/O Banks | 1.2 V LVCI<br>Wide Rang | | | VIL | VIH | | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>2</sup> | IIH <sup>3</sup> | |-------------------------|----------------------------------------------------------------|-----------|-------------|-------------|-----------|-------------|-------------|-----|-----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive<br>Strength | Equivalent Software Default Drive Strength Option <sup>1</sup> | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>4</sup> | Max.<br>mA <sup>4</sup> | μ <b>Α</b> <sup>5</sup> | μ <b>Α</b> <sup>5</sup> | | 100 μΑ | 1 mA | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 3.6 | 0.25 * VCCI | 0.75 * VCCI | 100 | 100 | 20 | 26 | 10 | 10 | #### Notes: - The minimum drive strength for the default LVCMOS 1.2 V software configuration when run in wide range is ± 100 μA. The drive strength displayed in software is supported in normal range only. For a detailed I/V curve, refer to the IBIS models. - 2. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 3. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 4. Currents are measured at 100°C junction temperature and maximum voltage. - 5. Currents are measured at 85°C junction temperature. - 6. Software default selection highlighted in gray. Table 2-140 • 1.2 V LVCMOS Wide Range AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 1.2 | 0.6 | 5 | Note: \*Measuring point = Vtrip. See Table 2-29 on page 2-28 for a complete table of trip points. ### Timing Characteristics Refer to LVCMOS 1.2 V (normal range) "Timing Characteristics" on page 2-75 for worst-case timing. 2-74 Revision 27 Table 2-190 • IGLOO CCC/PLL Specification For IGLOO V2 Devices, 1.2 V DC Core Supply Voltage | Parameter | Min. | Тур. | Max. | Units | |--------------------------------------------------------------------|----------------------|----------------------|-----------------------|------------------| | Clock Conditioning Circuitry Input Frequency f <sub>IN_CCC</sub> | 1.5 | | 160 | MHz | | Clock Conditioning Circuitry Output Frequency f <sub>OUT_CCC</sub> | 0.75 | | 160 | MHz | | Delay Increments in Programmable Delay Blocks 1, 2 | | 580 <sup>3</sup> | | ps | | Number of Programmable Values in Each Programmable Delay Block | | | 32 | | | Serial Clock (SCLK) for Dynamic PLL <sup>4,5</sup> | | | 60 | ns | | Input Cycle-to-Cycle Jitter (peak magnitude) | | | 0.25 | ns | | Acquisition Time | | | | | | LockControl = 0 | | | 300 | μs | | LockControl = 1 | | | 6.0 | ms | | Tracking Jitter <sup>6</sup> | | | | | | LockControl = 0 | | | 4 | ns | | LockControl = 1 | | | 3 | ns | | Output Duty Cycle | 48.5 | | 51.5 | % | | Delay Range in Block: Programmable Delay 1 <sup>1,2</sup> | 2.3 | | 20.86 | ns | | Delay Range in Block: Programmable Delay 2 <sup>1,2</sup> | 0.863 | | 20.86 | ns | | Delay Range in Block: Fixed Delay <sup>1, 2, 5</sup> | | 5.7 | | ns | | CCC Output Peak-to-Peak Period Jitter F <sub>CCC_OUT</sub> | Maxim | um Peak-to-l | Peak Jitter Dat | a <sup>7,8</sup> | | | SSO ≥ 4 <sup>9</sup> | SSO ≥ 8 <sup>9</sup> | SSO ≥ 16 <sup>9</sup> | | | 0.75 MHz to 50 MHz | 1.20% | 2.00% | 3.00% | | | 50 MHz to 160 MHz | 5.00% | 7.00% | 15.00% | | #### Notes: - 1. This delay is a function of voltage and temperature. See Table 2-6 on page 2-7 and Table 2-7 on page 2-7 for deratings. - 2. $T_J = 25^{\circ}\text{C}$ , $V_{CC} = 1.2 \text{ V}$ - 3. When the CCC/PLL core is generated by Microsemi core generator software, not all delay values of the specified delay increments are available. Refer to the Libero SoC Online Help associated with the core for more information. - 4. Maximum value obtained for a Std. speed grade device in Worst-Case Commercial Conditions. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-7 for derating values. - 5. The AGL030 device does not support a PLL. - 6. Tracking jitter is defined as the variation in clock edge position of PLL outputs with reference to the PLL input clock edge. Tracking jitter does not measure the variation in PLL output period, which is covered by the period jitter parameter. - 7. VCO output jitter is calculated as a percentage of the VCO frequency. The jitter (in ps) can be calculated by multiplying the VCO period by the per cent jitter. The VCO jitter (in ps) applies to CCC\_OUT regardless of the output divider settings. For example, if the jitter on VCO is 300 ps, the jitter on CCC\_OUT is also 300 ps, regardless of the output divider settings. - 8. Measurements done with LVTTL 3.3 V, 8 mA I/O drive strength, and high slew Rate. VCC/VCCPLL = 1.14 V, VQ/PQ/TQ type of packages, 20 pF load. - 9. SSO are outputs that are synchronous to a single clock domain and have clock-to-out times that are within ±200 ps of each other. Switching I/Os are placed outside of the PLL bank. Refer to the "Simultaneously Switching Outputs (SSOs) and Printed Circuit Board Layout" section in the IGLOO FPGA Fabric User Guide. - 10. For definitions of Type 1 and Type 2, refer to the PLL Block Diagram in the "Clock Conditioning Circuits in IGLOO and ProASIC3 Devices" chapter of the IGLOO FPGA Fabric User Guide. Figure 2-30 • Peak-to-Peak Jitter Definition 2-112 Revision 27 IGLOO Low Power Flash FPGAs | | CS196 | |------------|-----------------| | Pin Number | AGL250 Function | | H11 | GCB0/IO49NDB1 | | H12 | GCA1/IO50PDB1 | | H13 | IO51NDB1 | | H14 | GCA2/IO51PDB1 | | J1 | GFC2/IO105PDB3 | | J2 | IO104PPB3 | | J3 | IO106NPB3 | | J4 | IO103PDB3 | | J5 | IO103NDB3 | | J6 | IO80RSB2 | | J7 | VCC | | J8 | VCC | | J9 | IO64RSB2 | | J10 | IO56PDB1 | | J11 | GCB2/IO52PDB1 | | J12 | IO52NDB1 | | J13 | GDC1/IO58UDB1 | | J14 | GDC0/IO58VDB1 | | K1 | IO105NDB3 | | K2 | GND | | K3 | IO104NPB3 | | K4 | VCCIB3 | | K5 | IO101PPB3 | | K6 | IO91RSB2 | | K7 | IO81RSB2 | | K8 | IO73RSB2 | | K9 | IO77RSB2 | | K10 | IO56NDB1 | | K11 | VCCIB1 | | K12 | GDA1/IO60UPB1 | | K13 | GND | | K14 | GDB1/IO59UDB1 | | L1 | GEB1/IO99PDB3 | | L2 | GEC1/IO100PDB3 | | | | | L3 | GEC0/IO100NDB3 | | | CS196 | |------------|-----------------| | Pin Number | AGL250 Function | | L5 | IO89RSB2 | | L6 | IO92RSB2 | | L7 | IO75RSB2 | | L8 | IO66RSB2 | | L9 | IO65RSB2 | | L10 | IO05RSB2 | | | | | L11 | VPUMP | | L12 | VJTAG | | L13 | GDA0/IO60VPB1 | | L14 | GDB0/IO59VDB1 | | M1 | GEB0/IO99NDB3 | | M2 | GEA1/IO98PPB3 | | M3 | GNDQ | | M4 | VCCIB2 | | M5 | IO88RSB2 | | M6 | IO87RSB2 | | M7 | IO82RSB2 | | M8 | VCCIB2 | | M9 | IO67RSB2 | | M10 | GDB2/IO62RSB2 | | M11 | VCCIB2 | | M12 | VMV2 | | M13 | TRST | | M14 | VCCIB1 | | N1 | GEA0/IO98NPB3 | | N2 | VMV3 | | N3 | GEC2/IO95RSB2 | | N4 | IO94RSB2 | | N5 | GND | | N6 | IO86RSB2 | | N7 | IO78RSB2 | | N8 | IO74RSB2 | | N9 | IO69RSB2 | | N10 | GND | | N11 | TCK | | N12 | TDI | | L | | | | CS196 | |------------|------------------| | Pin Number | AGL250 Function | | N13 | GNDQ | | N14 | TDO | | P1 | GND | | P2 | GEA2/IO97RSB2 | | P3 | FF/GEB2/IO96RSB2 | | P4 | IO90RSB2 | | P5 | IO85RSB2 | | P6 | IO83RSB2 | | P7 | IO79RSB2 | | P8 | IO76RSB2 | | P9 | IO72RSB2 | | P10 | IO68RSB2 | | P11 | GDC2/IO63RSB2 | | P12 | GDA2/IO61RSB2 | | P13 | TMS | | P14 | GND | Package Pin Assignments | VQ100 | | |------------|-----------------| | Pin Number | AGL030 Function | | 1 | GND | | 2 | IO82RSB1 | | 3 | IO81RSB1 | | 4 | IO80RSB1 | | 5 | IO79RSB1 | | 6 | IO78RSB1 | | 7 | IO77RSB1 | | 8 | IO76RSB1 | | 9 | GND | | 10 | IO75RSB1 | | 11 | IO74RSB1 | | 12 | GEC0/IO73RSB1 | | 13 | GEA0/IO72RSB1 | | 14 | GEB0/IO71RSB1 | | 15 | IO70RSB1 | | 16 | IO69RSB1 | | 17 | VCC | | 18 | VCCIB1 | | 19 | IO68RSB1 | | 20 | IO67RSB1 | | 21 | IO66RSB1 | | 22 | IO65RSB1 | | 23 | IO64RSB1 | | 24 | IO63RSB1 | | 25 | IO62RSB1 | | 26 | IO61RSB1 | | 27 | FF/IO60RSB1 | | 28 | IO59RSB1 | | 29 | IO58RSB1 | | 30 | IO57RSB1 | | 31 | IO56RSB1 | | 32 | IO55RSB1 | | 33 | IO54RSB1 | | 34 | IO53RSB1 | | 35 | IO52RSB1 | | 36 | IO51RSB1 | | No.400 | | |------------|-----------------| | VQ100 | | | Pin Number | AGL030 Function | | 37 | VCC | | 38 | GND | | 39 | VCCIB1 | | 40 | IO49RSB1 | | 41 | IO47RSB1 | | 42 | IO46RSB1 | | 43 | IO45RSB1 | | 44 | IO44RSB1 | | 45 | IO43RSB1 | | 46 | IO42RSB1 | | 47 | TCK | | 48 | TDI | | 49 | TMS | | 50 | NC | | 51 | GND | | 52 | VPUMP | | 53 | NC | | 54 | TDO | | 55 | TRST | | 56 | VJTAG | | 57 | IO41RSB0 | | 58 | IO40RSB0 | | 59 | IO39RSB0 | | 60 | IO38RSB0 | | 61 | IO37RSB0 | | 62 | IO36RSB0 | | 63 | GDB0/IO34RSB0 | | 64 | GDA0/IO33RSB0 | | 65 | GDC0/IO32RSB0 | | 66 | VCCIB0 | | 67 | GND | | 68 | VCC | | 69 | IO31RSB0 | | 70 | IO30RSB0 | | 71 | IO29RSB0 | | 72 | IO28RSB0 | | | | | VQ100 | | |------------|-----------------| | Pin Number | AGL030 Function | | 73 | IO27RSB0 | | 74 | IO26RSB0 | | 75 | IO25RSB0 | | 76 | IO24RSB0 | | 77 | IO23RSB0 | | 78 | IO22RSB0 | | 79 | IO21RSB0 | | 80 | IO20RSB0 | | 81 | IO19RSB0 | | 82 | IO18RSB0 | | 83 | IO17RSB0 | | 84 | IO16RSB0 | | 85 | IO15RSB0 | | 86 | IO14RSB0 | | 87 | VCCIB0 | | 88 | GND | | 89 | VCC | | 90 | IO12RSB0 | | 91 | IO10RSB0 | | 92 | IO08RSB0 | | 93 | IO07RSB0 | | 94 | IO06RSB0 | | 95 | IO05RSB0 | | 96 | IO04RSB0 | | 97 | IO03RSB0 | | 98 | IO02RSB0 | | 99 | IO01RSB0 | | 100 | IO00RSB0 | 4-38 Revision 27 Package Pin Assignments | FG144 | | |------------|-------------------| | Pin Number | AGL400 Function | | | | | K1 | GEB0/IO136NDB3 | | K2 | GEA1/IO135PDB3 | | K3 | GEA0/IO135NDB3 | | K4 | GEA2/IO134RSB2 | | K5 | IO127RSB2 | | K6 | IO121RSB2 | | K7 | GND | | K8 | IO104RSB2 | | K9 | GDC2/IO82RSB2 | | K10 | GND | | K11 | GDA0/IO79VDB1 | | K12 | GDB0/IO78VDB1 | | L1 | GND | | L2 | VMV3 | | L3 | FF/GEB2/IO133RSB2 | | L4 | IO128RSB2 | | L5 | VCCIB2 | | L6 | IO119RSB2 | | L7 | IO114RSB2 | | L8 | IO110RSB2 | | L9 | TMS | | L10 | VJTAG | | L11 | VMV2 | | L12 | TRST | | M1 | GNDQ | | M2 | GEC2/IO132RSB2 | | M3 | IO129RSB2 | | M4 | IO126RSB2 | | M5 | IO124RSB2 | | M6 | IO122RSB2 | | M7 | IO117RSB2 | | M8 | IO115RSB2 | | M9 | TDI | | M10 | VCCIB2 | | M11 | VPUMP | | M12 | GNDQ | | | | 4-48 Revision 27 # Package Pin Assignments | FG484 | | |------------|-----------------| | Pin Number | AGL400 Function | | A1 | GND | | A1<br>A2 | GND | | A3 | VCCIB0 | | A3<br>A4 | NC NC | | | NC<br>NC | | A5 | | | A6 | IO15RSB0 | | A7 | IO18RSB0 | | A8 | NC | | A9 | NC | | A10 | IO23RSB0 | | A11 | IO29RSB0 | | A12 | IO35RSB0 | | A13 | IO36RSB0 | | A14 | NC | | A15 | NC | | A16 | IO50RSB0 | | A17 | IO51RSB0 | | A18 | NC | | A19 | NC | | A20 | VCCIB0 | | A21 | GND | | A22 | GND | | AA1 | GND | | AA2 | VCCIB3 | | AA3 | NC | | AA4 | NC | | AA5 | NC | | AA6 | NC | | AA7 | NC | | AA8 | NC | | AA9 | NC | | AA10 | NC | | AA11 | NC | | AA12 | NC | | AA13 | NC | | AA14 | NC | 4-64 Revision 27 IGLOO Low Power Flash FPGAs | FG484 | | |------------|-----------------| | Pin Number | AGL600 Function | | A1 | GND | | A2 | GND | | A3 | VCCIB0 | | A4 | NC | | A5 | NC | | A6 | IO09RSB0 | | A7 | IO15RSB0 | | A8 | NC | | A9 | NC | | A10 | IO22RSB0 | | A11 | IO23RSB0 | | A12 | IO29RSB0 | | A13 | IO35RSB0 | | A14 | NC | | A15 | NC | | A16 | IO46RSB0 | | A17 | IO48RSB0 | | A18 | NC | | A19 | NC | | A20 | VCCIB0 | | A21 | GND | | A22 | GND | | AA1 | GND | | AA2 | VCCIB3 | | AA3 | NC | | AA4 | NC | | AA5 | NC | | AA6 | IO135RSB2 | | AA7 | IO133RSB2 | | AA8 | NC | | AA9 | NC | | AA10 | NC | | AA11 | NC | | AA12 | NC | | AA13 | NC | | AA14 | NC | | FG484 | | |------------|-----------------| | Pin Number | AGL600 Function | | AA15 | NC | | AA16 | IO101RSB2 | | AA17 | NC | | AA18 | NC | | AA19 | NC | | AA20 | NC | | AA21 | VCCIB1 | | AA22 | GND | | AB1 | GND | | AB2 | GND | | AB3 | VCCIB2 | | AB4 | NC | | AB5 | NC | | AB6 | IO130RSB2 | | AB7 | IO128RSB2 | | AB8 | IO122RSB2 | | AB9 | IO116RSB2 | | AB10 | NC | | AB11 | NC | | AB12 | IO113RSB2 | | AB13 | IO112RSB2 | | AB14 | NC | | AB15 | NC | | AB16 | IO100RSB2 | | AB17 | IO95RSB2 | | AB18 | NC | | AB19 | NC | | AB20 | VCCIB2 | | AB21 | GND | | AB22 | GND | | B1 | GND | | B2 | VCCIB3 | | В3 | NC | | B4 | NC | | B5 | NC | | B6 | IO08RSB0 | | FG484 | | |------------------------------|-----------| | Pin Number AGL600 Function | | | B7 | IO12RSB0 | | B8 | NC NC | | B9 | NC | | B10 | IO17RSB0 | | B11 | NC NC | | B12 | NC | | B13 | IO36RSB0 | | B13 | NC | | B15 | NC | | B16 | IO47RSB0 | | B17 | IO47RSB0 | | B18 | NC | | B19 | NC | | B20 | NC<br>NC | | B21 | VCCIB1 | | B21 | GND | | C1 | VCCIB3 | | C2 | NC | | C3 | NC | | C4 | NC | | C5 | GND | | C6 | NC | | C7 | NC<br>NC | | C8 | VCC | | | | | C9 | VCC | | C10 | NC<br>NC | | C11 | NC NC | | C12 | NC<br>NC | | C13 | NC<br>VOC | | C14 | VCC | | C15 | VCC | | C16 | NC | | C17 | NC | | C18 | GND | | C19 | NC | | C20 | NC | | FG484 | | |------------|------------------| | Pin Number | AGL1000 Function | | A1 | GND | | A2 | GND | | A3 | VCCIB0 | | A4 | IO07RSB0 | | A5 | IO09RSB0 | | A6 | IO13RSB0 | | A7 | IO18RSB0 | | A8 | IO20RSB0 | | A9 | IO26RSB0 | | A10 | IO32RSB0 | | A11 | IO40RSB0 | | A12 | IO41RSB0 | | A13 | IO53RSB0 | | A14 | IO59RSB0 | | A15 | IO64RSB0 | | A16 | IO65RSB0 | | A17 | IO67RSB0 | | A18 | IO69RSB0 | | A19 | NC | | A20 | VCCIB0 | | A21 | GND | | A22 | GND | | AA1 | GND | | AA2 | VCCIB3 | | AA3 | NC | | AA4 | IO181RSB2 | | AA5 | IO178RSB2 | | AA6 | IO175RSB2 | | AA7 | IO169RSB2 | | AA8 | IO166RSB2 | | AA9 | IO160RSB2 | | AA10 | IO152RSB2 | | AA11 | IO146RSB2 | | AA12 | IO139RSB2 | | AA13 | IO133RSB2 | | AA14 | NC | 4-90 Revision 27 | FG484 | | |------------|------------------| | Pin Number | AGL1000 Function | | B7 | IO15RSB0 | | B8 | IO19RSB0 | | B9 | IO24RSB0 | | B10 | IO31RSB0 | | B11 | IO39RSB0 | | B12 | IO48RSB0 | | B13 | IO54RSB0 | | B14 | IO58RSB0 | | B15 | IO63RSB0 | | B16 | IO66RSB0 | | B17 | IO68RSB0 | | B18 | IO70RSB0 | | B19 | NC | | B20 | NC | | B21 | VCCIB1 | | B22 | GND | | C1 | VCCIB3 | | C2 | IO220PDB3 | | C3 | NC | | C4 | NC | | C5 | GND | | C6 | IO10RSB0 | | C7 | IO14RSB0 | | C8 | VCC | | C9 | VCC | | C10 | IO30RSB0 | | C11 | IO37RSB0 | | C12 | IO43RSB0 | | C13 | NC | | C14 | VCC | | C15 | VCC | | C16 | NC | | C17 | NC | | C18 | GND | | C19 | NC | | C20 | NC | 4-92 Revision 27 | FG484 | | |------------|------------------| | Pin Number | AGL1000 Function | | C21 | NC | | C22 | VCCIB1 | | D1 | IO219PDB3 | | D2 | IO220NDB3 | | D3 | NC | | D4 | GND | | D5 | GAA0/IO00RSB0 | | D6 | GAA1/IO01RSB0 | | D7 | GAB0/IO02RSB0 | | D8 | IO16RSB0 | | D9 | IO22RSB0 | | D10 | IO28RSB0 | | D11 | IO35RSB0 | | D12 | IO45RSB0 | | D13 | IO50RSB0 | | D14 | IO55RSB0 | | D15 | IO61RSB0 | | D16 | GBB1/IO75RSB0 | | D17 | GBA0/IO76RSB0 | | D18 | GBA1/IO77RSB0 | | D19 | GND | | D20 | NC | | D21 | NC | | D22 | NC | | E1 | IO219NDB3 | | E2 | NC | | E3 | GND | | E4 | GAB2/IO224PDB3 | | E5 | GAA2/IO225PDB3 | | E6 | GNDQ | | E7 | GAB1/IO03RSB0 | | E8 | IO17RSB0 | | E9 | IO21RSB0 | | E10 | IO27RSB0 | | E11 | IO34RSB0 | | E12 | IO44RSB0 | | FG484 | | |------------|------------------| | Din Number | | | Pin Number | AGL1000 Function | | E13 | IO51RSB0 | | E14 | IO57RSB0 | | E15 | GBC1/IO73RSB0 | | E16 | GBB0/IO74RSB0 | | E17 | IO71RSB0 | | E18 | GBA2/IO78PDB1 | | E19 | IO81PDB1 | | E20 | GND | | E21 | NC | | E22 | IO84PDB1 | | F1 | NC | | F2 | IO215PDB3 | | F3 | IO215NDB3 | | F4 | IO224NDB3 | | F5 | IO225NDB3 | | F6 | VMV3 | | F7 | IO11RSB0 | | F8 | GAC0/IO04RSB0 | | F9 | GAC1/IO05RSB0 | | F10 | IO25RSB0 | | F11 | IO36RSB0 | | F12 | IO42RSB0 | | F13 | IO49RSB0 | | F14 | IO56RSB0 | | F15 | GBC0/IO72RSB0 | | F16 | IO62RSB0 | | F17 | VMV0 | | F18 | IO78NDB1 | | F19 | IO81NDB1 | | F20 | IO82PPB1 | | F21 | NC | | F22 | IO84NDB1 | | G1 | IO214NDB3 | | G2 | IO214NDB3 | | G2<br>G3 | NC | | | | | G4 | IO222NDB3 | 4-94 Revision 27 # Datasheet Information | Revision / Version | Changes | Page | |----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Advance v0.7 (continued) | The former Table 2-16 • Maximum I/O Frequency for Single-Ended and Differential I/Os in All Banks in IGLOO Devices (maximum drive strength and high slew selected) was removed. | N/A | | | The "During Flash*Freeze Mode" section was updated to include information about the output of the I/O to the FPGA core. | 2-57 | | | Table 2-31 • Flash*Freeze Pin Location in IGLOO Family Packages (device-independent) was updated to add UC81 and CS281. Flash*Freeze pins were assigned for CS81, CS121, and CS196. | 2-61 | | | Figure 2-40 • Flash*Freeze Mode Type 2 - Timing Diagram was updated to modify the LSICC Signal. | 2-55 | | | Information regarding calculation of the quiescent supply current was added to the "Quiescent Supply Current" section. | 3-6 | | | Table 3-8 • Quiescent Supply Current (I <sub>DD</sub> ) Characteristics, IGLOO Flash*Freeze Mode <sup>†</sup> was updated. | 3-6 | | | Table 3-9 • Quiescent Supply Current ( $I_{DD}$ ) Characteristics, IGLOO Sleep Mode (VCC = 0 V) <sup>†</sup> was updated. | 3-6 | | | Table 3-11 • Quiescent Supply Current (I <sub>DD</sub> ), No IGLOO Flash*Freeze Mode1 was updated. | 3-7 | | | Table 3-115 • Minimum and Maximum DC Input and Output Levels was updated. | 3-58 | | | Table 3-156 • JTAG 1532 was updated and Table 3-155 • JTAG 1532 is new. | 3-104 | | | The "121-Pin CSP" and "281-Pin CSP" packages are new. | 4-5, 4-7 | | | The "81-Pin CSP" table for the AGL030 device was updated to change the G6 pin function to IO44RSB1 and the JG pin function to IO45RSB1. | 4-4 | | | The "121-Pin CSP" table for the AGL060 device is new. | 4-6 | | | The "256-Pin FBGA" table for the AGL1000 device is new. | 4-34 | | | The "281-Pin CSP" table for the AGL 600 device is new. | 4-8 | | | The "100-Pin VQFP" table for the AGL060 device is new. | 4-18 | | | The "144-Pin FBGA" table for the AGL250 device is new. | 4-24 | | | The "144-Pin FBGA" table for the AGL1000 device is new. | 4-28 | | | The "484-Pin FBGA" table for the AGL600 device is new. | 4-38 | | | The "484-Pin FBGA" table for the AGL1000 device is new. | 4-43 | | Advance v0.6<br>(November 2007) | Table 1 • IGLOO Product Family, the "I/Os Per Package1" table, and the "IGLOO Ordering Information", and the Temperature Grade Offerings table were updated to add the UC81 package. | i, ii, iii, iv | | | The "81-Pin µCSP" table for the AGL030 device is new. | 4-3 | | | The "81-Pin CSP" table for the AGL030 device is new. | 4-1 | | Advance v0.5<br>(September 2007) | Table 1 • IGLOO Product Family was updated for AGL030 in the Package Pins section to change CS181 to CS81. | i | 5-11 Revision 27