



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                        |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 50MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB, USB OTG                  |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                              |
| Number of I/O              | 64                                                                     |
| Program Memory Size        | 512KB (512K x 8)                                                       |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 64K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                           |
| Data Converters            | A/D 20x16b; D/A 1x12b                                                  |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 121-LFBGA                                                              |
| Supplier Device Package    | 121-MAPBGA (8x8)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk21dn512avmc5 |
|                            |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





# 1 Ordering parts

## 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to freescale.com and perform a part number search for the following device numbers: PK21 and MK21.

# 2 Part identification

## 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

# 2.2 Format

Part numbers for this device have the following format:

Q K## A M FFF R T PP CC N

## 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                     |
|-------|----------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| K##   | Kinetis family       | • K21                                                                                      |
| A     | Key attribute        | <ul> <li>D = Cortex-M4 w/ DSP</li> <li>F = Cortex-M4 w/ DSP and FPU</li> </ul>             |
| М     | Flash memory type    | <ul> <li>N = Program flash only</li> <li>X = Program flash and FlexMemory</li> </ul>       |

Table continues on the next page...



reminology and guidelines

## 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

## 3.2.1 Example

This is an example of an operating behavior:

| Symbol | Description                                  | Min. | Max. | Unit |
|--------|----------------------------------------------|------|------|------|
| 1 ···  | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

# 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

## 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.



## 3.4.1 Example

This is an example of an operating rating:

| Symbol          | Description                  | Min. | Max. | Unit |
|-----------------|------------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | -0.3 | 1.2  | V    |

## 3.5 Result of exceeding a rating



# 3.6 Relationship between ratings and operating requirements





# 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

# 3.8 Definition: Typical value

A typical value is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

## 3.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                                    | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μΑ   |

## 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



## 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{IL}$  +  $(V_{IH} - V_{IL})/2$ .

Figure 1. Input signal measurement reference

## 5.2 Nonswitching electrical specifications

# 5.2.1 Voltage and current operating requirements

Table 1. Voltage and current operating requirements

| Symbol             | Description                                                                              | Min.                 | Max.                 | Unit | Notes |
|--------------------|------------------------------------------------------------------------------------------|----------------------|----------------------|------|-------|
| V <sub>DD</sub>    | Supply voltage                                                                           | 1.71                 | 3.6                  | V    |       |
| V <sub>DDA</sub>   | Analog supply voltage                                                                    | 1.71                 | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$ | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                | -0.1                 | 0.1                  | V    |       |
| $V_{SS} - V_{SSA}$ | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                | -0.1                 | 0.1                  | V    |       |
| V <sub>BAT</sub>   | RTC battery supply voltage                                                               | 1.71                 | 3.6                  | V    |       |
| V <sub>IH</sub>    | Input high voltage                                                                       |                      |                      |      |       |
|                    | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                             | $0.7 \times V_{DD}$  | —                    | V    |       |
|                    | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                             | $0.75 \times V_{DD}$ | _                    | V    |       |
| V <sub>IL</sub>    | Input low voltage                                                                        |                      |                      |      |       |
|                    | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                                              | _                    | $0.35 \times V_{DD}$ | V    |       |
|                    | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                             | _                    | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>   | Input hysteresis                                                                         | $0.06 \times V_{DD}$ | _                    | V    |       |
| I <sub>ICIO</sub>  | I/O pin DC injection current — single pin                                                |                      |                      |      | 1     |
|                    | <ul> <li>V<sub>IN</sub> &lt; V<sub>SS</sub>-0.3V (Negative current injection)</li> </ul> |                      |                      | mA   |       |
|                    | <ul> <li>V<sub>IN</sub> &gt; V<sub>DD</sub>+0.3V (Positive current injection)</li> </ul> | -3                   |                      |      |       |
|                    |                                                                                          | —                    | +3                   |      |       |

Table continues on the next page ...



General

## 5.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$ , and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 50 MHz
- Bus clock = 50 MHz
- Flash clock = 25 MHz
- MCG mode: FEI

## Table 5. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                        | Min. | Max.                                   | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.71 V to execution of the first instruction across the operating temperature range of the chip. |      |                                        | μs   | 1     |
|                  | • 1.71 V/(V <sub>DD</sub> slew rate) $\leq 300 \mu s$                                                                                                              | —    | 300                                    |      |       |
|                  | <ul> <li>1.71 V/(V<sub>DD</sub> slew rate) &gt; 300 μs</li> </ul>                                                                                                  | —    | 1.7 V / (V <sub>DD</sub><br>slew rate) |      |       |
|                  | VLLS0 → RUN                                                                                                                                                        | —    | 135                                    | μs   |       |
|                  | • VLLS1 → RUN                                                                                                                                                      | _    | 135                                    | μs   |       |
|                  | • VLLS2 → RUN                                                                                                                                                      | _    | 85                                     | μs   |       |
|                  | • VLLS3 → RUN                                                                                                                                                      | _    | 85                                     | μs   |       |
|                  | • LLS → RUN                                                                                                                                                        | —    | 6                                      | μs   |       |
|                  | • VLPS → RUN                                                                                                                                                       |      | 5.2                                    | μs   |       |
|                  | • STOP $\rightarrow$ RUN                                                                                                                                           | _    | 5.2                                    | μs   |       |

1. Normal boot (FTFL\_OPT[LPBOOT]=1)

# 5.2.5 Power consumption operating behaviors

Table 6. Power consumption operating behaviors

| Symbol              | Description                                                                  | Min. | Тур.  | Max.     | Unit | Notes |
|---------------------|------------------------------------------------------------------------------|------|-------|----------|------|-------|
| I <sub>DDA</sub>    | Analog supply current                                                        | —    | —     | See note | mA   | 1     |
| I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks disabled, code executing from flash |      |       |          |      | 2     |
|                     | • @ 1.8 V                                                                    | _    | 12.98 | 14       | mA   |       |
|                     | • @ 3.0 V                                                                    | _    | 12.93 | 13.8     | mA   |       |

Table continues on the next page...

K21 Sub-Family Data Sheet, Rev. 4.1, 08/2013.



General



Figure 3. VLPR mode supply current vs. core frequency

## 5.2.6 EMC radiated emissions operating behaviors Table 7. EMC radiated emissions operating behaviors 1

| Symbol              | Description                        | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|-------------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                 | 19   | dBµV | 2, 3  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                  | 21   | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                 | 19   | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                | 11   | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000               | L    | —    | 3, 4  |

1. This data was collected on a MK20DN128VLH5 64pin LQFP device.

2. Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions – TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.

#### K21 Sub-Family Data Sheet, Rev. 4.1, 08/2013.



- 3.  $V_{DD} = 3.3 \text{ V}, T_A = 25 \text{ °C}, f_{OSC} = 12 \text{ MHz} \text{ (crystal)}, f_{SYS} = 48 \text{ MHz}, f_{BUS} = 48 \text{ MHz}$
- 4. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method

## 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

## 5.2.8 Capacitance attributes

### Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | —    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | —    | 7    | pF   |

## 5.3 Switching specifications

## 5.3.1 Device clock specifications

Table 9. Device clock specifications

| Symbol                 | Description                                            | Min. | Max. | Unit | Notes |
|------------------------|--------------------------------------------------------|------|------|------|-------|
|                        | Normal run mode                                        | 9    |      |      |       |
| f <sub>SYS</sub>       | System and core clock                                  | —    | 50   | MHz  |       |
|                        | System and core clock when Full Speed USB in operation | 20   | _    | MHz  |       |
| f <sub>BUS</sub>       | Bus clock                                              | —    | 50   | MHz  |       |
| f <sub>FLASH</sub>     | Flash clock                                            | —    | 25   | MHz  |       |
| f <sub>LPTMR</sub>     | LPTMR clock                                            | —    | 25   | MHz  |       |
|                        | VLPR mode <sup>1</sup>                                 |      |      |      |       |
| f <sub>SYS</sub>       | System and core clock                                  | _    | 4    | MHz  |       |
| f <sub>BUS</sub>       | Bus clock                                              | —    | 4    | MHz  |       |
| f <sub>FLASH</sub>     | Flash clock                                            | —    | 1    | MHz  |       |
| f <sub>ERCLK</sub>     | External reference clock                               | —    | 16   | MHz  |       |
| f <sub>LPTMR_pin</sub> | LPTMR clock                                            | _    | 25   | MHz  |       |

Table continues on the next page...





Figure 4. Test clock input timing



Figure 5. Boundary scan (JTAG) timing



| Symbol                       | Description                                                                                            | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, low-power mode<br>(HGO=0)  | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, high-gain mode<br>(HGO=1)  | —    | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, low-power mode<br>(HGO=0) | —    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, high-gain mode<br>(HGO=1) |      | V <sub>DD</sub> |      | V    |       |

Table 15. Oscillator DC electrical specifications (continued)

- 1.  $V_{DD}$ =3.3 V, Temperature =25 °C
- 2. See crystal or resonator manufacturer's recommendation
- 3.  $C_x$  and  $C_y$  can be provided by using either integrated capacitors or external components.
- 4. When low-power mode is selected,  $R_F$  is integrated and must not be attached externally.
- 5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other device.

#### 6.3.2.2 Oscillator frequency specifications Table 16. Oscillator frequency speci

| Гаb | le | 16. | Oscillator | frequency | specifications |  |
|-----|----|-----|------------|-----------|----------------|--|
|-----|----|-----|------------|-----------|----------------|--|

| Symbol                | Description                                                                                           | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low-<br>frequency mode (MCG_C2[RANGE]=00)                 | 32   | _    | 40   | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high-<br>frequency mode (low range)<br>(MCG_C2[RANGE]=01) | 3    | _    | 8    | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (high range)<br>(MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                           | —    | —    | 50   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                          | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)                                   | _    | 750  |      | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency,<br>high-gain mode (HGO=1)                                | _    | 250  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), low-power mode<br>(HGO=0)          | _    | 0.6  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), high-gain mode<br>(HGO=1)          | _    | 1    | _    | ms   |       |

- 1. Other frequency limits may apply when external clock is being used as a reference for FLL or PLL.
- 2. When transitioning from FBE to FEI mode, restrict the frequency of the input clock so that—it remains within the limits of DCO input clock frequency when divided by FRDIV.
- 3. Proper PC board layout procedures must be followed to achieve specifications.

#### K21 Sub-Family Data Sheet, Rev. 4.1, 08/2013.



## 6.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

| Symbol                    | Description                              | Min. | Тур. | Max. | Unit | Notes |
|---------------------------|------------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub>       | Longword Program high-voltage time       | —    | 7.5  | 18   | μs   |       |
| t <sub>hversscr</sub>     | Sector Erase high-voltage time           | —    | 13   | 113  | ms   | 1     |
| t <sub>hversblk256k</sub> | Erase Block high-voltage time for 256 KB |      | 104  | 904  | ms   | 1     |

Table 19. NVM program/erase timing specifications

1. Maximum time based on expectations at cycling end-of-life.

## 6.4.1.2 Flash timing specifications — commands Table 20. Flash command timing specifications

| Symbol                  | Description                                   | Min. | Тур. | Max. | Unit | Notes |
|-------------------------|-----------------------------------------------|------|------|------|------|-------|
|                         | Read 1s Block execution time                  |      |      |      |      |       |
| t <sub>rd1blk64k</sub>  | 64 KB data flash                              | _    | _    | 0.9  | ms   |       |
| t <sub>rd1blk256k</sub> | 256 KB program flash                          | -    | _    | 1.7  | ms   |       |
| t <sub>rd1sec2k</sub>   | Read 1s Section execution time (flash sector) | _    | —    | 60   | μs   | 1     |
| t <sub>pgmchk</sub>     | Program Check execution time                  | _    | —    | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>     | Read Resource execution time                  | —    | —    | 30   | μs   | 1     |
| t <sub>pgm4</sub>       | Program Longword execution time               | _    | 65   | 145  | μs   |       |
|                         | Erase Flash Block execution time              |      |      |      |      | 2     |
| t <sub>ersblk64k</sub>  | 64 KB data flash                              | _    | 58   | 580  | ms   |       |
| t <sub>ersblk256k</sub> | 256 KB program flash                          | _    | 122  | 985  | ms   |       |
| t <sub>ersscr</sub>     | Erase Flash Sector execution time             | —    | 14   | 114  | ms   | 2     |
|                         | Program Section execution time                |      |      |      |      |       |
| t <sub>pgmsec512</sub>  | • 512 bytes flash                             | _    | 2.4  | _    | ms   |       |
| t <sub>pgmsec1k</sub>   | • 1 KB flash                                  | _    | 4.7  | _    | ms   |       |
| t <sub>pgmsec2k</sub>   | • 2 KB flash                                  | -    | 9.3  | _    | ms   |       |
| t <sub>rd1all</sub>     | Read 1s All Blocks execution time             | _    | _    | 1.8  | ms   |       |
| t <sub>rdonce</sub>     | Read Once execution time                      | _    | —    | 25   | μs   | 1     |
| t <sub>pgmonce</sub>    | Program Once execution time                   | —    | 65   | —    | μs   |       |
| t <sub>ersall</sub>     | Erase All Blocks execution time               | _    | 250  | 2000 | ms   | 2     |
| t <sub>vfykey</sub>     | Verify Backdoor Access Key execution time     | - 1  | —    | 30   | μs   | 1     |

Table continues on the next page ...

## 6.4.2 EzPort switching specifications

Table 23. EzPort switching specifications

| Num  | Description                                              | Min.                    | Max.                | Unit |
|------|----------------------------------------------------------|-------------------------|---------------------|------|
|      | Operating voltage                                        | 1.71                    | 3.6                 | V    |
| EP1  | EZP_CK frequency of operation (all commands except READ) | —                       | f <sub>SYS</sub> /2 | MHz  |
| EP1a | EZP_CK frequency of operation (READ command)             | _                       | f <sub>SYS</sub> /8 | MHz  |
| EP2  | EZP_CS negation to next EZP_CS assertion                 | 2 x t <sub>EZP_CK</sub> | —                   | ns   |
| EP3  | EZP_CS input valid to EZP_CK high (setup)                | 5                       | —                   | ns   |
| EP4  | EZP_CK high to EZP_CS input invalid (hold)               | 5                       | —                   | ns   |
| EP5  | EZP_D input valid to EZP_CK high (setup)                 | 2                       | —                   | ns   |
| EP6  | EZP_CK high to EZP_D input invalid (hold)                | 5                       | —                   | ns   |
| EP7  | EZP_CK low to EZP_Q output valid                         | —                       |                     | ns   |
| EP8  | EZP_CK low to EZP_Q output invalid (hold)                | 0                       | _                   | ns   |
| EP9  | EZP_CS negation to EZP_Q tri-state                       | _                       | 12                  | ns   |



Figure 8. EzPort Timing Diagram

## 6.5 Security and integrity modules



| Symbol            | Description         | Conditions                                                                                                   | Min.   | Typ. <sup>1</sup> | Max.    | Unit | Notes |
|-------------------|---------------------|--------------------------------------------------------------------------------------------------------------|--------|-------------------|---------|------|-------|
| C <sub>rate</sub> | ADC conversion rate | ≤ 13-bit modes<br>No ADC hardware averaging                                                                  | 20.000 | _                 | 818.330 | Ksps | 5     |
|                   |                     | Continuous conversions<br>enabled, subsequent<br>conversion time                                             |        |                   |         |      |       |
| C <sub>rate</sub> | ADC conversion rate | 16-bit mode<br>No ADC hardware averaging<br>Continuous conversions<br>enabled, subsequent<br>conversion time | 37.037 | _                 | 461.467 | Ksps | 5     |

## Table 24. 16-bit ADC operating conditions (continued)

- 1. Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.
- 2. DC potential difference.
- This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8 Ω analog source resistance. The R<sub>AS</sub>/C<sub>AS</sub> time constant should be kept to < 1 ns.</li>
- 4. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear.
- 5. For guidelines and examples of conversion rate calculation, download the ADC calculator tool.



Figure 9. ADC input impedance equivalency diagram





### Typical ADC 16-bit Differential ENOB vs ADC Clock 100Hz, 90% FS Sine Input





Typical ADC 16-bit Single-Ended ENOB vs ADC Clock 100Hz, 90% FS Sine Input

Figure 11. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode



## 6.8.4 DSPI switching specifications (limited voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provide DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

| Num | Description                         | Min.                          | Max.                      | Unit | Notes |
|-----|-------------------------------------|-------------------------------|---------------------------|------|-------|
|     | Operating voltage                   | 2.7                           | 3.6                       | V    |       |
|     | Frequency of operation              | _                             | 25                        | MHz  |       |
| DS1 | DSPI_SCK output cycle time          | 2 x t <sub>BUS</sub>          | —                         | ns   |       |
| DS2 | DSPI_SCK output high/low time       | (t <sub>SCK</sub> /2) – 2     | (t <sub>SCK</sub> /2) + 2 | ns   |       |
| DS3 | DSPI_PCSn valid to DSPI_SCK delay   | (t <sub>BUS</sub> x 2) –<br>2 | _                         | ns   | 1     |
| DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) –<br>2 | _                         | ns   | 2     |
| DS5 | DSPI_SCK to DSPI_SOUT valid         | _                             | 8.5                       | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid       | -2                            | —                         | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup    | 15                            | —                         | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold     | 0                             | —                         | ns   |       |

 Table 29. Master mode DSPI timing (limited voltage range)

1. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].

2. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].



## Figure 14. DSPI classic SPI timing — master mode

## Table 30. Slave mode DSPI timing (limited voltage range)

| Num | Description               | Min.                 | Max. | Unit |
|-----|---------------------------|----------------------|------|------|
|     | Operating voltage         | 2.7                  | 3.6  | V    |
|     | Frequency of operation    |                      | 12.5 | MHz  |
| DS9 | DSPI_SCK input cycle time | 4 x t <sub>BUS</sub> |      | ns   |

Table continues on the next page...

#### K21 Sub-Family Data Sheet, Rev. 4.1, 08/2013.



| Num | Description                         | Min.                          | Max. | Unit | Notes |
|-----|-------------------------------------|-------------------------------|------|------|-------|
| DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) –<br>4 | _    | ns   | 3     |
| DS5 | DSPI_SCK to DSPI_SOUT valid         | _                             | 10   | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid       | -4.5                          | —    | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup    | 20.5                          | _    | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold     | 0                             | _    | ns   |       |

 Table 31.
 Master mode DSPI timing (full voltage range) (continued)

1. The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage range the maximum frequency of operation is reduced.

2. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].

3. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].



Figure 16. DSPI classic SPI timing — master mode

| Table 32. | Slave mode | <b>DSPI</b> timing | ı (full | voltage rang | je)   |
|-----------|------------|--------------------|---------|--------------|-------|
|           | •          |                    | ,       |              | J - J |

| Num  | Description                              | Min.                      | Max.                     | Unit |
|------|------------------------------------------|---------------------------|--------------------------|------|
|      | Operating voltage                        | 1.71                      | 3.6                      | V    |
|      | Frequency of operation                   |                           | 6.25                     | MHz  |
| DS9  | DSPI_SCK input cycle time                | 8 x t <sub>BUS</sub>      |                          | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK/2)</sub> + 4 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              |                           | 20                       | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         |                          | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         |                          | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | —                        | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       |                           | 19                       | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven | —                         | 19                       | ns   |







## 6.8.6 I<sup>2</sup>C switching specifications

See General switching specifications.

## 6.8.7 UART switching specifications

See General switching specifications.

# 6.8.8 Normal Run, Wait and Stop mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in Normal Run, Wait and Stop modes.

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 40   | _    | ns          |
| S2   | I2S_MCLK (as an input) pulse width high/low                       | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 80   | —    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | —    | 15   | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    | _    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      |      | 15   | ns          |

Table 33. I2S/SAI master mode timing

Table continues on the next page...



| Num. | Characteristic                                      | Min. | Max. | Unit |
|------|-----------------------------------------------------|------|------|------|
| S8   | I2S_TX_BCLK to I2S_TXD invalid                      | 0    | —    | ns   |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK | 25   |      | ns   |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK      | 0    |      | ns   |





## Figure 18. I2S/SAI timing — master modes

### Table 34. I2S/SAI slave mode timing

| Num. | Characteristic                                                    | Min. | Max. | Unit        |  |  |
|------|-------------------------------------------------------------------|------|------|-------------|--|--|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |  |  |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 80   | —    | ns          |  |  |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |  |  |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 10   | _    | ns          |  |  |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | _    | ns          |  |  |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | —    | 29   | ns          |  |  |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | _    | ns          |  |  |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 10   | _    | ns          |  |  |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | —    | ns          |  |  |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    | —    | 21   | ns          |  |  |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear





## Figure 20. I2S/SAI timing — master modes

# Table 36. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |  |  |
|------|-------------------------------------------------------------------|------|------|-------------|--|--|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |  |  |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 250  | _    | ns          |  |  |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |  |  |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 30   | _    | ns          |  |  |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | _    | ns          |  |  |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | _    | 87   | ns          |  |  |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | —    | ns          |  |  |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 30   | _    | ns          |  |  |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | _    | ns          |  |  |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    | —    | 72   | ns          |  |  |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



rmout

| 80<br>LQFP | Default                | ALTO                   | ALT1               | ALT2      | ALT3                        | ALT4         | ALT5   | ALT6         | ALT7       | EzPort |
|------------|------------------------|------------------------|--------------------|-----------|-----------------------------|--------------|--------|--------------|------------|--------|
| 52         | DISABLED               |                        | PTB17              | SPI1_SIN  | UART0_TX                    |              |        | EWM_OUT_b    | FTM_CLKIN1 |        |
| 53         | DISABLED               |                        | PTB18              |           | FTM2_CH0                    | I2S0_TX_BCLK |        |              |            |        |
| 54         | DISABLED               |                        | PTB19              |           | FTM2_CH1                    | I2S0_TX_FS   |        |              |            |        |
| 55         | ADC0_SE14              | ADC0_SE14              | PTC0               | SPI0_PCS4 | PDB0_EXTRG                  |              |        | I2S0_TXD1    |            |        |
| 56         | ADC0_SE15              | ADC0_SE15              | PTC1/<br>LLWU_P6   | SPI0_PCS3 | UART1_RTS_b                 | FTM0_CH0     |        | I2S0_TXD0    |            |        |
| 57         | ADC0_SE4b/<br>CMP1_IN0 | ADC0_SE4b/<br>CMP1_IN0 | PTC2               | SPI0_PCS2 | UART1_CTS_b                 | FTM0_CH1     |        | I2S0_TX_FS   |            |        |
| 58         | CMP1_IN1               | CMP1_IN1               | PTC3/<br>LLWU_P7   | SPI0_PCS1 | UART1_RX                    | FTM0_CH2     | CLKOUT | I2S0_TX_BCLK |            |        |
| 59         | VSS                    | VSS                    |                    |           |                             |              |        |              |            |        |
| 60         | VDD                    | VDD                    |                    |           |                             |              |        |              |            |        |
| 61         | DISABLED               |                        | PTC4/<br>LLWU_P8   | SPI0_PCS0 | UART1_TX                    | FTM0_CH3     |        | CMP1_OUT     |            |        |
| 62         | DISABLED               |                        | PTC5/<br>LLWU_P9   | SPI0_SCK  | LPTMR0_ALT2                 | I2S0_RXD0    |        | CMP0_OUT     | FTM0_CH2   |        |
| 63         | CMP0_IN0               | CMP0_IN0               | PTC6/<br>LLWU_P10  | SPI0_SOUT | PDB0_EXTRG                  | I2S0_RX_BCLK |        | I2S0_MCLK    |            |        |
| 64         | CMP0_IN1               | CMP0_IN1               | PTC7               | SPI0_SIN  | USB_SOF_OUT                 | I2S0_RX_FS   |        |              |            |        |
| 65         | CMP0_IN2               | CMP0_IN2               | PTC8               |           |                             | I2S0_MCLK    |        |              |            |        |
| 66         | CMP0_IN3               | CMP0_IN3               | PTC9               |           |                             | I2S0_RX_BCLK |        | FTM2_FLT0    |            |        |
| 67         | DISABLED               |                        | PTC10              | I2C1_SCL  |                             | I2S0_RX_FS   |        |              |            |        |
| 68         | DISABLED               |                        | PTC11/<br>LLWU_P11 | I2C1_SDA  |                             | I2S0_RXD1    |        |              |            |        |
| 69         | DISABLED               |                        | PTC12              |           |                             |              |        |              |            |        |
| 70         | DISABLED               |                        | PTC13              |           |                             |              |        |              |            |        |
| 71         | DISABLED               |                        | PTC16              |           | UART3_RX                    |              |        |              |            |        |
| 72         | DISABLED               |                        | PTC17              |           | UART3_TX                    |              |        |              |            |        |
| 73         | DISABLED               |                        | PTD0/<br>LLWU_P12  | SPI0_PCS0 | UART2_RTS_b                 |              |        |              |            |        |
| 74         | ADC0_SE5b              | ADC0_SE5b              | PTD1               | SPI0_SCK  | UART2_CTS_b                 |              |        |              |            |        |
| 75         | DISABLED               |                        | PTD2/<br>LLWU_P13  | SPI0_SOUT | UART2_RX                    | I2C0_SCL     |        |              |            |        |
| 76         | DISABLED               |                        | PTD3               | SPI0_SIN  | UART2_TX                    | I2C0_SDA     |        |              |            |        |
| 77         | ADC0_SE21              | ADC0_SE21              | PTD4/<br>LLWU_P14  | SPI0_PCS1 | UARTO_RTS_b                 | FTM0_CH4     |        | EWM_IN       |            |        |
| 78         | ADC0_SE6b              | ADC0_SE6b              | PTD5               | SPI0_PCS2 | UART0_CTS_b/<br>UART0_COL_b | FTM0_CH5     |        | EWM_OUT_b    |            |        |
| 79         | ADC0_SE7b              | ADC0_SE7b              | PTD6/<br>LLWU_P15  | SPI0_PCS3 | UART0_RX                    | FTM0_CH6     |        | FTM0_FLT0    |            |        |
| 80         | ADC0_SE22              | ADC0_SE22              | PTD7               | CMT_IRO   | UART0_TX                    | FTM0_CH7     |        | FTM0_FLT1    |            |        |