



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                        |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 50MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB, USB OTG                  |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                              |
| Number of I/O              | 64                                                                     |
| Program Memory Size        | 128KB (128K x 8)                                                       |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 4K x 8                                                                 |
| RAM Size                   | 32K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                           |
| Data Converters            | A/D 20x16b; D/A 1x12b                                                  |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 121-LFBGA                                                              |
| Supplier Device Package    | 121-MAPBGA (8x8)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk21dx128avmc5 |
|                            |                                                                        |

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### ran identification

| Field | Description                 | Values                                                                                                                                                                                                                                                                                                                                                                                               |
|-------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FFF   | Program flash memory size   | <ul> <li>32 = 32 KB</li> <li>64 = 64 KB</li> <li>128 = 128 KB</li> <li>256 = 256 KB</li> <li>512 = 512 KB</li> <li>1M0 = 1 MB</li> <li>2M0 = 2 MB</li> </ul>                                                                                                                                                                                                                                         |
| R     | Silicon revision            | <ul> <li>Z = Initial</li> <li>(Blank) = Main</li> <li>A = Revision after main</li> </ul>                                                                                                                                                                                                                                                                                                             |
| Т     | Temperature range (°C)      | <ul> <li>V = -40 to 105</li> <li>C = -40 to 85</li> </ul>                                                                                                                                                                                                                                                                                                                                            |
| PP    | Package identifier          | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>FT = 48 QFN (7 mm x 7 mm)</li> <li>LF = 48 LQFP (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)</li> <li>LK = 80 LQFP (12 mm x 12 mm)</li> <li>LL = 100 LQFP (14 mm x 14 mm)</li> <li>MC = 121 MAPBGA (8 mm x 8 mm)</li> <li>LQ = 144 LQFP (20 mm x 20 mm)</li> <li>MD = 144 MAPBGA (13 mm x 13 mm)</li> </ul> |
| СС    | Maximum CPU frequency (MHz) | <ul> <li>5 = 50 MHz</li> <li>7 = 72 MHz</li> <li>10 = 100 MHz</li> <li>12 = 120 MHz</li> <li>15 = 150 MHz</li> <li>18 = 180 MHz</li> </ul>                                                                                                                                                                                                                                                           |
| Ν     | Packaging type              | <ul> <li>R = Tape and reel</li> <li>(Blank) = Trays</li> </ul>                                                                                                                                                                                                                                                                                                                                       |

# 2.4 Example

This is an example part number:

MK21DX128VLK5

# 2.5 Small package marking

In an effort to save space, small package devices use special marking on the chip. These markings have the following format:

### Q ## C F T PP

This table lists the possible values for each field in the part number for small packages (not all combinations are valid):



rerminology and guidelines

# 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

### 3.2.1 Example

This is an example of an operating behavior:

| Symbol | Description                                  | Min. | Max. | Unit |
|--------|----------------------------------------------|------|------|------|
| 1 ···  | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μA   |

# 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

# 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.



### 3.4.1 Example

This is an example of an operating rating:

| Symbol          | Description                  | Min. | Max. | Unit |
|-----------------|------------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | -0.3 | 1.2  | V    |

# 3.5 Result of exceeding a rating



# 3.6 Relationship between ratings and operating requirements





Notes

1. Rising threshold is the sum of falling threshold and hysteresis voltage

| Symbol                | Description                            | Min. | Тур. | Max. | Unit | l |
|-----------------------|----------------------------------------|------|------|------|------|---|
| V <sub>POR_VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8  | 1.1  | 1.5  | V    |   |

Table 3. VBAT power operating requirements

### 5.2.3 Voltage and current operating behaviors Table 4. Voltage and current operating behaviors

| Symbol           | Description                                                             | Min.                  | Max. | Unit | Notes |
|------------------|-------------------------------------------------------------------------|-----------------------|------|------|-------|
| V <sub>OH</sub>  | Output high voltage — high drive strength                               |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = - 9 mA   | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -3 mA   | V <sub>DD</sub> – 0.5 | _    | v    |       |
|                  | Output high voltage — low drive strength                                |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -2 mA    | V <sub>DD</sub> – 0.5 | _    | v    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -0.6 mA | V <sub>DD</sub> – 0.5 | _    | v    |       |
| I <sub>OHT</sub> | Output high current total for all ports                                 | _                     | 100  | mA   |       |
| V <sub>OL</sub>  | Output low voltage — high drive strength                                |                       |      | V    |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 9 mA     | _                     | 0.5  | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 3 mA    | _                     | 0.5  | v    |       |
|                  | Output low voltage — low drive strength                                 |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 2 mA     | _                     | 0.5  | v    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 0.6 mA  | _                     | 0.5  | v    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                  | _                     | 100  | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin)                                         |                       |      |      |       |
|                  | @ full temperature range                                                | —                     | 1.0  | μΑ   | 1     |
|                  | • @ 25 °C                                                               | _                     | 0.1  | μΑ   |       |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                              |                       | 1    | μA   |       |
| I <sub>OZ</sub>  | Total Hi-Z (off-state) leakage current (all input pins)                 | _                     | 4    | μΑ   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                               | 22                    | 50   | kΩ   | 2     |
| R <sub>PD</sub>  | Internal pulldown resistors                                             | 22                    | 50   | kΩ   | 3     |

1. Tested by ganged leakage method

- 2. Measured at Vinput =  $V_{SS}$
- 3. Measured at Vinput =  $V_{DD}$



General

### 5.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$ , and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 50 MHz
- Bus clock = 50 MHz
- Flash clock = 25 MHz
- MCG mode: FEI

### Table 5. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                        | Min. | Max.                                   | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.71 V to execution of the first instruction across the operating temperature range of the chip. |      |                                        | μs   | 1     |
|                  | • 1.71 V/(V <sub>DD</sub> slew rate) $\leq 300 \mu s$                                                                                                              | —    | 300                                    |      |       |
|                  | <ul> <li>1.71 V/(V<sub>DD</sub> slew rate) &gt; 300 μs</li> </ul>                                                                                                  | —    | 1.7 V / (V <sub>DD</sub><br>slew rate) |      |       |
|                  | VLLS0 → RUN                                                                                                                                                        | —    | 135                                    | μs   |       |
|                  | • VLLS1 → RUN                                                                                                                                                      | _    | 135                                    | μs   |       |
|                  | • VLLS2 → RUN                                                                                                                                                      | _    | 85                                     | μs   |       |
|                  | • VLLS3 → RUN                                                                                                                                                      | _    | 85                                     | μs   |       |
|                  | • LLS → RUN                                                                                                                                                        | —    | 6                                      | μs   |       |
|                  | • VLPS → RUN                                                                                                                                                       |      | 5.2                                    | μs   |       |
|                  | • STOP $\rightarrow$ RUN                                                                                                                                           | _    | 5.2                                    | μs   |       |

1. Normal boot (FTFL\_OPT[LPBOOT]=1)

# 5.2.5 Power consumption operating behaviors

Table 6. Power consumption operating behaviors

| Symbol              | Description                                                                  | Min. | Тур.  | Max.     | Unit | Notes |
|---------------------|------------------------------------------------------------------------------|------|-------|----------|------|-------|
| I <sub>DDA</sub>    | Analog supply current                                                        | —    | —     | See note | mA   | 1     |
| I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks disabled, code executing from flash |      |       |          |      | 2     |
|                     | • @ 1.8 V                                                                    | _    | 12.98 | 14       | mA   |       |
|                     | • @ 3.0 V                                                                    | _    | 12.93 | 13.8     | mA   |       |

Table continues on the next page...

K21 Sub-Family Data Sheet, Rev. 4.1, 08/2013.



| Symbol                | Description                                                                    | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|--------------------------------------------------------------------------------|------|-------|------|------|-------|
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V<br>• @ -40 to 25°C               | —    | 1.03  | 1.8  | μA   |       |
|                       | • @ 50°C                                                                       |      | 1.92  | 7.5  |      |       |
|                       | • @ 70°C<br>• @ 105°C                                                          |      | 4.03  | 15.9 |      |       |
|                       |                                                                                |      | 17.43 | 28.7 |      |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit enabled  | _    | 0.543 | 1.1  | μA   |       |
|                       | • @ –40 to 25°C                                                                |      | 1.36  | 7.58 |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 3.39  | 14.3 |      |       |
|                       | • @ 105°C                                                                      |      | 16.52 | 24.1 |      |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit disabled | —    | 0.359 | 0.95 | μA   |       |
|                       | <ul> <li>@ -40 to 25°C</li> </ul>                                              |      | 1.03  | 6.8  |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 2.87  | 15.4 |      |       |
|                       | • @ 105°C                                                                      |      | 15.20 | 25.3 |      |       |
| I <sub>DD_VBAT</sub>  | Average current when CPU is not accessing RTC registers at 3.0 V               | _    | 0.91  | 1.1  | μA   | 9     |
|                       | • @ –40 to 25°C                                                                |      | 1.1   | 1.35 |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 1.5   | 1.85 |      |       |
|                       | • @ 105°C                                                                      |      | 4.3   | 5.7  |      |       |

 Table 6. Power consumption operating behaviors (continued)

- 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 50 MHz core and system clock, 25 MHz bus clock, and 25 MHz flash clock. MCG configured for FEI mode. All peripheral clocks disabled.
- 3. 50 MHz core and system clock, 25 MHz bus clock, and 25 MHz flash clock. MCG configured for FEI mode. All peripheral clocks enabled, and peripherals are in active operation.
- 4. Max values are measured with CPU executing DSP instructions
- 5. 25 MHz core and system clock, 25 MHz bus clock, and 12.5 MHz flash clock. MCG configured for FEI mode.
- 6. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled. Code executing from flash.
- 7. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks enabled but peripherals are not in active operation. Code executing from flash.
- 8. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled.
- 9. Includes 32 kHz oscillator current and RTC operation.

### 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE mode
- USB regulator disabled
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFL



| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
| J5     | Boundary scan input data setup time to TCLK rise   | 20   | —    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 0    | —    | ns   |
| J7     | TCLK low to boundary scan output data valid        |      | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            |      | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    | —    | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1    | _    | ns   |
| J11    | TCLK low to TDO data valid                         |      | 17   | ns   |
| J12    | TCLK low to TDO high-Z                             |      | 17   | ns   |
| J13    | TRST assert time                                   | 100  | —    | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8    | _    | ns   |

Table 12. JTAG limited voltage range electricals (continued)

### Table 13. JTAG full voltage range electricals

| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
|        | Operating voltage                                  | 1.71 | 3.6  | V    |
| J1     | TCLK frequency of operation                        |      |      | MHz  |
|        | Boundary Scan                                      | 0    | 10   |      |
|        | JTAG and CJTAG                                     | 0    | 20   |      |
|        | Serial Wire Debug                                  | 0    | 40   |      |
| J2     | TCLK cycle period                                  | 1/J1 |      | ns   |
| J3     | TCLK clock pulse width                             |      |      |      |
|        | Boundary Scan                                      | 50   | 20   | ns   |
|        | JTAG and CJTAG                                     | 25   |      | ns   |
|        | Serial Wire Debug                                  | 12.5 | _    | ns   |
| J4     | TCLK rise and fall times                           |      | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise   | 20   |      | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 0    | _    | ns   |
| J7     | TCLK low to boundary scan output data valid        | _    | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            | _    | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    |      | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1.4  | —    | ns   |
| J11    | TCLK low to TDO data valid                         | _    | 22.1 | ns   |
| J12    | TCLK low to TDO high-Z                             |      | 22.1 | ns   |
| J13    | TRST assert time                                   | 100  | —    | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8    | _    | ns   |



#### rempheral operating requirements and behaviors



Figure 4. Test clock input timing



Figure 5. Boundary scan (JTAG) timing





Figure 6. Test Access Port timing





# 6.2 System modules

There are no specifications necessary for the device's system modules.

# 6.3 Clock modules



| Symbol          | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|-----------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>DD</sub> | Supply voltage                                              | 1.71 | _    | 3.6  | V    |       |
| IDDOSC          | Supply current — low-power mode (HGO=0)                     |      |      |      |      | 1     |
|                 | • 32 kHz                                                    | _    | 500  | _    | nA   |       |
|                 | • 4 MHz                                                     | _    | 200  | _    | μA   |       |
|                 | • 8 MHz (RANGE=01)                                          | _    | 300  | _    | μA   |       |
|                 | • 16 MHz                                                    | _    | 950  | _    | μA   |       |
|                 | • 24 MHz                                                    | _    | 1.2  | _    | mA   |       |
|                 | • 32 MHz                                                    | _    | 1.5  | _    | mA   |       |
| IDDOSC          | Supply current — high-gain mode (HGO=1)                     |      |      |      |      | 1     |
|                 | • 32 kHz                                                    | _    | 25   | —    | μA   |       |
|                 | • 4 MHz                                                     | _    | 400  | _    | μA   |       |
|                 | • 8 MHz (RANGE=01)                                          | _    | 500  | _    | μA   |       |
|                 | • 16 MHz                                                    | _    | 2.5  | _    | mA   |       |
|                 | • 24 MHz                                                    | _    | 3    | _    | mA   |       |
|                 | • 32 MHz                                                    | _    | 4    | —    | mA   |       |
| C <sub>x</sub>  | EXTAL load capacitance                                      | _    |      | _    |      | 2, 3  |
| Cy              | XTAL load capacitance                                       |      | —    | —    |      | 2, 3  |
| R <sub>F</sub>  | Feedback resistor — low-frequency, low-power mode (HGO=0)   | _    | —    | —    | MΩ   | 2, 4  |
|                 | Feedback resistor — low-frequency, high-gain mode (HGO=1)   | —    | 10   | —    | MΩ   | -     |
|                 | Feedback resistor — high-frequency, low-power mode (HGO=0)  | —    |      | —    | MΩ   |       |
|                 | Feedback resistor — high-frequency, high-gain mode (HGO=1)  | —    | 1    | —    | MΩ   | -     |
| R <sub>S</sub>  | Series resistor — low-frequency, low-power<br>mode (HGO=0)  | —    |      | —    | kΩ   |       |
|                 | Series resistor — low-frequency, high-gain mode (HGO=1)     | _    | 200  | —    | kΩ   |       |
|                 | Series resistor — high-frequency, low-power<br>mode (HGO=0) | —    | _    | —    | kΩ   |       |
|                 | Series resistor — high-frequency, high-gain mode (HGO=1)    |      |      |      |      |       |
|                 |                                                             | _    | 0    |      | kΩ   |       |

### 6.3.2.1 Oscillator DC electrical specifications Table 15. Oscillator DC electrical specifications

Table continues on the next page...



| Symbol                       | Description                                                                                            | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, low-power mode<br>(HGO=0)  | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, high-gain mode<br>(HGO=1)  | —    | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, low-power mode<br>(HGO=0) | —    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, high-gain mode<br>(HGO=1) |      | V <sub>DD</sub> |      | V    |       |

Table 15. Oscillator DC electrical specifications (continued)

- 1.  $V_{DD}$ =3.3 V, Temperature =25 °C
- 2. See crystal or resonator manufacturer's recommendation
- 3.  $C_x$  and  $C_y$  can be provided by using either integrated capacitors or external components.
- 4. When low-power mode is selected,  $R_F$  is integrated and must not be attached externally.
- 5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other device.

#### 6.3.2.2 Oscillator frequency specifications Table 16. Oscillator frequency speci

| Гаb | le | 16. | Oscillator | frequency | specifications |  |
|-----|----|-----|------------|-----------|----------------|--|
|-----|----|-----|------------|-----------|----------------|--|

| Symbol                | Description                                                                                           | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low-<br>frequency mode (MCG_C2[RANGE]=00)                 | 32   | _    | 40   | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high-<br>frequency mode (low range)<br>(MCG_C2[RANGE]=01) | 3    | _    | 8    | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (high range)<br>(MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                           | —    | —    | 50   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                          | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)                                   | _    | 750  |      | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency,<br>high-gain mode (HGO=1)                                | _    | 250  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), low-power mode<br>(HGO=0)          | _    | 0.6  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), high-gain mode<br>(HGO=1)          | _    | 1    | _    | ms   |       |

- 1. Other frequency limits may apply when external clock is being used as a reference for FLL or PLL.
- 2. When transitioning from FBE to FEI mode, restrict the frequency of the input clock so that—it remains within the limits of DCO input clock frequency when divided by FRDIV.
- 3. Proper PC board layout procedures must be followed to achieve specifications.

#### K21 Sub-Family Data Sheet, Rev. 4.1, 08/2013.



#### rempheral operating requirements and behaviors

4. Crystal startup time is defined as the time between oscillator being enabled and OSCINIT bit in the MCG\_S register being set.

### NOTE

The 32 kHz oscillator works in low power mode by default and cannot be moved into high power/gain mode.

### 6.3.3 32 kHz oscillator electrical characteristics

### 6.3.3.1 32 kHz oscillator DC electrical specifications Table 17. 32kHz oscillator DC electrical specifications

| Symbol                       | Description                                   | Min. | Тур. | Max. | Unit |
|------------------------------|-----------------------------------------------|------|------|------|------|
| V <sub>BAT</sub>             | Supply voltage                                | 1.71 | _    | 3.6  | V    |
| R <sub>F</sub>               | Internal feedback resistor                    | _    | 100  | —    | MΩ   |
| C <sub>para</sub>            | Parasitical capacitance of EXTAL32 and XTAL32 | _    | 5    | 7    | pF   |
| V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation         |      | 0.6  | —    | V    |

1. When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices.

### 6.3.3.2 32 kHz oscillator frequency specifications Table 18. 32 kHz oscillator frequency specifications

| Symbol                  | Description                               | Min. | Тур.   | Max.      | Unit | Notes |
|-------------------------|-------------------------------------------|------|--------|-----------|------|-------|
| f <sub>osc_lo</sub>     | Oscillator crystal                        | —    | 32.768 | —         | kHz  |       |
| t <sub>start</sub>      | Crystal start-up time                     | _    | 1000   | _         | ms   | 1     |
| V <sub>ec_extal32</sub> | Externally provided input clock amplitude | 700  | _      | $V_{BAT}$ | mV   | 2, 3  |

1. Proper PC board layout procedures must be followed to achieve specifications.

2. This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The oscillator remains enabled and XTAL32 must be left unconnected.

3. The parameter specified is a peak-to-peak value and  $V_{IH}$  and  $V_{IL}$  specifications do not apply. The voltage of the applied clock must be within the range of  $V_{SS}$  to  $V_{BAT}$ .

# 6.4 Memories and memory interfaces

### 6.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.



### 6.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

| Symbol                    | Description                              | Min. | Тур. | Max. | Unit | Notes |
|---------------------------|------------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub>       | Longword Program high-voltage time       | —    | 7.5  | 18   | μs   |       |
| t <sub>hversscr</sub>     | Sector Erase high-voltage time           | —    | 13   | 113  | ms   | 1     |
| t <sub>hversblk256k</sub> | Erase Block high-voltage time for 256 KB |      | 104  | 904  | ms   | 1     |

Table 19. NVM program/erase timing specifications

1. Maximum time based on expectations at cycling end-of-life.

### 6.4.1.2 Flash timing specifications — commands Table 20. Flash command timing specifications

| Symbol                  | Description                                   | Min. | Тур. | Max. | Unit | Notes |
|-------------------------|-----------------------------------------------|------|------|------|------|-------|
|                         | Read 1s Block execution time                  |      |      |      |      |       |
| t <sub>rd1blk64k</sub>  | 64 KB data flash                              | _    | _    | 0.9  | ms   |       |
| t <sub>rd1blk256k</sub> | 256 KB program flash                          | -    | _    | 1.7  | ms   |       |
| t <sub>rd1sec2k</sub>   | Read 1s Section execution time (flash sector) | _    | —    | 60   | μs   | 1     |
| t <sub>pgmchk</sub>     | Program Check execution time                  | _    | —    | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>     | Read Resource execution time                  | —    | —    | 30   | μs   | 1     |
| t <sub>pgm4</sub>       | Program Longword execution time               | _    | 65   | 145  | μs   |       |
|                         | Erase Flash Block execution time              |      |      |      |      | 2     |
| t <sub>ersblk64k</sub>  | 64 KB data flash                              | _    | 58   | 580  | ms   |       |
| t <sub>ersblk256k</sub> | 256 KB program flash                          | -    | 122  | 985  | ms   |       |
| t <sub>ersscr</sub>     | Erase Flash Sector execution time             | —    | 14   | 114  | ms   | 2     |
|                         | Program Section execution time                |      |      |      |      |       |
| t <sub>pgmsec512</sub>  | • 512 bytes flash                             | _    | 2.4  | _    | ms   |       |
| t <sub>pgmsec1k</sub>   | • 1 KB flash                                  | _    | 4.7  | _    | ms   |       |
| t <sub>pgmsec2k</sub>   | • 2 KB flash                                  | -    | 9.3  | _    | ms   |       |
| t <sub>rd1all</sub>     | Read 1s All Blocks execution time             | _    | _    | 1.8  | ms   |       |
| t <sub>rdonce</sub>     | Read Once execution time                      | _    | —    | 25   | μs   | 1     |
| t <sub>pgmonce</sub>    | Program Once execution time                   | —    | 65   | —    | μs   |       |
| t <sub>ersall</sub>     | Erase All Blocks execution time               | _    | 250  | 2000 | ms   | 2     |
| t <sub>vfykey</sub>     | Verify Backdoor Access Key execution time     | - 1  | —    | 30   | μs   | 1     |

Table continues on the next page ...



# 6.5.1 Drylce Tamper Electrical Specifications

Information about security-related modules is not included in this document and is available only after a nondisclosure agreement (NDA) has been signed. To request an NDA, please contact your local Freescale sales representative.

# 6.6 Analog

# 6.6.1 ADC electrical specifications

The 16-bit accuracy specifications listed in Table 24 and Table 25 are achievable on the differential pins ADCx\_DP0, ADCx\_DM0.

All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy specifications.

| Symbol            | Description                       | Conditions                                                     | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-------------------|-----------------------------------|----------------------------------------------------------------|------------------|-------------------|------------------|------|-------|
| V <sub>DDA</sub>  | Supply voltage                    | Absolute                                                       | 1.71             | —                 | 3.6              | V    |       |
| $\Delta V_{DDA}$  | Supply voltage                    | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> ) | -100             | 0                 | +100             | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage                    | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSA</sub> ) | -100             | 0                 | +100             | mV   | 2     |
| V <sub>REFH</sub> | ADC reference voltage high        |                                                                | 1.13             | V <sub>DDA</sub>  | V <sub>DDA</sub> | V    |       |
| V <sub>REFL</sub> | ADC reference<br>voltage low      |                                                                | V <sub>SSA</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub> | V    |       |
| V <sub>ADIN</sub> | Input voltage                     | 16-bit differential mode                                       | VREFL            | —                 | 31/32 *<br>VREFH | V    |       |
|                   |                                   | All other modes                                                | VREFL            | —                 | VREFH            |      |       |
| C <sub>ADIN</sub> | Input capacitance                 | 16-bit mode                                                    | _                | 8                 | 10               | pF   |       |
|                   |                                   | <ul> <li>8-bit / 10-bit / 12-bit<br/>modes</li> </ul>          | _                | 4                 | 5                |      |       |
| R <sub>ADIN</sub> | Input resistance                  |                                                                | _                | 2                 | 5                | kΩ   |       |
| R <sub>AS</sub>   | Analog source                     | 13-bit / 12-bit modes                                          |                  |                   |                  |      | 3     |
|                   | resistance                        | f <sub>ADCK</sub> < 4 MHz                                      | _                | _                 | 5                | kΩ   |       |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | ≤ 13-bit mode                                                  | 1.0              |                   | 18.0             | MHz  | 4     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | 16-bit mode                                                    | 2.0              | —                 | 12.0             | MHz  | 4     |

### 6.6.1.1 16-bit ADC operating conditions Table 24. 16-bit ADC operating conditions

Table continues on the next page...



### 6.6.1.2 16-bit ADC electrical characteristics Table 25. 16-bit ADC characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>)

| Symbol               | Description                        | Conditions <sup>1</sup> .                                   | Min.         | Typ. <sup>2</sup> | Max.         | Unit             | Notes                   |
|----------------------|------------------------------------|-------------------------------------------------------------|--------------|-------------------|--------------|------------------|-------------------------|
| I <sub>DDA_ADC</sub> | Supply current                     |                                                             | 0.215        | —                 | 1.7          | mA               | 3                       |
|                      | ADC                                | • ADLPC = 1, ADHSC = 0                                      | 1.2          | 2.4               | 3.9          | MHz              | t <sub>ADACK</sub> = 1/ |
|                      | asynchronous<br>clock source       | • ADLPC = 1, ADHSC = 1                                      | 2.4          | 4.0               | 6.1          | MHz              | f <sub>ADACK</sub>      |
| f <sub>ADACK</sub>   |                                    | • ADLPC = 0, ADHSC = 0                                      | 3.0          | 5.2               | 7.3          | MHz              |                         |
|                      |                                    | • ADLPC = 0, ADHSC = 1                                      | 4.4          | 6.2               | 9.5          | MHz              |                         |
|                      | Sample Time                        | See Reference Manual chapter                                | for sample t | imes              |              |                  |                         |
| TUE                  | Total unadjusted                   | 12-bit modes                                                | _            | ±4                | ±6.8         | LSB <sup>4</sup> | 5                       |
|                      | error                              | <ul> <li>&lt;12-bit modes</li> </ul>                        | _            | ±1.4              | ±2.1         |                  |                         |
| DNL                  | Differential non-                  | 12-bit modes                                                | _            | ±0.7              | -1.1 to +1.9 | LSB <sup>4</sup> | 5                       |
|                      | linearity                          |                                                             |              |                   | -0.3 to 0.5  |                  |                         |
|                      |                                    | <ul> <li>&lt;12-bit modes</li> </ul>                        | —            | ±0.2              |              |                  |                         |
| INL                  | Integral non-                      | 12-bit modes                                                | —            | ±1.0              | -2.7 to +1.9 | LSB <sup>4</sup> | 5                       |
|                      | linearity                          |                                                             |              |                   | -0.7 to +0.5 |                  |                         |
|                      |                                    | <ul> <li>&lt;12-bit modes</li> </ul>                        | _            | ±0.5              |              |                  |                         |
| E <sub>FS</sub>      | Full-scale error                   | 12-bit modes                                                | —            | -4                | -5.4         | LSB <sup>4</sup> | V <sub>ADIN</sub> =     |
|                      |                                    | <ul> <li>&lt;12-bit modes</li> </ul>                        | —            | -1.4              | -1.8         |                  | V <sub>DDA</sub>        |
| EQ                   | Quantization                       | 16-bit modes                                                | _            | -1 to 0           |              | LSB <sup>4</sup> |                         |
|                      | error                              | <ul> <li>≤13-bit modes</li> </ul>                           | _            |                   | ±0.5         |                  |                         |
| ENOB                 | Effective number                   | 16-bit differential mode                                    |              |                   |              |                  | 6                       |
|                      | of bits                            | • Avg = 32                                                  | 12.8         | 14.5              | _            | bits             |                         |
|                      |                                    | • Avg = 4                                                   | 11.9         | 13.8              | _            | bits             |                         |
|                      |                                    | 16-bit single-ended mode                                    |              |                   |              |                  |                         |
|                      |                                    | • Avg = 32                                                  | 10.0         | 10.0              |              | I. 14 -          |                         |
|                      |                                    | • Avg = 4                                                   | 12.2<br>11.4 | 13.9<br>13.1      |              | bits<br>bits     |                         |
| SINAD                | Signal-to-noise<br>plus distortion | See ENOB                                                    |              | 2 × ENOB +        | 1.76         | dB               |                         |
| THD                  | Total harmonic                     | 16-bit differential mode                                    |              |                   |              |                  | 7                       |
|                      | distortion                         | • Avg = 32                                                  | _            | -94               |              | dB               |                         |
|                      |                                    | <ul><li>16-bit single-ended mode</li><li>Avg = 32</li></ul> | _            | -85               | _            | dB               |                         |

Table continues on the next page ...

K21 Sub-Family Data Sheet, Rev. 4.1, 08/2013.



#### rempheral operating requirements and behaviors

| Num. | Characteristic                                      | Min. | Max. | Unit |
|------|-----------------------------------------------------|------|------|------|
| S8   | I2S_TX_BCLK to I2S_TXD invalid                      | 0    | —    | ns   |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK | 25   | _    | ns   |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK      | 0    |      | ns   |





### Figure 18. I2S/SAI timing — master modes

### Table 34. I2S/SAI slave mode timing

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 80   | —    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 10   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | —    | 29   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | —    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 10   | _    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | —    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    | —    | 21   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



#### rempheral operating requirements and behaviors



### Figure 20. I2S/SAI timing — master modes

# Table 36. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 250  | _    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 30   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | _    | 87   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | —    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 30   | _    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | _    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    | —    | 72   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear

K12, K21, and K22 devices and are not present on K10 and K20 devices.

- The TRACE signals on PTE0, PTE1, PTE2, PTE3, and PTE4 are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices.
- If the VBAT pin is not used, the VBAT pin should be left floating. Do not connect VBAT pin to VSS.
- The FTM\_CLKIN signals on PTB16 and PTB17 are available only for K11, K12, K21, and K22 devices and is not present on K10 and K20 devices. For K22D devices this signal is on ALT4, and for K22F devices, this signal is on ALT7.
- The FTM0\_CH2 signal on PTC5/LLWU\_P9 is available only for K11, K12, K21, and K22 devices and is not present on K10 and K20 devices.
- The I2C0\_SCL signal on PTD2/LLWU\_P13 and I2C0\_SDA signal on PTD3 are available only for K11, K12, K21, and K22 devices and are not present on K10 and K20 devices.

| 80<br>LQFP | Default   | ALTO      | ALT1             | ALT2      | ALT3        | ALT4 | ALT5         | ALT6     | ALT7       | EzPort |
|------------|-----------|-----------|------------------|-----------|-------------|------|--------------|----------|------------|--------|
| 1          | ADC0_SE10 | ADC0_SE10 | PTE0             | SPI1_PCS1 | UART1_TX    |      | TRACE_CLKOUT | I2C1_SDA | RTC_CLKOUT |        |
| 2          | ADC0_SE11 | ADC0_SE11 | PTE1/<br>LLWU_P0 | SPI1_SOUT | UART1_RX    |      | TRACE_D3     | I2C1_SCL | SPI1_SIN   |        |
| 3          | ADC0_DP1  | ADC0_DP1  | PTE2/<br>LLWU_P1 | SPI1_SCK  | UART1_CTS_b |      | TRACE_D2     |          |            |        |
| 4          | ADC0_DM1  | ADC0_DM1  | PTE3             | SPI1_SIN  | UART1_RTS_b |      | TRACE_D1     |          | SPI1_SOUT  |        |
| 5          | DISABLED  |           | PTE4/<br>LLWU_P2 | SPI1_PCS0 | UART3_TX    |      | TRACE_D0     |          |            |        |
| 6          | DISABLED  |           | PTE5             | SPI1_PCS2 | UART3_RX    |      |              |          |            |        |
| 7          | VDD       | VDD       |                  |           |             |      |              |          |            |        |
| 8          | VSS       | VSS       |                  |           |             |      |              |          |            |        |
| 9          | USB0_DP   | USB0_DP   |                  |           |             |      |              |          |            |        |
| 10         | USB0_DM   | USB0_DM   |                  |           |             |      |              |          |            |        |
| 11         | VOUT33    | VOUT33    |                  |           |             |      |              |          |            |        |
| 12         | VREGIN    | VREGIN    |                  |           |             |      |              |          |            |        |
| 13         | ADC0_DP0  | ADC0_DP0  |                  |           |             |      |              |          |            |        |
| 14         | ADC0_DM0  | ADC0_DM0  |                  |           |             |      |              |          |            |        |
| 15         | ADC0_DP3  | ADC0_DP3  |                  |           |             |      |              |          |            |        |
| 16         | ADC0_DM3  | ADC0_DM3  |                  |           |             |      |              |          |            |        |
| 17         | VDDA      | VDDA      |                  |           |             |      |              |          |            |        |
| 18         | VREFH     | VREFH     |                  |           |             |      |              |          |            |        |
| 19         | VREFL     | VREFL     |                  |           |             |      |              |          |            |        |



| 80<br>LQFP | Default                           | ALT0                         | ALT1              | ALT2                        | ALT3                        | ALT4       | ALT5 | ALT6         | ALT7                   | EzPort   |
|------------|-----------------------------------|------------------------------|-------------------|-----------------------------|-----------------------------|------------|------|--------------|------------------------|----------|
| 20         | VSSA                              | VSSA                         |                   |                             |                             |            |      |              |                        |          |
| 21         | TAMPER0/<br>RTC_WAKEUP_<br>B      | TAMPER0/<br>RTC_WAKEUP_<br>B |                   |                             |                             |            |      |              |                        |          |
| 22         | TAMPER1                           | TAMPER1                      |                   |                             |                             |            |      |              |                        |          |
| 23         | XTAL32                            | XTAL32                       |                   |                             |                             |            |      |              |                        |          |
| 24         | EXTAL32                           | EXTAL32                      |                   |                             |                             |            |      |              |                        |          |
| 25         | VBAT                              | VBAT                         |                   |                             |                             |            |      |              |                        |          |
| 26         | JTAG_TCLK/<br>SWD_CLK/<br>EZP_CLK |                              | PTA0              | UART0_CTS_b/<br>UART0_COL_b | FTM0_CH5                    |            |      |              | JTAG_TCLK/<br>SWD_CLK  | EZP_CLK  |
| 27         | JTAG_TDI/<br>EZP_DI               |                              | PTA1              | UART0_RX                    | FTM0_CH6                    |            |      |              | JTAG_TDI               | EZP_DI   |
| 28         | JTAG_TDO/<br>TRACE_SWO/<br>EZP_DO |                              | PTA2              | UARTO_TX                    | FTM0_CH7                    |            |      |              | JTAG_TDO/<br>TRACE_SWO | EZP_DO   |
| 29         | JTAG_TMS/<br>SWD_DIO              |                              | PTA3              | UART0_RTS_b                 | FTM0_CH0                    |            |      |              | JTAG_TMS/<br>SWD_DIO   |          |
| 30         | NMI_b/<br>EZP_CS_b                |                              | PTA4/<br>LLWU_P3  |                             | FTM0_CH1                    |            |      |              | NMI_b                  | EZP_CS_b |
| 31         | DISABLED                          |                              | PTA5              | USB_CLKIN                   | FTM0_CH2                    |            |      | I2S0_TX_BCLK | JTAG_TRST_b            |          |
| 32         | DISABLED                          |                              | PTA12             |                             | FTM1_CH0                    |            |      | I2S0_TXD0    | FTM1_QD_PHA            |          |
| 33         | DISABLED                          |                              | PTA13/<br>LLWU_P4 |                             | FTM1_CH1                    |            |      | I2S0_TX_FS   | FTM1_QD_PHB            |          |
| 34         | DISABLED                          |                              | PTA14             | SPI0_PCS0                   | UART0_TX                    |            |      | I2S0_RX_BCLK | I2S0_TXD1              |          |
| 35         | DISABLED                          |                              | PTA15             | SPI0_SCK                    | UART0_RX                    |            |      | I2S0_RXD0    |                        |          |
| 36         | DISABLED                          |                              | PTA16             | SPI0_SOUT                   | UART0_CTS_b/<br>UART0_COL_b |            |      | I2S0_RX_FS   | I2S0_RXD1              |          |
| 37         | DISABLED                          |                              | PTA17             | SPI0_SIN                    | UART0_RTS_b                 |            |      | I2S0_MCLK    |                        |          |
| 38         | VDD                               | VDD                          |                   |                             |                             |            |      |              |                        |          |
| 39         | VSS                               | VSS                          |                   |                             |                             |            |      |              |                        |          |
| 40         | EXTAL0                            | EXTAL0                       | PTA18             |                             | FTM0_FLT2                   | FTM_CLKIN0 |      |              |                        |          |
| 41         | XTALO                             | XTALO                        | PTA19             |                             | FTM1_FLT0                   | FTM_CLKIN1 |      | LPTMR0_ALT1  |                        |          |
| 42         | RESET_b                           | RESET_b                      |                   |                             |                             |            |      |              |                        |          |
| 43         | ADC0_SE8                          | ADC0_SE8                     | PTB0/<br>LLWU_P5  | I2C0_SCL                    | FTM1_CH0                    |            |      | FTM1_QD_PHA  |                        |          |
| 44         | ADC0_SE9                          | ADC0_SE9                     | PTB1              | I2C0_SDA                    | FTM1_CH1                    |            |      | FTM1_QD_PHB  |                        |          |
| 45         | ADC0_SE12                         | ADC0_SE12                    | PTB2              | I2C0_SCL                    | UART0_RTS_b                 |            |      | FTM0_FLT3    |                        |          |
| 46         | ADC0_SE13                         | ADC0_SE13                    | PTB3              | I2C0_SDA                    | UART0_CTS_b/<br>UART0_COL_b |            |      | FTM0_FLT0    |                        |          |
| 47         | DISABLED                          |                              | PTB10             | SPI1_PCS0                   | UART3_RX                    |            |      | FTM0_FLT1    |                        |          |
| 48         | DISABLED                          |                              | PTB11             | SPI1_SCK                    | UART3_TX                    |            |      | FTM0_FLT2    |                        |          |
| 49         | DISABLED                          |                              | PTB12             | UART3_RTS_b                 | FTM1_CH0                    | FTM0_CH4   |      | FTM1_QD_PHA  |                        |          |
| 50         | DISABLED                          |                              | PTB13             | UART3_CTS_b                 | FTM1_CH1                    | FTM0_CH5   |      | FTM1_QD_PHB  |                        |          |
| 51         | DISABLED                          |                              | PTB16             | SPI1_SOUT                   | UARTO_RX                    |            |      | EWM_IN       | FTM_CLKIN0             |          |

K21 Sub-Family Data Sheet, Rev. 4.1, 08/2013.



# 9 Revision History

The following table provides a revision history for this document.

| Rev. No. | Date    | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 1        | 6/2012  | Alpha customer release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 1.1      | 6/2012  | In Table 6, "Power consumption operating behaviors", changed the units of $I_{DD_VLLS2}$ , $I_{DD_VLLS1}$ , $I_{DD_VLLS0}$ , and $I_{DD_VBAT}$ from nA to $\mu$ A.                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| 2        | 7/2012  | <ul> <li>Updated section "Power consumption operating behaviors".</li> <li>Updated section "Flash timing specifications — program and erase".</li> <li>Updated section "Flash timing specifications — commands".</li> <li>Removed the 32K ratio from "Write endurance" in section "Reliability specifications".</li> <li>Updated IDDstby maximum value in section "VREG electrical specifications".</li> <li>Added the charts in section "Diagram: Typical IDD_RUN operating behavior".</li> </ul> |  |  |  |  |  |
| 3        | 8/2012  | <ul> <li>Updated section "Power consumption operating behaviors".</li> <li>Updated section "EMC radiated emissions operating behaviors".</li> <li>Updated section "MCG specifications".</li> <li>Added applicable notes in section "Signal Multiplexing and Pin Assignments".</li> </ul>                                                                                                                                                                                                           |  |  |  |  |  |
| 4        | 12/2012 | <ul> <li>Updated section "Power consumption operating behaviors"</li> <li>Updated section "MCG specifications"</li> <li>Updated section "16-bit ADC operating conditions"</li> </ul>                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 4.1      | 08/2013 | <ul> <li>Added section "Small package marking"</li> <li>To section "MCG Specifications", added row for "Total deviation of trimmed average DCO output frequency over fixed voltage and temperature range of 0–70°C"</li> </ul>                                                                                                                                                                                                                                                                     |  |  |  |  |  |

### Table 37. Revision History