



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                        |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 50MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB, USB OTG                  |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                              |
| Number of I/O              | 64                                                                     |
| Program Memory Size        | 256КВ (256К х 8)                                                       |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 4K x 8                                                                 |
| RAM Size                   | 32K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                           |
| Data Converters            | A/D 20x16b; D/A 1x12b                                                  |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 121-LFBGA                                                              |
| Supplier Device Package    | 121-MAPBGA (8x8)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk21dx256avmc5 |
|                            |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### ran identification

| Field | Description                 | Values                                                                                                                                                                                                                                                                                                                                                                                               |
|-------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FFF   | Program flash memory size   | <ul> <li>32 = 32 KB</li> <li>64 = 64 KB</li> <li>128 = 128 KB</li> <li>256 = 256 KB</li> <li>512 = 512 KB</li> <li>1M0 = 1 MB</li> <li>2M0 = 2 MB</li> </ul>                                                                                                                                                                                                                                         |
| R     | Silicon revision            | <ul> <li>Z = Initial</li> <li>(Blank) = Main</li> <li>A = Revision after main</li> </ul>                                                                                                                                                                                                                                                                                                             |
| Т     | Temperature range (°C)      | <ul> <li>V = -40 to 105</li> <li>C = -40 to 85</li> </ul>                                                                                                                                                                                                                                                                                                                                            |
| PP    | Package identifier          | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>FT = 48 QFN (7 mm x 7 mm)</li> <li>LF = 48 LQFP (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)</li> <li>LK = 80 LQFP (12 mm x 12 mm)</li> <li>LL = 100 LQFP (14 mm x 14 mm)</li> <li>MC = 121 MAPBGA (8 mm x 8 mm)</li> <li>LQ = 144 LQFP (20 mm x 20 mm)</li> <li>MD = 144 MAPBGA (13 mm x 13 mm)</li> </ul> |
| СС    | Maximum CPU frequency (MHz) | <ul> <li>5 = 50 MHz</li> <li>7 = 72 MHz</li> <li>10 = 100 MHz</li> <li>12 = 120 MHz</li> <li>15 = 150 MHz</li> <li>18 = 180 MHz</li> </ul>                                                                                                                                                                                                                                                           |
| Ν     | Packaging type              | <ul> <li>R = Tape and reel</li> <li>(Blank) = Trays</li> </ul>                                                                                                                                                                                                                                                                                                                                       |

# 2.4 Example

This is an example part number:

MK21DX128VLK5

# 2.5 Small package marking

In an effort to save space, small package devices use special marking on the chip. These markings have the following format:

## Q ## C F T PP

This table lists the possible values for each field in the part number for small packages (not all combinations are valid):



reminology and guidelines

## 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

## 3.2.1 Example

This is an example of an operating behavior:

| Symbol | Description                                  | Min. | Max. | Unit |
|--------|----------------------------------------------|------|------|------|
| 1 ···  | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

# 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

## 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.



# 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | —    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, *Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices*.

# 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   | 3     |

- 1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.
- 3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.

# 4.4 Voltage and current operating ratings

| Symbol               | Description                                                    | Min.                  | Max.                  | Unit |
|----------------------|----------------------------------------------------------------|-----------------------|-----------------------|------|
| V <sub>DD</sub>      | Digital supply voltage                                         | -0.3                  | 3.8                   | V    |
| I <sub>DD</sub>      | Digital supply current                                         | _                     | 155                   | mA   |
| V <sub>DIO</sub>     | Digital input voltage (except RESET, EXTAL, and XTAL)          | -0.3                  |                       | V    |
| V <sub>AIO</sub>     | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage     | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| Ι <sub>D</sub>       | Maximum current single pin limit (applies to all digital pins) | -25                   | 25                    | mA   |
| V <sub>DDA</sub>     | Analog supply voltage                                          | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |
| V <sub>USB0_DP</sub> | USB0_DP input voltage                                          | -0.3                  | 3.63                  | V    |
| V <sub>USB0_DM</sub> | USB0_DM input voltage                                          | -0.3                  | 3.63                  | V    |
| VREGIN               | USB regulator input                                            | -0.3                  | 6.0                   | V    |
| V <sub>BAT</sub>     | RTC battery supply voltage                                     | -0.3                  | 3.8                   | V    |

1. Analog pins are defined as pins that do not have an associated general purpose I/O port function.

# 5 General



Notes

1. Rising threshold is the sum of falling threshold and hysteresis voltage

| Symbol                | Description                            | Min. | Тур. | Max. | Unit | l |
|-----------------------|----------------------------------------|------|------|------|------|---|
| V <sub>POR_VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8  | 1.1  | 1.5  | V    |   |

Table 3. VBAT power operating requirements

## 5.2.3 Voltage and current operating behaviors Table 4. Voltage and current operating behaviors

| Symbol           | Description                                                             | Min.                  | Max. | Unit | Notes |
|------------------|-------------------------------------------------------------------------|-----------------------|------|------|-------|
| V <sub>OH</sub>  | Output high voltage — high drive strength                               |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = - 9 mA   | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -3 mA   | V <sub>DD</sub> – 0.5 | _    | v    |       |
|                  | Output high voltage — low drive strength                                |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -2 mA    | V <sub>DD</sub> – 0.5 | _    | v    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -0.6 mA | V <sub>DD</sub> – 0.5 | _    | v    |       |
| I <sub>OHT</sub> | Output high current total for all ports                                 | _                     | 100  | mA   |       |
| V <sub>OL</sub>  | Output low voltage — high drive strength                                |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 9 mA     | _                     | 0.5  | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 3 mA    | _                     | 0.5  | v    |       |
|                  | Output low voltage — low drive strength                                 |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 2 mA     | _                     | 0.5  | v    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 0.6 mA  | _                     | 0.5  | v    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                  | _                     | 100  | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin)                                         |                       |      |      |       |
|                  | @ full temperature range                                                | —                     | 1.0  | μΑ   | 1     |
|                  | • @ 25 °C                                                               | _                     | 0.1  | μΑ   |       |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                              | —                     | 1    | μA   |       |
| I <sub>OZ</sub>  | Total Hi-Z (off-state) leakage current (all input pins)                 | _                     | 4    | μΑ   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                               | 22                    | 50   | kΩ   | 2     |
| R <sub>PD</sub>  | Internal pulldown resistors                                             | 22                    | 50   | kΩ   | 3     |

1. Tested by ganged leakage method

- 2. Measured at Vinput =  $V_{SS}$
- 3. Measured at Vinput =  $V_{DD}$



| Symbol                | Description                                                                   | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------|------|-------|------|------|-------|
| I <sub>DD_RUN</sub>   | Run mode current — all peripheral clocks enabled, code executing from flash   |      |       |      |      | 3, 4  |
|                       | • @ 1.8 V                                                                     |      | 17.04 | 19.3 | mA   |       |
|                       | • @ 3.0 V                                                                     |      | 17.04 | 10.0 |      |       |
|                       | • @ 25°C                                                                      | _    | 17.01 | 18.9 | mA   |       |
|                       | • @ 125°C                                                                     |      | 19.8  | 21.3 | mA   |       |
| I <sub>DD_WAIT</sub>  | Wait mode high frequency current at 3.0 V — all peripheral clocks disabled    | _    | 7.95  | 9.5  | mA   | 2     |
| I <sub>DD_WAIT</sub>  | Wait mode reduced frequency current at 3.0 V — all peripheral clocks disabled | _    | 5.88  | 7.4  | mA   | 5     |
| I <sub>DD_STOP</sub>  | Stop mode current at 3.0 V                                                    | _    | 320   | 436  | μA   |       |
|                       | <ul> <li> @ −40 to 25°C</li> <li> @ 50°C</li> </ul>                           |      | 360   | 489  |      |       |
|                       | • @ 70°C                                                                      |      | 410   | 620  |      |       |
|                       | • @ 105°C                                                                     |      | 610   | 1100 |      |       |
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled     | _    | 754   |      | μA   | 6     |
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled      | _    | 1.1   |      | mA   | 7     |
| I <sub>DD_VLPW</sub>  | Very-low-power wait mode current at 3.0 V                                     | —    | 437   | _    | μA   | 8     |
| I <sub>DD_VLPS</sub>  | Very-low-power stop mode current at 3.0 V                                     | —    | 7.33  | 24.2 | μA   |       |
|                       | <ul> <li> @ −40 to 25°C</li> <li> @ 50°C</li> </ul>                           |      | 14    | 32   |      |       |
|                       | • @ 70°C<br>• @ 105°C                                                         |      | 28    | 48   |      |       |
|                       |                                                                               |      | 110   | 280  |      |       |
| I <sub>DD_LLS</sub>   | Low leakage stop mode current at 3.0 V                                        |      | 3.14  | 4.8  | μA   |       |
|                       | <ul> <li>@ -40 to 25°C</li> <li>@ 50°C</li> </ul>                             |      | 6.48  | 28.3 |      |       |
|                       | • @ 70°C                                                                      |      | 13.85 | 44.6 |      |       |
|                       | • @ 105°C                                                                     |      | 55.53 | 71.3 |      |       |
| I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V                                 | _    | 2.19  | 3.4  | μA   |       |
|                       | • @ -40 to 25°C                                                               |      | 4.35  | 4.35 |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                          |      | 8.92  | 24.6 |      |       |
|                       | • @ 105°C                                                                     |      | 35.33 | 45.3 |      |       |
| I <sub>DD_VLLS2</sub> | Very low-leakage stop mode 2 current at 3.0 V                                 | _    | 1.77  | 3.1  | μA   |       |
|                       | <ul> <li> @ −40 to 25°C</li> <li> @ 50°C</li> </ul>                           |      | 2.81  | 13.8 |      |       |
|                       | • @ 70°C                                                                      |      | 5.20  | 22.3 |      |       |
|                       | • @ 105°C                                                                     |      | 19.88 | 34.2 |      |       |

| Table 6. Power consumption operating behaviors (continued | Table 6. | Power | consumption | operating | behaviors | (continued) |
|-----------------------------------------------------------|----------|-------|-------------|-----------|-----------|-------------|
|-----------------------------------------------------------|----------|-------|-------------|-----------|-----------|-------------|



- 3.  $V_{DD} = 3.3 \text{ V}, T_A = 25 \text{ °C}, f_{OSC} = 12 \text{ MHz} \text{ (crystal)}, f_{SYS} = 48 \text{ MHz}, f_{BUS} = 48 \text{ MHz}$
- 4. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method

## 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

## 5.2.8 Capacitance attributes

#### Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | —    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | —    | 7    | pF   |

# 5.3 Switching specifications

## 5.3.1 Device clock specifications

Table 9. Device clock specifications

| Symbol                 | Description                                            | Min. | Max. | Unit | Notes |
|------------------------|--------------------------------------------------------|------|------|------|-------|
|                        | Normal run mode                                        | 9    |      |      |       |
| f <sub>SYS</sub>       | System and core clock                                  | —    | 50   | MHz  |       |
|                        | System and core clock when Full Speed USB in operation | 20   | _    | MHz  |       |
| f <sub>BUS</sub>       | Bus clock                                              | —    | 50   | MHz  |       |
| f <sub>FLASH</sub>     | Flash clock                                            | —    | 25   | MHz  |       |
| f <sub>LPTMR</sub>     | LPTMR clock                                            | —    | 25   | MHz  |       |
|                        | VLPR mode <sup>1</sup>                                 |      |      |      |       |
| f <sub>SYS</sub>       | System and core clock                                  | _    | 4    | MHz  |       |
| f <sub>BUS</sub>       | Bus clock                                              | —    | 4    | MHz  |       |
| f <sub>FLASH</sub>     | Flash clock                                            | —    | 1    | MHz  |       |
| f <sub>ERCLK</sub>     | External reference clock                               | —    | 16   | MHz  |       |
| f <sub>LPTMR_pin</sub> | LPTMR clock                                            | _    | 25   | MHz  |       |



| Symbol                   | Description                    | Min. | Max. | Unit | Notes |
|--------------------------|--------------------------------|------|------|------|-------|
| f <sub>LPTMR_ERCLK</sub> | LPTMR external reference clock | —    | 16   | MHz  |       |
| f <sub>I2S_MCLK</sub>    | I2S master clock               | —    | 12.5 | MHz  |       |
| f <sub>I2S_BCLK</sub>    | I2S bit clock                  |      | 4    | MHz  |       |

Table 9. Device clock specifications (continued)

1. The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for any other module.

## 5.3.2 General switching specifications

These general purpose specifications apply to all pins configured for:

- GPIO signaling
- Other peripheral module signaling not explicitly stated elsewhere

Table 10. General switching specifications

| Symbol | Description                                                                                                 | Min. | Max. | Unit                | Notes |
|--------|-------------------------------------------------------------------------------------------------------------|------|------|---------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path                          | 1.5  | -    | Bus clock<br>cycles | 1, 2  |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path  | 100  | -    | ns                  | 3     |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 50   | -    | ns                  | 3     |
|        | External reset pulse width (digital glitch filter disabled)                                                 | 100  | _    | ns                  | 3     |
|        | Port rise and fall time (high drive strength)                                                               |      |      |                     | 4     |
|        | Slew disabled                                                                                               |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 13   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | _    | 7    | ns                  |       |
|        | Slew enabled                                                                                                |      |      |                     |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                                                                             | _    | 36   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 24   | ns                  |       |
|        | Port rise and fall time (low drive strength)                                                                |      |      |                     | 5     |
|        | Slew disabled                                                                                               |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | _    | 12   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | _    | 6    | ns                  |       |
|        | Slew enabled                                                                                                |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | _    | 36   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | _    | 24   | ns                  |       |

- 1. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop, VLPS, LLS, and VLLSx modes, the synchronizer is bypassed so shorter pulses can be recognized in that case.
- 2. The greater synchronous and asynchronous timing must be met.

#### K21 Sub-Family Data Sheet, Rev. 4.1, 08/2013.



- 3. This is the minimum pulse width that is guaranteed to be recognized as a pin interrupt request in Stop, VLPS, LLS, and VLLSx modes.
- 4. 75 pF load
- 5. 15 pF load

# 5.4 Thermal specifications

## 5.4.1 Thermal operating requirements

### Table 11. Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| TJ             | Die junction temperature | -40  | 125  | °C   |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   |

## 5.4.2 Thermal attributes

| Board type        | Symbol            | Description                                                                | 80 LQFP | Unit | Notes |
|-------------------|-------------------|----------------------------------------------------------------------------|---------|------|-------|
| Single-layer (1s) | R <sub>0JA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 50      | °C/W | 1,2   |
| Four-layer (2s2p) | R <sub>0JA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 35      | °C/W | 1, 3  |
| Single-layer (1s) | R <sub>ejma</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 39      | °C/W | 1,3   |
| Four-layer (2s2p) | R <sub>ejma</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 29      | °C/W | 1,3   |
| -                 | R <sub>θJB</sub>  | Thermal<br>resistance, junction<br>to board                                | 19      | °C/W | 4     |
| —                 | R <sub>θJC</sub>  | Thermal<br>resistance, junction<br>to case                                 | 8       | °C/W | 5     |

Table continues on the next page...

K21 Sub-Family Data Sheet, Rev. 4.1, 08/2013.



| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>DD</sub>    | Supply voltage                                              | 1.71 | _    | 3.6  | V    |       |
| IDDOSC             | Supply current — low-power mode (HGO=0)                     |      |      |      |      | 1     |
|                    | • 32 kHz                                                    | _    | 500  | _    | nA   |       |
|                    | • 4 MHz                                                     | _    | 200  | _    | μA   |       |
|                    | • 8 MHz (RANGE=01)                                          | _    | 300  | _    | μA   |       |
|                    | • 16 MHz                                                    | _    | 950  | _    | μA   |       |
|                    | • 24 MHz                                                    | _    | 1.2  | _    | mA   |       |
|                    | • 32 MHz                                                    | _    | 1.5  | _    | mA   |       |
| I <sub>DDOSC</sub> | Supply current — high-gain mode (HGO=1)                     |      |      |      |      | 1     |
|                    | • 32 kHz                                                    | _    | 25   | —    | μA   |       |
|                    | • 4 MHz                                                     | _    | 400  | _    | μA   |       |
|                    | • 8 MHz (RANGE=01)                                          | _    | 500  | _    | μA   |       |
|                    | • 16 MHz                                                    | _    | 2.5  | _    | mA   |       |
|                    | • 24 MHz                                                    | _    | 3    | _    | mA   |       |
|                    | • 32 MHz                                                    | _    | 4    | —    | mA   |       |
| C <sub>x</sub>     | EXTAL load capacitance                                      | _    |      | _    |      | 2, 3  |
| Cy                 | XTAL load capacitance                                       |      | —    | —    |      | 2, 3  |
| R <sub>F</sub>     | Feedback resistor — low-frequency, low-power mode (HGO=0)   | _    | —    | —    | MΩ   | 2, 4  |
|                    | Feedback resistor — low-frequency, high-gain mode (HGO=1)   | —    | 10   | —    | MΩ   | -     |
|                    | Feedback resistor — high-frequency, low-power mode (HGO=0)  | —    |      | —    | MΩ   | -     |
|                    | Feedback resistor — high-frequency, high-gain mode (HGO=1)  | —    | 1    | —    | MΩ   | -     |
| R <sub>S</sub>     | Series resistor — low-frequency, low-power<br>mode (HGO=0)  | —    | _    | —    | kΩ   |       |
|                    | Series resistor — low-frequency, high-gain mode (HGO=1)     | _    | 200  | —    | kΩ   |       |
|                    | Series resistor — high-frequency, low-power<br>mode (HGO=0) | —    | _    | —    | kΩ   |       |
|                    | Series resistor — high-frequency, high-gain mode (HGO=1)    |      |      |      |      |       |
|                    |                                                             | _    | 0    |      | kΩ   |       |

## 6.3.2.1 Oscillator DC electrical specifications Table 15. Oscillator DC electrical specifications



4. Crystal startup time is defined as the time between oscillator being enabled and OSCINIT bit in the MCG\_S register being set.

## NOTE

The 32 kHz oscillator works in low power mode by default and cannot be moved into high power/gain mode.

## 6.3.3 32 kHz oscillator electrical characteristics

### 6.3.3.1 32 kHz oscillator DC electrical specifications Table 17. 32kHz oscillator DC electrical specifications

| Symbol                       | Description                                   | Min. | Тур. | Max. | Unit |
|------------------------------|-----------------------------------------------|------|------|------|------|
| V <sub>BAT</sub>             | Supply voltage                                | 1.71 | _    | 3.6  | V    |
| R <sub>F</sub>               | Internal feedback resistor                    | _    | 100  | _    | MΩ   |
| C <sub>para</sub>            | Parasitical capacitance of EXTAL32 and XTAL32 |      | 5    | 7    | pF   |
| V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation         |      | 0.6  |      | V    |

1. When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices.

## 6.3.3.2 32 kHz oscillator frequency specifications Table 18. 32 kHz oscillator frequency specifications

| Symbol                  | Description                               | Min. | Тур.   | Max.      | Unit | Notes |
|-------------------------|-------------------------------------------|------|--------|-----------|------|-------|
| f <sub>osc_lo</sub>     | Oscillator crystal                        | —    | 32.768 | —         | kHz  |       |
| t <sub>start</sub>      | Crystal start-up time                     | —    | 1000   | _         | ms   | 1     |
| V <sub>ec_extal32</sub> | Externally provided input clock amplitude | 700  | _      | $V_{BAT}$ | mV   | 2, 3  |

1. Proper PC board layout procedures must be followed to achieve specifications.

This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The
oscillator remains enabled and XTAL32 must be left unconnected.

3. The parameter specified is a peak-to-peak value and  $V_{IH}$  and  $V_{IL}$  specifications do not apply. The voltage of the applied clock must be within the range of  $V_{SS}$  to  $V_{BAT}$ .

# 6.4 Memories and memory interfaces

## 6.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.



| Symbol                  | Description                                              | Min.       | Тур.         | Max.   | Unit | Notes |
|-------------------------|----------------------------------------------------------|------------|--------------|--------|------|-------|
|                         | Swap Control execution time                              |            |              |        |      |       |
| t <sub>swapx01</sub>    | control code 0x01                                        | —          | 200          | _      | μs   |       |
| t <sub>swapx02</sub>    | control code 0x02                                        | —          | 70           | 150    | μs   |       |
| t <sub>swapx04</sub>    | control code 0x04                                        | —          | 70           | 150    | μs   |       |
| t <sub>swapx08</sub>    | control code 0x08                                        | —          | _            | 30     | μs   |       |
|                         | Program Partition for EEPROM execution time              |            |              |        |      |       |
| t <sub>pgmpart64k</sub> | 64 KB FlexNVM                                            | —          | 138          | _      | ms   |       |
|                         | Set FlexRAM Function execution time:                     |            |              |        |      |       |
| t <sub>setramff</sub>   | Control Code 0xFF                                        | —          | 70           | —      | μs   |       |
| t <sub>setram32k</sub>  | 32 KB EEPROM backup                                      | —          | 0.8          | 1.2    | ms   |       |
| t <sub>setram64k</sub>  | 64 KB EEPROM backup                                      | —          | 1.3          | 1.9    | ms   |       |
|                         | Byte-write to FlexRAM                                    | for EEPRON | l operation  |        | I    |       |
| t <sub>eewr8bers</sub>  | Byte-write to erased FlexRAM location execution time     | —          | 175          | 260    | μs   | 3     |
|                         | Byte-write to FlexRAM execution time:                    |            |              |        |      |       |
| t <sub>eewr8b32k</sub>  | 32 KB EEPROM backup                                      | —          | 385          | 1800   | μs   |       |
| t <sub>eewr8b64k</sub>  | 64 KB EEPROM backup                                      |            | 475          | 2000   | μs   |       |
|                         | Word-write to FlexRAM                                    | for EEPRON | I operation  | I      | ł    | ł     |
| t <sub>eewr16bers</sub> | Word-write to erased FlexRAM location execution time     | —          | 175          | 260    | μs   |       |
|                         | Word-write to FlexRAM execution time:                    |            |              |        |      |       |
| t <sub>eewr16b32k</sub> | 32 KB EEPROM backup                                      | —          | 385          | 1800   | μs   |       |
| t <sub>eewr16b64k</sub> | 64 KB EEPROM backup                                      | —          | 475          | 2000   | μs   |       |
|                         | Longword-write to FlexRA                                 | M for EEPR | OM operation | י<br>ו |      |       |
| t <sub>eewr32bers</sub> | Longword-write to erased FlexRAM location execution time | —          | 360          | 540    | μs   |       |
|                         | Longword-write to FlexRAM execution time:                |            |              |        |      |       |
| t <sub>eewr32b32k</sub> | 32 KB EEPROM backup                                      | —          | 630          | 2050   | μs   |       |
| t <sub>eewr32b64k</sub> | 64 KB EEPROM backup                                      | —          | 810          | 2250   | μs   |       |

## Table 20. Flash command timing specifications (continued)

1. Assumes 25 MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

3. For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased.



## 6.5.1 Drylce Tamper Electrical Specifications

Information about security-related modules is not included in this document and is available only after a nondisclosure agreement (NDA) has been signed. To request an NDA, please contact your local Freescale sales representative.

# 6.6 Analog

## 6.6.1 ADC electrical specifications

The 16-bit accuracy specifications listed in Table 24 and Table 25 are achievable on the differential pins ADCx\_DP0, ADCx\_DM0.

All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy specifications.

| Symbol            | Description                       | Conditions                                                     | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-------------------|-----------------------------------|----------------------------------------------------------------|------------------|-------------------|------------------|------|-------|
| V <sub>DDA</sub>  | Supply voltage                    | Absolute                                                       | 1.71             | —                 | 3.6              | V    |       |
| $\Delta V_{DDA}$  | Supply voltage                    | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> ) | -100             | 0                 | +100             | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage                    | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSA</sub> ) | -100             | 0                 | +100             | mV   | 2     |
| V <sub>REFH</sub> | ADC reference voltage high        |                                                                | 1.13             | V <sub>DDA</sub>  | V <sub>DDA</sub> | V    |       |
| V <sub>REFL</sub> | ADC reference<br>voltage low      |                                                                | V <sub>SSA</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub> | V    |       |
| V <sub>ADIN</sub> | Input voltage                     | 16-bit differential mode                                       | VREFL            | —                 | 31/32 *<br>VREFH | V    |       |
|                   |                                   | All other modes                                                | VREFL            | —                 | VREFH            |      |       |
| C <sub>ADIN</sub> | Input capacitance                 | 16-bit mode                                                    | _                | 8                 | 10               | pF   |       |
|                   |                                   | <ul> <li>8-bit / 10-bit / 12-bit<br/>modes</li> </ul>          | _                | 4                 | 5                |      |       |
| R <sub>ADIN</sub> | Input resistance                  |                                                                | _                | 2                 | 5                | kΩ   |       |
| R <sub>AS</sub>   | Analog source                     | 13-bit / 12-bit modes                                          |                  |                   |                  |      | 3     |
|                   | resistance                        | f <sub>ADCK</sub> < 4 MHz                                      | _                | _                 | 5                | kΩ   |       |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | ≤ 13-bit mode                                                  | 1.0              |                   | 18.0             | MHz  | 4     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | 16-bit mode                                                    | 2.0              | —                 | 12.0             | MHz  | 4     |

## 6.6.1.1 16-bit ADC operating conditions Table 24. 16-bit ADC operating conditions



| Symbol              | Description                    | Conditions <sup>1</sup> .                                   | Min. | Typ. <sup>2</sup>      | Max. | Unit  | Notes                                                                     |
|---------------------|--------------------------------|-------------------------------------------------------------|------|------------------------|------|-------|---------------------------------------------------------------------------|
| SFDR                | Spurious free<br>dynamic range | <ul><li>16-bit differential mode</li><li>Avg = 32</li></ul> | 82   | 95                     | _    | dB    | 7                                                                         |
|                     |                                | <ul><li>16-bit single-ended mode</li><li>Avg = 32</li></ul> | 78   | 90                     | _    | dB    |                                                                           |
| E <sub>IL</sub>     | Input leakage<br>error         |                                                             |      | $I_{ln} \times R_{AS}$ |      | mV    | I <sub>In</sub> =<br>leakage<br>current                                   |
|                     |                                |                                                             |      |                        |      |       | (refer to<br>the MCU's<br>voltage<br>and current<br>operating<br>ratings) |
|                     | Temp sensor slope              | Across the full temperature range of the device             | 1.55 | 1.62                   | 1.69 | mV/°C | 8                                                                         |
| V <sub>TEMP25</sub> | Temp sensor<br>voltage         | 25 °C                                                       | 706  | 716                    | 726  | mV    | 8                                                                         |

## Table 25. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued)

- 1. All accuracy numbers assume the ADC is calibrated with  $V_{REFH} = V_{DDA}$
- Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 2.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC\_CFG1[ADLPC] (low power). For lowest power operation, ADC\_CFG1[ADLPC] must be set, the ADC\_CFG2[ADHSC] bit must be clear with 1 MHz ADC conversion clock speed.
- 4. 1 LSB =  $(V_{REFH} V_{REFL})/2^{N}$
- 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)
- 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
- 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz.
- 8. ADC conversion clock < 3 MHz



rempheral operating requirements and behaviors



Figure 13. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 1)

## 6.7 Timers

See General switching specifications.

## 6.8 Communication interfaces

## 6.8.1 USB electrical specifications

The USB electricals for the USB On-the-Go module conform to the standards documented by the Universal Serial Bus Implementers Forum. For the most up-to-date standards, visit **usb.org**.



# 6.8.2 USB DCD electrical specifications

Table 27. USB DCD electrical specifications

| Symbol               | Description                                        | Min.  | Тур. | Max. | Unit |
|----------------------|----------------------------------------------------|-------|------|------|------|
| V <sub>DP_SRC</sub>  | USB_DP source voltage (up to 250 µA)               | 0.5   | —    | 0.7  | V    |
| V <sub>LGC</sub>     | Threshold voltage for logic high                   | 0.8   | —    | 2.0  | V    |
| I <sub>DP_SRC</sub>  | USB_DP source current                              | 7     | 10   | 13   | μA   |
| I <sub>DM_SINK</sub> | USB_DM sink current                                | 50    | 100  | 150  | μA   |
| R <sub>DM_DWN</sub>  | D- pulldown resistance for data pin contact detect | 14.25 | —    | 24.8 | kΩ   |
| V <sub>DAT_REF</sub> | Data detect voltage                                | 0.25  | 0.33 | 0.4  | V    |

# 6.8.3 VREG electrical specifications

## Table 28. VREG electrical specifications

| Symbol                | Description                                                                                                                                  | Min. | Typ. <sup>1</sup> | Max. | Unit     | Notes |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|------|----------|-------|
| VREGIN                | Input supply voltage                                                                                                                         | 2.7  | —                 | 5.5  | V        |       |
| I <sub>DDon</sub>     | Quiescent current — Run mode, load current<br>equal zero, input supply (VREGIN) > 3.6 V                                                      | —    | 125               | 186  | μA       |       |
| I <sub>DDstby</sub>   | Quiescent current — Standby mode, load current equal zero                                                                                    | —    | 1.1               | 10   | μA       |       |
| I <sub>DDoff</sub>    | Quiescent current — Shutdown mode <ul> <li>VREGIN = 5.0 V and temperature=25 °C</li> <li>Across operating voltage and temperature</li> </ul> | _    | 650<br>—          | 4    | nA<br>μA |       |
| I <sub>LOADstby</sub> | Maximum load current — Standby mode                                                                                                          | _    | —                 | 1    | mA       |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply<br>(VREGIN) > 3.6 V                                                                                  |      |                   |      |          |       |
|                       | Run mode     Standby mode                                                                                                                    | 3    | 3.3               | 3.6  | v        |       |
|                       | Standby mode                                                                                                                                 | 2.1  | 2.8               | 3.6  | V        |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply<br>(VREGIN) < 3.6 V, pass-through mode                                                               | 2.1  | _                 | 3.6  | V        | 2     |
| C <sub>OUT</sub>      | External output capacitor                                                                                                                    | 1.76 | 2.2               | 8.16 | μF       |       |
| ESR                   | External output capacitor equivalent series resistance                                                                                       | 1    | -                 | 100  | mΩ       |       |
| I <sub>LIM</sub>      | Short circuit current                                                                                                                        |      | 315               | —    | mA       |       |

1. Typical values assume VREGIN = 5.0 V, Temp = 25 °C unless otherwise stated.

2. Operating in pass-through mode: regulator output voltage equal to the input voltage minus a drop proportional to ILoad.



| Num  | Description                              | Min.                      | Max.                      | Unit |
|------|------------------------------------------|---------------------------|---------------------------|------|
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) – 2 | (t <sub>SCK</sub> /2) + 2 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | —                         | 10                        | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | _                         | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         | —                         | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | —                         | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | _                         | 14                        | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven | —                         | 14                        | ns   |

Table 30. Slave mode DSPI timing (limited voltage range) (continued)



Figure 15. DSPI classic SPI timing — slave mode

## 6.8.5 DSPI switching specifications (full voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provides DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

| Num | Description                       | Min.                          | Max.                     | Unit | Notes |
|-----|-----------------------------------|-------------------------------|--------------------------|------|-------|
|     | Operating voltage                 | 1.71                          | 3.6                      | V    | 1     |
|     | Frequency of operation            | —                             | 12.5                     | MHz  |       |
| DS1 | DSPI_SCK output cycle time        | 4 x t <sub>BUS</sub>          | _                        | ns   |       |
| DS2 | DSPI_SCK output high/low time     | (t <sub>SCK</sub> /2) - 4     | (t <sub>SCK/2)</sub> + 4 | ns   |       |
| DS3 | DSPI_PCSn valid to DSPI_SCK delay | (t <sub>BUS</sub> x 2) –<br>4 | _                        | ns   | 2     |

Table 31. Master mode DSPI timing (full voltage range)







## 6.8.6 I<sup>2</sup>C switching specifications

See General switching specifications.

## 6.8.7 UART switching specifications

See General switching specifications.

# 6.8.8 Normal Run, Wait and Stop mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in Normal Run, Wait and Stop modes.

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 40   | _    | ns          |
| S2   | I2S_MCLK (as an input) pulse width high/low                       | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 80   | —    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | —    | 15   | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    | _    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | —    | 15   | ns          |

Table 33. I2S/SAI master mode timing



| Num. | Characteristic                                      | Min. | Max. | Unit |
|------|-----------------------------------------------------|------|------|------|
| S8   | I2S_TX_BCLK to I2S_TXD invalid                      | 0    | —    | ns   |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK | 25   | _    | ns   |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK      | 0    |      | ns   |





#### Figure 18. I2S/SAI timing — master modes

#### Table 34. I2S/SAI slave mode timing

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 80   | —    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 10   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | —    | 29   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | —    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 10   | _    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | —    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    | —    | 21   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear





#### Figure 20. I2S/SAI timing — master modes

# Table 36. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 250  | _    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 30   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | _    | 87   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | —    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 30   | _    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | _    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    | —    | 72   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear





#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, Energy Efficient Solutions logo, and Kinetis are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM and Cortex are the registered trademarks of ARM Limited. © 2012-2013 Freescale Semiconductor, Inc.

Document Number: K21P80M50SF4 Rev. 4.1 08/2013

