

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Obsolete                                                                          |
|----------------------------|-----------------------------------------------------------------------------------|
| Core Processor             | XC800                                                                             |
| Core Size                  | 8-Bit                                                                             |
| Speed                      | 24MHz                                                                             |
| Connectivity               | CANbus, SSI, UART/USART                                                           |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                             |
| Number of I/O              | 34                                                                                |
| Program Memory Size        | 32KB (32K x 8)                                                                    |
| Program Memory Type        | FLASH                                                                             |
| EEPROM Size                | -                                                                                 |
| RAM Size                   | 1.75К х 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                                       |
| Data Converters            | A/D 8x10b                                                                         |
| Oscillator Type            | Internal                                                                          |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                     |
| Package / Case             | 48-LQFP                                                                           |
| Supplier Device Package    | PG-TQFP-48                                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/sak-xc886cm-8ffi-5v-ac |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **Table of Contents**

| 4.3.3 | Power-on Reset and PLL Timing 126      |
|-------|----------------------------------------|
| 4.3.4 | On-Chip Oscillator Characteristics 128 |
| 4.3.5 | External Clock Drive XTAL1 129         |
| 4.3.6 | JTAG Timing                            |
| 4.3.7 | SSC Master Mode Timing 132             |
| 5     | Package and Quality Declaration        |
| 5.1   | Package Parameters                     |
| 5.2   | Package Outline                        |
| 52    | Quality Daslandian (100                |



#### **Summary of Features**

| <b>Table 2 Device Frome</b> (cont d) | Table 2 | Device Profile (cont'd) |
|--------------------------------------|---------|-------------------------|
|--------------------------------------|---------|-------------------------|

| Sales Type               | Device<br>Type | Program<br>Memory<br>(Kbytes) | Power<br>Supply<br>(V) | Temp-<br>erature<br>(°C) | Quality<br>Profile |
|--------------------------|----------------|-------------------------------|------------------------|--------------------------|--------------------|
| SAK-XC886*/888*-8FFA 3V3 | Flash          | 32                            | 3.3                    | -40 to 125               | Automotive         |
| SAK-XC886*/888*-6FFA 3V3 | Flash          | 24                            | 3.3                    | -40 to 125               | Automotive         |
| SAF-XC886*/888*-8FFA 3V3 | Flash          | 32                            | 3.3                    | -40 to 85                | Automotive         |
| SAF-XC886*/888*-6FFA 3V3 | Flash          | 24                            | 3.3                    | -40 to 85                | Automotive         |
| SAF-XC886*/888*-8FFI 3V3 | Flash          | 32                            | 3.3                    | -40 to 85                | Industrial         |
| SAF-XC886*/888*-6FFI 3V3 | Flash          | 24                            | 3.3                    | -40 to 85                | Industrial         |

- Note: The asterisk (\*) above denotes the device configuration letters from **Table 1**. Corresponding ROM derivatives will be available on request.
- Note: For variants with LIN BSL support, only LIN BSL is available regardless of the availability of the CAN module.

As this document refers to all the derivatives, some description may not apply to a specific product. For simplicity, all versions are referred to by the term XC886/888 throughout this document.

#### **Ordering Information**

The ordering code for Infineon Technologies microcontrollers provides an exact reference to the required product. This ordering code identifies:

- The derivative itself, i.e. its function set, the temperature range, and the supply voltage
- The package and the type of delivery

For the available ordering codes for the XC886/888, please refer to your responsible sales representative or your local distributor.

Note: The ordering codes for the Mask-ROM versions are defined for each product after verification of the respective ROM code.



# XC886/888CLM

# **General Device Information**

| Symbol | Pin Number<br>(TQFP-48/64) | Туре | Reset<br>State | Function                                                    |                                                                                                                                 |
|--------|----------------------------|------|----------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| P3     |                            | I/O  |                | Port 3<br>Port 3 is an 8<br>I/O port. It ca<br>for CCU6, U/ | B-bit bidirectional general purpose<br>on be used as alternate functions<br>ART1, Timer 21 and MultiCAN.                        |
| P3.0   | 35/43                      |      | Hi-Z           | CCPOS1_2<br>CC60_0<br>RXDO1_1                               | CCU6 Hall Input 1<br>Input/Output of<br>Capture/Compare channel 0<br>UART1 Transmit Data Output                                 |
| P3.1   | 36/44                      |      | Hi-Z           | CCPOS0_2<br>CC61_2<br>COUT60_0                              | CCU6 Hall Input 0<br>Input/Output of<br>Capture/Compare channel 1<br>Output of Capture/Compare                                  |
|        |                            |      |                | TXD1_1                                                      | UART1 Transmit Data<br>Output/Clock Output                                                                                      |
| P3.2   | 37/49                      |      | Hi-Z           | CCPOS2_2<br>RXDC1_1<br>RXD1_1<br>CC61_0                     | CCU6 Hall Input 2<br>MultiCAN Node 1 Receiver Input<br>UART1 Receive Data Input<br>Input/Output of<br>Capture/Compare channel 1 |
| P3.3   | 38/50                      |      | Hi-Z           | COUT61_0<br>TXDC1_1                                         | Output of Capture/Compare<br>channel 1<br>MultiCAN Node 1 Transmitter<br>Output                                                 |
| P3.4   | 39/51                      |      | Hi-Z           | CC62_0<br>RXDC0_1<br>T2EX1_0                                | Input/Output of<br>Capture/Compare channel 2<br>MultiCAN Node 0 Receiver Input<br>Timer 21 External Trigger Input               |
| P3.5   | 40/52                      |      | Hi-Z           | COUT62_0<br>EXF21_0<br>TXDC0_1                              | Output of Capture/Compare<br>channel 2<br>Timer 21 External Flag Output<br>MultiCAN Node 0 Transmitter<br>Output                |
| P3.6   | 33/41                      |      | PD             | CTRAP 0                                                     | CCU6 Trap Input                                                                                                                 |

# Table 3Pin Definitions and Functions (cont'd)



# 3.2.2 Special Function Register

The Special Function Registers (SFRs) occupy direct internal data memory space in the range  $80_{H}$  to FF<sub>H</sub>. All registers, except the program counter, reside in the SFR area. The SFRs include pointers and registers that provide an interface between the CPU and the on-chip peripherals. As the 128-SFR range is less than the total number of registers required, address extension mechanisms are required to increase the number of addressable SFRs. The address extension mechanisms include:

- Mapping
- Paging

# 3.2.2.1 Address Extension by Mapping

Address extension is performed at the system level by mapping. The SFR area is extended into two portions: the standard (non-mapped) SFR area and the mapped SFR area. Each portion supports the same address range  $80_H$  to FF<sub>H</sub>, bringing the number of addressable SFRs to 256. The extended address range is not directly controlled by the CPU instruction itself, but is derived from bit RMAP in the system control register SYSCON0 at address  $8F_H$ . To access SFRs in the mapped area, bit RMAP in SFR SYSCON0 must be set. Alternatively, the SFRs in the standard area can be accessed by clearing bit RMAP. The SFR area can be selected as shown in **Figure 8**.

As long as bit RMAP is set, the mapped SFR area can be accessed. This bit is not cleared automatically by hardware. Thus, before standard/mapped registers are accessed, bit RMAP must be cleared/set, respectively, by software.









Address Extension by Mapping



SYSCON0

#### **Functional Description**

#### System Control Register 0 Reset Value: 04 7 5 4 3 2 1 0 6 IMODE 1 RMAP 0 0 0 r r r r rw rw

| Field | Bits          | Туре | Description                                                                                                                                                                |
|-------|---------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RMAP  | 0             | rw   | <ul> <li>Interrupt Node XINTR0 Enable</li> <li>0 The access to the standard SFR area is<br/>enabled</li> <li>1 The access to the mapped SFR area is<br/>enabled</li> </ul> |
| 1     | 2             | r    | <b>Reserved</b><br>Returns 1 if read; should be written with 1.                                                                                                            |
| 0     | [7:5],<br>3,1 | r    | <b>Reserved</b><br>Returns 0 if read; should be written with 0.                                                                                                            |

Note: The RMAP bit should be cleared/set by ANL or ORL instructions.

# 3.2.2.2 Address Extension by Paging

Address extension is further performed at the module level by paging. With the address extension by mapping, the XC886/888 has a 256-SFR address range. However, this is still less than the total number of SFRs needed by the on-chip peripherals. To meet this requirement, some peripherals have a built-in local address extension mechanism for increasing the number of addressable SFRs. The extended address range is not directly controlled by the CPU instruction itself, but is derived from bit field PAGE in the module page register MOD\_PAGE. Hence, the bit field PAGE must be programmed before accessing the SFR of the target module. Each module may contain a different number of pages and a different number of SFRs per page, depending on the specific requirement. Besides setting the correct RMAP bit value to select the SFR area, the user must also ensure that a valid PAGE is selected to target the desired SFR. A page inside the extended address range can be selected as shown in **Figure 9**.



# XC886/888CLM

# **Functional Description**

# Table 10Port Register Overview (cont'd)

| Addr            | Register Name                           | Bit       | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----------------|-----------------------------------------|-----------|----|----|----|----|----|----|----|----|
| RMAP =          | = 0, PAGE 1                             |           |    |    |    |    |    |    |    |    |
| 80 <sub>H</sub> | P0_PUDSEL Reset: FF <sub>H</sub>        | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|                 | P0 Pull-Up/Pull-Down Select<br>Register | Туре      | rw |
| 86 <sub>H</sub> | P0_PUDEN Reset: C4 <sub>H</sub>         | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|                 | P0 Pull-Up/Pull-Down Enable<br>Register | Туре      | rw |
| 90 <sub>H</sub> | P1_PUDSEL Reset: FF <sub>H</sub>        | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|                 | P1 Pull-Up/Pull-Down Select<br>Register | Туре      | rw |
| 91 <sub>H</sub> | P1_PUDEN Reset: FF <sub>H</sub>         | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|                 | P1 Pull-Up/Pull-Down Enable<br>Register | Туре      | rw |
| 92 <sub>H</sub> | P5_PUDSEL Reset: FF <sub>H</sub>        | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|                 | P5 Pull-Up/Pull-Down Select<br>Register | Туре      | rw |
| 93 <sub>H</sub> | P5_PUDEN Reset: FF <sub>H</sub>         | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|                 | P5 Pull-Up/Pull-Down Enable<br>Register | Туре      | rw |
| A0 <sub>H</sub> | H P2_PUDSEL Reset: FF <sub>H</sub>      |           | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|                 | P2 Pull-Up/Pull-Down Select<br>Register | Туре      | rw |
| A1 <sub>H</sub> | P2_PUDEN Reset: 00 <sub>H</sub>         | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|                 | P2 Pull-Up/Pull-Down Enable<br>Register | Туре      | rw |
| во <sub>Н</sub> | P3_PUDSEL Reset: BF <sub>H</sub>        | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|                 | P3 Pull-Up/Pull-Down Select<br>Register | Туре      | rw |
| B1 <sub>H</sub> | P3_PUDEN Reset: 40 <sub>H</sub>         | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|                 | P3 Pull-Up/Pull-Down Enable<br>Register | Туре      | rw |
| C8 <sub>H</sub> | P4_PUDSEL Reset: FF <sub>H</sub>        | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|                 | P4 Pull-Up/Pull-Down Select<br>Register | Туре      | rw |
| C9 <sub>H</sub> | P4_PUDEN Reset: 04 <sub>H</sub>         | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|                 | P4 Pull-Up/Pull-Down Enable<br>Register | Туре      | rw |
| RMAP =          | = 0, PAGE 2                             |           |    | •  |    |    |    | •  |    |    |
| <sup>80</sup> H | P0_ALTSEL0 Reset: 00 <sub>H</sub>       | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|                 | P0 Alternate Select 0 Register          | Туре      | rw |
| 86 <sub>H</sub> | P0_ALTSEL1 Reset: 00 <sub>H</sub>       | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|                 | PU Alternate Select 1 Register          | Туре      | rw |
| 90 <sub>H</sub> | P1_ALTSEL0 Reset: 00 <sub>H</sub>       | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|                 | PT Alternate Select 0 Register          | Туре      | rw |
| <sup>91</sup> H | P1_ALTSEL1 Reset: 00 <sub>H</sub>       | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|                 | I Allemale Select I Register            | Туре      | rw |
| 92 <sub>H</sub> | P5_ALTSEL0 Reset: 00 <sub>H</sub>       | Bit Field | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 |
|                 |                                         | Туре      | rw |



#### Table 13T21 Register Overview (cont'd)

| Addr                                           | Register Name         | Bit       | Bit 7 6 5 |  | 5 | 4 | 3 | 2 | 1 | 0 |
|------------------------------------------------|-----------------------|-----------|-----------|--|---|---|---|---|---|---|
| C5 <sub>H</sub> T21_T2H Reset: 00 <sub>H</sub> |                       | Bit Field | THL2      |  |   |   |   |   |   |   |
|                                                | Timer 2 Register High | Туре      | rwh       |  |   |   |   |   |   |   |

# 3.2.4.10 CCU6 Registers

The CCU6 SFRs can be accessed in the standard memory area (RMAP = 0).

#### Table 14 CCU6 Register Overview

| Addr                | Register Name                                                                           | Bit       | 7          | 6          | 5           | 4          | 3          | 2          | 1          | 0          |
|---------------------|-----------------------------------------------------------------------------------------|-----------|------------|------------|-------------|------------|------------|------------|------------|------------|
| RMAP =              | = 0                                                                                     |           | I          | I          |             | I          | I          | I          | l          |            |
| A3 <sub>H</sub>     | 3 <sub>H</sub> CCU6_PAGE Reset: 00 <sub>H</sub>                                         |           | C          | P          | ST          | NR         | 0          |            | PAGE       |            |
|                     | Page Register                                                                           | Туре      | ١          | N          | ١           | N          | r          |            | rw         |            |
| RMAP =              | 0, PAGE 0                                                                               |           |            |            |             |            |            |            |            |            |
| 9A <sub>H</sub>     | CCU6_CC63SRL Reset: 00 <sub>H</sub>                                                     | Bit Field |            |            |             | CC6        | 3SL        |            |            |            |
|                     | for Channel CC63 Low                                                                    | Туре      |            |            |             | r          | w          |            |            |            |
| 9B <sub>H</sub>     | CCU6_CC63SRH Reset: 00 <sub>H</sub>                                                     | Bit Field |            |            |             | CC6        | 3SH        |            |            |            |
|                     | for Channel CC63 High                                                                   | Туре      |            |            |             | r          | w          |            |            |            |
| 9CH                 | CCU6_TCTR4L Reset: 00 <sub>H</sub><br>Timer Control Register 4 Low                      | Bit Field | T12<br>STD | T12<br>STR | (           | 0          | DT<br>RES  | T12<br>RES | T12R<br>S  | T12R<br>R  |
|                     |                                                                                         | Туре      | w          | w          |             | r          | w          | w          | w          | w          |
| 9D <sub>H</sub>     | DDH CCU6_TCTR4H Reset: 00 <sub>H</sub><br>Timer Control Register 4 High                 |           | T13<br>STD | T13<br>STR | 0           |            | T13<br>RES | T13R<br>S  | T13R<br>R  |            |
|                     |                                                                                         | Туре      | w          | w          | r           |            | w          | w          | w          |            |
| 9E <sub>H</sub>     | E <sub>H</sub> CCU6_MCMOUTSL Reset: 00 <sub>H</sub><br>Multi-Channel Mode Output Shadow |           | STRM<br>CM | 0          | MCMPS       |            |            |            |            |            |
|                     | Register Low                                                                            | Туре      | w          | r          | rw          |            |            |            |            |            |
| 9F <sub>H</sub>     | CCU6_MCMOUTSH Reset: 00 <sub>H</sub><br>Multi-Channel Mode Output Shadow                | Bit Field | STRH<br>P  | 0          | CURHS EXPHS |            |            |            |            |            |
|                     |                                                                                         | Туре      | w          | r          | rw          |            |            | rw         |            |            |
| A4 <sub>H</sub>     | CCU6_ISRL Reset: 00 <sub>H</sub><br>Capture/Compare Interrupt Status                    | Bit Field | RT12<br>PM | RT12<br>OM | RCC6<br>2F  | RCC6<br>2R | RCC6<br>1F | RCC6<br>1R | RCC6<br>0F | RCC6<br>0R |
|                     |                                                                                         | Туре      | w          | w          | w           | w          | w          | w          | w          | w          |
| A5 <sub>H</sub>     | CCU6_ISRH Reset: 00 <sub>H</sub><br>Capture/Compare Interrupt Status                    | Bit Field | RSTR       | RIDLE      | RWH<br>E    | RCHE       | 0          | RTRP<br>F  | RT13<br>PM | RT13<br>CM |
| Reset Register High | Reset Register High                                                                     | Туре      | w          | w          | w           | w          | r          | w          | w          | w          |
| A6 <sub>H</sub>     | CCU6_CMPMODIFL Reset: 00 <sub>H</sub><br>Compare State Modification Register            |           | 0          | MCC6<br>3S |             | 0          |            | MCC6<br>2S | MCC6<br>1S | MCC6<br>0S |
|                     |                                                                                         | Туре      | r          | w          |             | r          |            | w          | w          | w          |
| а7 <sub>Н</sub>     | CCU6_CMPMODIFH Reset: 00 <sub>H</sub><br>Compare State Modification Register            | Bit Field | 0          | MCC6<br>3R |             | 0          |            | MCC6<br>2R | MCC6<br>1R | MCC6<br>0R |
|                     | High                                                                                    |           | r          | w          |             | r          |            | w          | w          | w          |



# 3.3 Flash Memory

The Flash memory provides an embedded user-programmable non-volatile memory, allowing fast and reliable storage of user code and data. It is operated from a single 2.5 V supply from the Embedded Voltage Regulator (EVR) and does not require additional programming or erasing voltage. The sectorization of the Flash memory allows each sector to be erased independently.

## Features

- In-System Programming (ISP) via UART
- In-Application Programming (IAP)
- Error Correction Code (ECC) for dynamic correction of single-bit errors
- Background program and erase operations for CPU load minimization
- Support for aborting erase operation
- Minimum program width<sup>1)</sup> of 32-byte for D-Flash and 64-byte for P-Flash
- 1-sector minimum erase width
- 1-byte read access
- Flash is delivered in erased state (read all zeros)
- Operating supply voltage: 2.5 V ± 7.5 %
- Read access time:  $3 \times t_{CCLK} = 125 \text{ ns}^{2}$
- Program time: 248256 /  $f_{SYS}^{(3)}$  = 2.6 ms<sup>3)</sup>
- Erase time: 9807360 / f<sub>SYS</sub> = 102 ms<sup>3)</sup>

<sup>1)</sup> P-Flash: 64-byte wordline can only be programmed once, i.e., one gate disturb allowed. D-Flash: 32-byte wordline can be programmed twice, i.e., two gate disturbs allowed.

<sup>2)</sup> Values shown here are typical values.  $f_{sys}$  = 96 MHz ± 7.5% ( $f_{CCLK}$  = 24 MHz ± 7.5 %) is the maximum frequency range for Flash read access.

<sup>3)</sup> Values shown here are typical values.  $f_{sys} = 96 \text{ MHz} \pm 7.5\%$  is the only frequency range for Flash programming and erasing.  $f_{sysmin}$  is used for obtaining the worst case timing.



# 3.4 Interrupt System

The XC800 Core supports one non-maskable interrupt (NMI) and 14 maskable interrupt requests. In addition to the standard interrupt functions supported by the core, e.g., configurable interrupt priority and interrupt masking, the XC886/888 interrupt system provides extended interrupt support capabilities such as the mapping of each interrupt vector to several interrupt sources to increase the number of interrupt sources supported, and additional status registers for detecting and determining the interrupt source.

# 3.4.1 Interrupt Source

**Figure 13** to **Figure 17** give a general overview of the interrupt sources and nodes, and their corresponding control and status flags.



Figure 13 Non-Maskable Interrupt Request Sources



# XC886/888CLM

### **Functional Description**



Figure 14 Interrupt Request Sources (Part 1)



# 3.7 Reset Control

The XC886/888 has five types of reset: power-on reset, hardware reset, watchdog timer reset, power-down wake-up reset, and brownout reset.

When the XC886/888 is first powered up, the status of certain pins (see **Table 23**) must be defined to ensure proper start operation of the device. At the end of a reset sequence, the sampled values are latched to select the desired boot option, which cannot be modified until the next power-on reset or hardware reset. This guarantees stable conditions during the normal operation of the device.

In order to power up the system properly, the external reset pin  $\overrightarrow{\text{RESET}}$  must be asserted until  $V_{\text{DDC}}$  reaches 0.9\* $V_{\text{DDC}}$ . The delay of external reset can be realized by an external capacitor at  $\overrightarrow{\text{RESET}}$  pin. This capacitor value must be selected so that  $V_{\text{RESET}}$  reaches 0.4 V, but not before  $V_{\text{DDC}}$  reaches 0.9\*  $V_{\text{DDC}}$ .

A typical application example is shown in Figure 22. The  $V_{\text{DDP}}$  capacitor value is 100 nF while the  $V_{\text{DDC}}$  capacitor value is 220 nF. The capacitor connected to RESET pin is 100 nF.

Typically, the time taken for  $V_{DDC}$  to reach  $0.9^*V_{DDC}$  is less than 50 µs once  $V_{DDP}$  reaches 2.3V. Hence, based on the condition that 10% to 90%  $V_{DDP}$  (slew rate) is less than 500 µs, the RESET pin should be held low for 500 µs typically. See Figure 23.



Figure 22 Reset Circuitry



# 3.7.1 Module Reset Behavior

**Table 22** lists the functions of the XC886/888 and the various reset types that affect these functions. The symbol "■" signifies that the particular function is reset to its default state.

| Module/<br>Function   | Wake-Up<br>Reset                     | Watchdog<br>Reset         | Hardware<br>Reset         | Power-On<br>Reset         | Brownout<br>Reset         |
|-----------------------|--------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|
| CPU Core              |                                      |                           |                           |                           |                           |
| Peripherals           |                                      |                           |                           |                           |                           |
| On-Chip<br>Static RAM | Not affected,<br>Reliable            | Not affected,<br>Reliable | Not affected,<br>Reliable | Affected, un-<br>reliable | Affected, un-<br>reliable |
| Oscillator,<br>PLL    |                                      | Not affected              |                           |                           |                           |
| Port Pins             |                                      |                           |                           |                           |                           |
| EVR                   | The voltage regulator is switched on | Not affected              |                           |                           |                           |
| FLASH                 |                                      |                           |                           |                           |                           |
| NMI                   | Disabled                             | Disabled                  |                           |                           |                           |

#### Table 22Effect of Reset on Device Functions

# 3.7.2 Booting Scheme

When the XC886/888 is reset, it must identify the type of configuration with which to start the different modes once the reset sequence is complete. Thus, boot configuration information that is required for activation of special modes and conditions needs to be applied by the external world through input pins. After power-on reset or hardware reset, the pins MBC, TMS and P0.0 collectively select the different boot options. Table 23 shows the available boot options in the XC886/888.

| MBC | TMS | P0.0 | Type of Mode                                                               | PC Start Value    |
|-----|-----|------|----------------------------------------------------------------------------|-------------------|
| 1   | 0   | Х    | User Mode <sup>1)</sup> ; on-chip OSC/PLL non-bypassed                     | 0000 <sub>H</sub> |
| 0   | 0   | Х    | BSL Mode; on-chip OSC/PLL non-bypassed <sup>2)</sup>                       | 0000 <sub>H</sub> |
| 0   | 1   | 0    | OCDS Mode; on-chip OSC/PLL non-<br>bypassed                                | 0000 <sub>H</sub> |
| 1   | 1   | 0    | User (JTAG) Mode <sup>3)</sup> ; on-chip OSC/PLL non-<br>bypassed (normal) | 0000 <sub>H</sub> |

| Table 23 | XC886/888 Boot Selection |
|----------|--------------------------|
|          |                          |



# 3.12 CORDIC Coprocessor

The CORDIC Coprocessor provides CPU with hardware support for the solving of circular (trigonometric), linear (multiply-add, divide-add) and hyperbolic functions.

# Features

- Modes of operation
  - Supports all CORDIC operating modes for solving circular (trigonometric), linear (multiply-add, divide-add) and hyperbolic functions
  - Integrated look-up tables (LUTs) for all operating modes
- Circular vectoring mode: Extended support for values of initial X and Y data up to full range of [-2<sup>15</sup>,(2<sup>15</sup>-1)] for solving angle and magnitude
- Circular rotation mode: Extended support for values of initial Z data up to full range of  $[-2^{15},(2^{15}-1)]$ , representing angles in the range  $[-\pi,((2^{15}-1)/2^{15})\pi]$  for solving trigonometry
- Implementation-dependent operational frequency of up to 80 MHz
- Gated clock input to support disabling of module
- 16-bit accessible data width
  - 24-bit kernel data width plus 2 overflow bits for X and Y each
  - 20-bit kernel data width plus 1 overflow bit for Z
  - With KEEP bit to retain the last value in the kernel register for a new calculation
- 16 iterations per calculation: Approximately 41 clock-cycles or less, from set of start (ST) bit to set of end-of-calculation flag, excluding time taken for write and read access of data bytes.
- Twos complement data processing
- Only exception: X result data with user selectable option for unsigned result
- X and Y data generally accepted as integer or rational number; X and Y must be of the same data form
- Entries of LUTs are 20-bit signed integers
  - Entries of atan and atanh LUTs are integer representations (S19) of angles with the scaling such that  $[-2^{15},(2^{15}-1)]$  represents the range  $[-\pi,((2^{15}-1)/2^{15})\pi]$
  - Accessible Z result data for circular and hyperbolic functions is integer in data form of S15
- Emulated LUT for linear function
  - Data form is 1 integer bit and 15-bit fractional part (1.15)
  - Accessible Z result data for linear function is rational number with fixed data form of S4.11 (signed 4Q16)
- Truncation Error
  - The result of a CORDIC calculation may return an approximation due to truncation of LSBs
  - Good accuracy of the CORDIC calculated result data, especially in circular mode
- Interrupt
  - On completion of a calculation



- Interrupt enabling and corresponding flag

# 3.13 UART and UART1

The XC886/888 provides two Universal Asynchronous Receiver/Transmitter (UART and UART1) modules for full-duplex asynchronous reception/transmission. Both are also receive-buffered, i.e., they can commence reception of a second byte before a previously received byte has been read from the receive register. However, if the first byte still has not been read by the time reception of the second byte is complete, one of the bytes will be lost.

#### Features

- Full-duplex asynchronous modes
  - 8-bit or 9-bit data frames, LSB first
  - Fixed or variable baud rate
- Receive buffered
- Multiprocessor communication
- Interrupt generation on the completion of a data transmission or reception

The UART modules can operate in the four modes shown in **Table 29**.

| Operating Mode               | Baud Rate                                          |
|------------------------------|----------------------------------------------------|
| Mode 0: 8-bit shift register | f <sub>PCLK</sub> /2                               |
| Mode 1: 8-bit shift UART     | Variable                                           |
| Mode 2: 9-bit shift UART     | $f_{\rm PCLK}/32 \text{ or } f_{\rm PCLK}/64^{1)}$ |
| Mode 3: 9-bit shift UART     | Variable                                           |

#### Table 29UART Modes

1) For UART1 module, the baud rate is fixed at  $f_{PCLK}/64$ .

There are several ways to generate the baud rate clock for the serial port, depending on the mode in which it is operating. In mode 0, the baud rate for the transfer is fixed at  $f_{\rm PCLK}/2$ . In mode 2, the baud rate is generated internally based on the UART input clock and can be configured to either  $f_{\rm PCLK}/32$  or  $f_{\rm PCLK}/64$ . For UART1 module, only  $f_{\rm PCLK}/64$  is available. The variable baud rate is set by the underflow rate on the dedicated baud-rate generator. For UART module, the variable baud rate alternatively can be set by the overflow rate on Timer 1.

# 3.13.1 Baud-Rate Generator

Both UART modules have their own dedicated baud-rate generator, which is based on a programmable 8-bit reload value, and includes divider stages (i.e., prescaler and



# XC886/888CLM

**Functional Description** 



Figure 32 SSC Block Diagram



#### Table 40ADC Characteristics (Operating Conditions apply; $V_{DDP}$ = 5V Range)

| Parameter                                                    | Symbol             |    | Limit Values |      |                           | Unit | Test Conditions/        |
|--------------------------------------------------------------|--------------------|----|--------------|------|---------------------------|------|-------------------------|
|                                                              |                    |    | min.         | typ. | max.                      |      | Remarks                 |
| Overload current<br>coupling factor for<br>digital I/O pins  | K <sub>OVD</sub>   | CC | -            | _    | 5.0 x<br>10 <sup>-3</sup> | -    | $I_{\rm OV} > 0^{1)3)}$ |
|                                                              |                    |    | _            | _    | 1.0 x<br>10 <sup>-2</sup> | _    | $I_{\rm OV} < 0^{1)3)}$ |
| Switched<br>capacitance at the<br>reference voltage<br>input | $C_{\sf AREFSW}$   | CC | _            | 10   | 20                        | pF   | 1)4)                    |
| Switched<br>capacitance at the<br>analog voltage<br>inputs   | C <sub>AINSW</sub> | CC | _            | 5    | 7                         | pF   | 1)5)                    |
| Input resistance of the reference input                      | R <sub>AREF</sub>  | CC | _            | 1    | 2                         | kΩ   | 1)                      |
| Input resistance of<br>the selected analog<br>channel        | R <sub>AIN</sub>   | CC | _            | 1    | 1.5                       | kΩ   | 1)                      |

1) Not subjected to production test, verified by design/characterization

2) TUE is tested at  $V_{\text{AREF}}$  = 5.0 V,  $V_{\text{AGND}}$  = 0 V,  $V_{\text{DDP}}$  = 5.0 V.

- 3) An overload current  $(I_{OV})$  through a pin injects a certain error current  $(I_{INJ})$  into the adjacent pins. This error current adds to the respective pin's leakage current  $(I_{OZ})$ . The amount of error current depends on the overload current and is defined by the overload coupling factor  $K_{OV}$ . The polarity of the injected error current is inverse compared to the polarity of the overload current that produces it. The total current through a pin is  $|I_{TOT}| = |I_{OZ1}| + (|I_{OV}| \times K_{OV})$ . The additional error current may distort the input voltage on analog inputs.
- 4) This represents an equivalent switched capacitance. This capacitance is not switched to the reference voltage at once. Instead of this, smaller capacitances are successively switched to the reference voltage.
- 5) The sampling capacity of the conversion C-Network is pre-charged to  $V_{AREF}/2$  before connecting the input to the C-Network. Because of the parasitic elements, the voltage measured at ANx is lower than  $V_{AREF}/2$ .





Figure 39 ADC Input Circuits



# 4.3.4 On-Chip Oscillator Characteristics

 Table 47 provides the characteristics of the on-chip oscillator in the XC886/888.

| Table 47 | On-chip Oscillator Characteristics (Operating Conditions apply) |
|----------|-----------------------------------------------------------------|
|----------|-----------------------------------------------------------------|

| Parameter                      | Symbol              |    | Limit Values |      |      | Unit | Test Conditions                                                                                                                    |  |
|--------------------------------|---------------------|----|--------------|------|------|------|------------------------------------------------------------------------------------------------------------------------------------|--|
|                                |                     |    | min.         | typ. | max. |      |                                                                                                                                    |  |
| Nominal frequency              | f <sub>nom</sub>    | CC | 9.36         | 9.6  | 9.84 | MHz  | under nominal conditions <sup>1)</sup>                                                                                             |  |
| Long term frequency deviation  | Δf <sub>LT</sub>    | CC | -5.0         | -    | 5.0  | %    | with respect to $f_{\text{NOM}}$ , over<br>lifetime and temperature<br>(-10°C to 125°C), for one<br>given device after<br>trimming |  |
|                                |                     |    | -6.0         | _    | 0    | %    | with respect to $f_{NOM}$ , over<br>lifetime and temperature<br>(-40°C to<br>-10°C), for one given<br>device after trimming        |  |
| Short term frequency deviation | $\Delta f_{\rm ST}$ | CC | -1.0         | -    | 1.0  | %    | within one LIN message<br>(<10 ms 100 ms)                                                                                          |  |

1) Nominal condition:  $V_{\text{DDC}}$  = 2.5 V,  $T_{\text{A}}$  = + 25°C.



# 4.3.7 SSC Master Mode Timing

Table 51 provides the characteristics of the SSC timing in the XC886/888.

| Table 51 | SSC Master Mode Timing | (Operating Conditions | apply; $CL = 50  pF$ ) |
|----------|------------------------|-----------------------|------------------------|
|          | J                      |                       |                        |

| Parameter            | Symbol                |    | Limi               | t Values | Unit | Test       |
|----------------------|-----------------------|----|--------------------|----------|------|------------|
|                      |                       |    | min.               | max.     |      | Conditions |
| SCLK clock period    | t <sub>0</sub>        | CC | 2*T <sub>SSC</sub> | _        | ns   | 1)2)       |
| MTSR delay from SCLK | t <sub>1</sub>        | CC | 0                  | 8        | ns   | 2)         |
| MRST setup to SCLK   | <i>t</i> <sub>2</sub> | SR | 24                 | -        | ns   | 2)         |
| MRST hold from SCLK  | <i>t</i> <sub>3</sub> | SR | 0                  | -        | ns   | 2)         |

1)  $T_{SSCmin} = T_{CPU} = 1/f_{CPU}$ . When  $f_{CPU} = 24$  MHz,  $t_0 = 83.3$  ns.  $T_{CPU}$  is the CPU clock period.

2) Not all parameters are 100% tested, but are verified by design/characterization and test correlation.



Figure 52 SSC Master Mode Timing