# Infineon Technologies - XC886LM8FFA5VACKXUMA1 Datasheet Welcome to **E-XFL.COM** #### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Core Processor | XC800 | | Core Size | 8-Bit | | Speed | 24MHz | | Connectivity | LINbus, SSI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 34 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 1.75K x 8 | | Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V | | Data Converters | A/D 8x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C | | Mounting Type | Surface Mount | | Package / Case | 48-LQFP | | Supplier Device Package | PG-TQFP-48 | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/xc886lm8ffa5vackxuma1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Table of Contents** | 3.6 | Power Supply System with Embedded Voltage Regulator | | |---------|-----------------------------------------------------|----------| | 3.7 | Reset Control | | | 3.7.1 | Module Reset Behavior | | | 3.7.2 | Booting Scheme | <br>. 71 | | 3.8 | Clock Generation Unit | <br>. 72 | | 3.8.1 | Recommended External Oscillator Circuits | <br>. 75 | | 3.8.2 | Clock Management | <br>. 77 | | 3.9 | Power Saving Modes | <br>. 79 | | 3.10 | Watchdog Timer | <br>. 80 | | 3.11 | Multiplication/Division Unit | | | 3.12 | CORDIC Coprocessor | | | 3.13 | UART and UART1 | | | 3.13.1 | Baud-Rate Generator | | | 3.13.2 | Baud Rate Generation using Timer 1 | <br>. 88 | | 3.14 | Normal Divider Mode (8-bit Auto-reload Timer) | | | 3.15 | LIN Protocol | | | 3.15.1 | LIN Header Transmission | | | 3.16 | High-Speed Synchronous Serial Interface | <br>. 91 | | 3.17 | Timer 0 and Timer 1 | <br>. 93 | | 3.18 | Timer 2 and Timer 21 | <br>. 94 | | 3.19 | Capture/Compare Unit 6 | <br>. 95 | | 3.20 | Controller Area Network (MultiCAN) | <br>. 97 | | 3.21 | Analog-to-Digital Converter | <br>. 99 | | 3.21.1 | ADC Clocking Scheme | <br>. 99 | | 3.21.2 | ADC Conversion Sequence | <br>101 | | 3.22 | On-Chip Debug Support | <br>102 | | 3.22.1 | JTAG ID Register | <br>103 | | 3.23 | Chip Identification Number | <br>104 | | 4 | Electrical Parameters | <br>108 | | 4.1 | General Parameters | <br>108 | | 4.1.1 | Parameter Interpretation | <br>108 | | 4.1.2 | Absolute Maximum Rating | <br>109 | | 4.1.3 | Operating Conditions | 110 | | 4.2 | DC Parameters | <br>111 | | 4.2.1 | Input/Output Characteristics | <br>111 | | 4.2.2 | Supply Threshold Characteristics | <br>115 | | 4.2.3 | ADC Characteristics | 116 | | 4.2.3.1 | ADC Conversion Timing | 119 | | 4.2.4 | Power Supply Current | 120 | | 4.3 | AC Parameters | 124 | | 4.3.1 | Testing Waveforms | <br>124 | | 4.3.2 | Output Rise/Fall Times | 125 | # **General Device Information** Table 3 Pin Definitions and Functions (cont'd) | Symbol | Pin Number<br>(TQFP-48/64) | Туре | Reset<br>State | Function | | |--------|----------------------------|------|----------------|----------------------------------------|-----------------------------------------------------------------------------------------------------| | P1.6 | 8/10 | | PU | CCPOS1_1<br>T12HR_0 | CCU6 Hall Input 1<br>CCU6 Timer 12 Hardware Run<br>Input | | | | | | EXINT6_0<br>RXDC0_2<br>T21_1 | • • | | P1.7 | 9/11 | | PU | CCPOS2_1<br>T13HR_0<br>T2_1<br>TXDC0_2 | CCU6 Hall Input 2 CCU6 Timer 13 Hardware Run Input Timer 2 Input MultiCAN Node 0 Transmitter Output | | | | | | | .6 can be used as a software chip for the SSC. | code or data. Therefore, even though the ROM device contains either a 24-Kbyte or 32-Kbyte ROM, the maximum size of code that can be placed in the ROM is the given size less four bytes. ### 3.2.1 Memory Protection Strategy The XC886/888 memory protection strategy includes: - Read-out protection: The user is able to protect the contents in the Flash (for Flash devices) and ROM (for ROM devices) memory from being read - Flash protection is enabled by programming a valid password (8-bit non-zero value) via BSL mode 6. - ROM protection is fixed with the ROM mask and is always enabled. - Flash program and erase protection: This feature is available only for Flash devices. ### 3.2.1.1 Flash Memory Protection As long as a valid password is available, all external access to the device, including the Flash, will be blocked. For additional security, the Flash hardware protection can be enabled to implement a second layer of read-out protection, as well as to enable program and erase protection. Flash hardware protection is available only for Flash devices and comes in two modes: - Mode 0: Only the P-Flash is protected; the D-Flash is unprotected - Mode 1: Both the P-Flash and D-Flash are protected The selection of each protection mode and the restrictions imposed are summarized in **Table 4**. Table 4 Flash Protection Modes | Flash Protection | Without hardware protection | With hardware protection | | | | | | | |---------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------|--|--|--|--|--| | Hardware Protection Mode | - | 0 | 1 | | | | | | | Activation | Program a valid passv | Program a valid password via BSL mode 6 | | | | | | | | Selection | Bit 4 of password = 0 | Bit 4 of password = 1 Bit 4 of password =<br>MSB of password = 0 MSB of password = | | | | | | | | P-Flash<br>contents can be<br>read by | Read instructions in any program memory | Read instructions in the P-Flash | Read instructions in<br>the P-Flash or D-<br>Flash | | | | | | | External access to P-Flash | Not possible | Not possible | Not possible | | | | | | Data Sheet 21 V1.2, 2009-07 - Overwrite the contents of PAGE with the contents of STx, ignoring the value written to the bit positions of PAGE - (this is done at the end of the interrupt routine to restore the previous page setting before the interrupt occurred) Figure 10 Storage Elements for Paging With this mechanism, a certain number of interrupt routines (or other routines) can perform page changes without reading and storing the previously used page information. The use of only write operations makes the system simpler and faster. Consequently, this mechanism significantly improves the performance of short interrupt routines. The XC886/888 supports local address extension for: - Parallel Ports - Analog-to-Digital Converter (ADC) - Capture/Compare Unit 6 (CCU6) - System Control Registers Data Sheet 27 V1.2, 2009-07 | Field | Bits | Туре | Description | |-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OP | [7:6] | w | <ul> <li>Operation</li> <li>0X Manual page mode. The value of STNR is ignored and PAGE is directly written.</li> <li>10 New page programming with automatic page saving. The value written to the bit positions of PAGE is stored. In parallel, the previous contents of PAGE are saved in the storage bit field STx indicated by STNR.</li> <li>11 Automatic restore page action. The value written to the bit positions PAGE is ignored and instead, PAGE is overwritten by the contents of the storage bit field STx indicated by STNR.</li> </ul> | | 0 | 3 | r | Reserved Returns 0 if read; should be written with 0. | #### 3.2.3 Bit Protection Scheme The bit protection scheme prevents direct software writing of selected bits (i.e., protected bits) using the PASSWD register. When the bit field MODE is $11_B$ , writing $10011_B$ to the bit field PASS opens access to writing of all protected bits, and writing $10101_B$ to the bit field PASS closes access to writing of all protected bits. In both cases, the value of the bit field MODE is not changed even if PASSWD register is written with $98_H$ or $A8_H$ . It can only be changed when bit field PASS is written with $11000_B$ , for example, writing $D0_H$ to PASSWD register disables the bit protection scheme. Note that access is opened for maximum 32 CCLKs if the "close access" password is not written. If "open access" password is written again before the end of 32 CCLK cycles, there will be a recount of 32 CCLK cycles. The protected bits include the N- and K-Divider bits, NDIV and KDIV; the Watchdog Timer enable bit, WDTEN; and the power-down and slow-down enable bits, PD and SD. Table 5 CPU Register Overview (cont'd) | Addr | Register Name | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|----------------------------------------------------------------|-----------|-------------|-------------|-------------|-------------|------|------|-----------|-----------| | A8 <sub>H</sub> | IEN0 Reset: 00 <sub>H</sub> | Bit Field | EA | 0 | ET2 | ES | ET1 | EX1 | ET0 | EX0 | | | Interrupt Enable Register 0 | Туре | rw | r | rw | rw | rw | rw | rw | rw | | B8 <sub>H</sub> | IP Reset: 00 <sub>H</sub> | Bit Field | ( | ) | PT2 | PS | PT1 | PX1 | PT0 | PX0 | | | Interrupt Priority Register | Туре | 1 | r | rw | rw | rw | rw | rw | rw | | В9 <sub>Н</sub> | IPH Reset: 00 <sub>H</sub> | Bit Field | ( | ) | PT2H | PSH | PT1H | PX1H | PT0H | PX0H | | | Interrupt Priority High Register | Туре | ı | r | rw | rw | rw | rw | rw | rw | | D0 <sub>H</sub> | PSW Reset: 00 <sub>H</sub> | Bit Field | CY | AC | F0 | RS1 | RS0 | OV | F1 | Р | | | Program Status Word Register | Туре | rwh | rwh | rw | rw | rw | rwh | rw | rh | | E0 <sub>H</sub> | ACC Reset: 00 <sub>H</sub> | Bit Field | ACC7 | ACC6 | ACC5 | ACC4 | ACC3 | ACC2 | ACC1 | ACC0 | | | Accumulator Register | Туре | rw | E8 <sub>H</sub> | IEN1 Reset: 00 <sub>H</sub> Interrupt Enable Register 1 | Bit Field | ECCIP<br>3 | ECCIP<br>2 | ECCIP<br>1 | ECCIP<br>0 | EXM | EX2 | ESSC | EADC | | | | Туре | rw | F0 <sub>H</sub> | B Reset: 00 <sub>H</sub> | Bit Field | В7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | | | B Register | Туре | rw | F8 <sub>H</sub> | IP1 Reset: 00 <sub>H</sub> Interrupt Priority 1 Register | Bit Field | PCCIP<br>3 | PCCIP<br>2 | PCCIP<br>1 | PCCIP<br>0 | PXM | PX2 | PSSC | PADC | | | | Туре | rw | F9 <sub>H</sub> | IPH1 Reset: 00 <sub>H</sub> Interrupt Priority 1 High Register | Bit Field | PCCIP<br>3H | PCCIP<br>2H | PCCIP<br>1H | PCCIP<br>0H | PXMH | PX2H | PSSC<br>H | PADC<br>H | | | | Туре | rw # 3.2.4.2 MDU Registers The MDU SFRs can be accessed in the mapped memory area (RMAP = 1). Table 6 MDU Register Overview | Addr | Register Name | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|----------------------------------------------------|-----------|------|----|------|-----------|-----|--------|------|------| | RMAP = | : 1 | | | • | • | • | | • | | | | во <sub>Н</sub> | MDUSTAT Reset: 00 <sub>H</sub> | Bit Field | | | 0 | | | BSY | IERR | IRDY | | | MDU Status Register | Туре | | | r | | | rh | rwh | rwh | | В1 <sub>Н</sub> | MDUCON Reset: 00 <sub>H</sub> MDU Control Register | Bit Field | IE | IR | RSEL | STAR<br>T | | OPCODE | | | | | | Туре | rw | rw | rw | rwh | | r | W | | | B2 <sub>H</sub> | MD0 Reset: 00 <sub>H</sub> | Bit Field | DATA | | | | | | | | | | MDU Operand Register 0 | Туре | rw | | | | | | | | | B2 <sub>H</sub> | MR0 Reset: 00 <sub>H</sub> | Bit Field | | | | DA | ·ΤΑ | | | | | | MDU Result Register 0 | | rh | | | | | | | | | В3 <sub>Н</sub> | MD1 Reset: 00 <sub>H</sub> | Bit Field | DATA | | | | | | | | | | MDU Operand Register 1 | | | | | r | W | | | | # 3.2.4.12 SSC Registers The SSC SFRs can be accessed in the standard memory area (RMAP = 0). Table 16 SSC Register Overview | Addr | Register Name | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|------------------------------------------|-----------|----------|----|----|------|------|-----|-----|-----| | RMAP = | : 0 | | | ı | | ı | | I | I | | | A9 <sub>H</sub> | SSC_PISEL Reset: 00H | Bit Field | | | 0 | | | CIS | SIS | MIS | | | Port Input Select Register | Туре | | | r | | | rw | rw | rw | | $AA_H$ | SSC_CONL Reset: 00H | Bit Field | LB | РО | PH | НВ | | В | М | | | | Control Register Low<br>Programming Mode | Туре | rw | rw | rw | rw | | r | w | | | $AA_H$ | SSC_CONL Reset: 00 <sub>H</sub> | | | ( | ) | | | В | С | | | | Control Register Low<br>Operating Mode | Туре | | | r | | | r | h | | | AB <sub>H</sub> | SSC_CONH Reset: 00H | Bit Field | EN | MS | 0 | AREN | BEN | PEN | REN | TEN | | | Control Register High Programming Mode | Туре | rw | rw | r | rw | rw | rw | rw | rw | | AB <sub>H</sub> | SSC_CONH Reset: 00H | Bit Field | EN | MS | 0 | BSY | BE | PE | RE | TE | | | Control Register High Operating Mode | Туре | rw | rw | r | rh | rwh | rwh | rwh | rwh | | AC <sub>H</sub> | SSC_TBL Reset: 00H | Bit Field | | | | TB_V | ALUE | | | | | | Transmitter Buffer Register Low | Туре | | | | r | W | | | | | AD <sub>H</sub> | SSC_RBL Reset: 00H | Bit Field | RB_VALUE | | | | | | | | | | Receiver Buffer Register Low | Туре | rh | | | | | | | | | AE <sub>H</sub> | SSC_BRL Reset: 00H | Bit Field | | | | BR_V | ALUE | | | | | | Baud Rate Timer Reload<br>Register Low | Туре | rw | | | | | | | | | AF <sub>H</sub> | SSC_BRH Reset: 00H | Bit Field | | | | BR_V | ALUE | | | | | | Baud Rate Timer Reload<br>Register High | | | | | n | W | | | | # 3.2.4.13 MultiCAN Registers The MultiCAN SFRs can be accessed in the standard memory area (RMAP = 0). Table 17 CAN Register Overview | Addr | Register Name | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|--------------------------------------|-----------|-----|-----|-----|-----|------|------|------|------| | RMAP = | RMAP = 0 | | | | | | | | | | | D8 <sub>H</sub> | | | V3 | V2 | V1 | V0 | AU | AD | BSY | RWEN | | | CAN Address/Data Control<br>Register | Туре | rw | rw | rw | rw | rw | | rh | rw | | D9 <sub>H</sub> | ADL Reset: 00 <sub>H</sub> | Bit Field | CA9 | CA8 | CA7 | CA6 | CA5 | CA4 | CA3 | CA2 | | | CAN Address Register Low | Туре | rwh | | ADH Reset: 00 <sub>H</sub> | Bit Field | 0 | | | | CA13 | CA12 | CA11 | CA10 | | | CAN Address Register High | Туре | r | | | | rwh | rwh | rwh | rwh | Figure 18 Interrupt Request Sources (Part 5) Data Sheet 61 V1.2, 2009-07 Table 20 Interrupt Vector Addresses (cont'd) | Interrupt Vector Source Address | | Assignment for XC886/888 | Enable Bit | SFR | |---------------------------------|-------------------|----------------------------------------------------|------------|------| | XINTR6 | 0033 <sub>H</sub> | MultiCAN Nodes 1 and 2 | EADC | IEN1 | | | | ADC[1:0] | | | | XINTR7 | 003B <sub>H</sub> | SSC | ESSC | | | XINTR8 | 0043 <sub>H</sub> | External Interrupt 2 | EX2 | | | | | T21 | | | | | | CORDIC | | | | | | UART1 | | | | | | UART1 Fractional Divider (Normal Divider Overflow) | | | | | | MDU[1:0] | | | | XINTR9 | 004B <sub>H</sub> | External Interrupt 3 | EXM | | | | | External Interrupt 4 | | | | | | External Interrupt 5 | | | | | | External Interrupt 6 | | | | | | MultiCAN Node 3 | | | | XINTR10 | 0053 <sub>H</sub> | CCU6 INP0 | ECCIP0 | | | | | MultiCAN Node 4 | | | | XINTR11 | 005B <sub>H</sub> | CCU6 INP1 | ECCIP1 | | | | | MultiCAN Node 5 | | | | XINTR12 | 0063 <sub>H</sub> | CCU6 INP2 | ECCIP2 | | | | | MultiCAN Node 6 | | | | XINTR13 | 006B <sub>H</sub> | CCU6 INP3 | ECCIP3 | | | | | MultiCAN Node 7 | | | Figure 19 shows the structure of a bidirectional port pin. Figure 19 General Structure of Bidirectional Port #### 3.7.1 Module Reset Behavior Table 22 lists the functions of the XC886/888 and the various reset types that affect these functions. The symbol "■" signifies that the particular function is reset to its default state. Table 22 Effect of Reset on Device Functions | Module/<br>Function | Wake-Up<br>Reset | Watchdog<br>Reset | Hardware<br>Reset | Power-On<br>Reset | Brownout<br>Reset | |-----------------------|--------------------------------------|---------------------------|---------------------------|---------------------------|---------------------------| | CPU Core | | | | | | | Peripherals | | | | | | | On-Chip<br>Static RAM | Not affected,<br>Reliable | Not affected,<br>Reliable | Not affected,<br>Reliable | Affected, un-<br>reliable | Affected, un-<br>reliable | | Oscillator,<br>PLL | | Not affected | | | | | Port Pins | | | | | | | EVR | The voltage regulator is switched on | Not affected | | | | | FLASH | | | | | | | NMI | Disabled | Disabled | | | | # 3.7.2 Booting Scheme When the XC886/888 is reset, it must identify the type of configuration with which to start the different modes once the reset sequence is complete. Thus, boot configuration information that is required for activation of special modes and conditions needs to be applied by the external world through input pins. After power-on reset or hardware reset, the pins MBC, TMS and P0.0 collectively select the different boot options. **Table 23** shows the available boot options in the XC886/888. Table 23 XC886/888 Boot Selection | MBC | TMS | P0.0 | Type of Mode | PC Start Value | |-----|-----|------|------------------------------------------------------------------------|-------------------| | 1 | 0 | X | User Mode <sup>1)</sup> ; on-chip OSC/PLL non-bypassed | 0000 <sub>H</sub> | | 0 | 0 | X | BSL Mode; on-chip OSC/PLL non-bypassed <sup>2)</sup> | 0000 <sub>H</sub> | | 0 | 1 | 0 | OCDS Mode; on-chip OSC/PLL non-bypassed | 0000 <sub>H</sub> | | 1 | 1 | 0 | User (JTAG) Mode <sup>3)</sup> ; on-chip OSC/PLL non-bypassed (normal) | 0000 <sub>H</sub> | - 1) BSL mode is automatically entered if no valid password is installed and data at memory address 0000H equals zero. - 2) OSC is bypassed in MultiCAN BSL mode - 3) Normal user mode with standard JTAG (TCK,TDI,TDO) pins for hot-attach purpose. Note: The boot options are valid only with the default set of UART and JTAG pins. #### 3.8 Clock Generation Unit The Clock Generation Unit (CGU) allows great flexibility in the clock generation for the XC886/888. The power consumption is indirectly proportional to the frequency, whereas the performance of the microcontroller is directly proportional to the frequency. During user program execution, the frequency can be programmed for an optimal ratio between performance and power consumption. Therefore the power consumption can be adapted to the actual application state. #### **Features** - Phase-Locked Loop (PLL) for multiplying clock source by different factors - PLL Base Mode - Prescaler Mode - PLL Mode - Power-down mode support The CGU consists of an oscillator circuit and a PLL. In the XC886/888, the oscillator can be from either of these two sources: the on-chip oscillator (9.6 MHz) or the external oscillator (4 MHz to 12 MHz). The term "oscillator" is used to refer to both on-chip oscillator and external oscillator, unless otherwise stated. After the reset, the on-chip oscillator will be used by default. The external oscillator can be selected via software. In addition, the PLL provides a fail-safe logic to perform oscillator run and loss-of-lock detection. This allows emergency routines to be executed for system recovery or to perform system shut down. Data Sheet 72 V1.2, 2009-07 For power saving purposes, the clocks may be disabled or slowed down according to **Table 26**. Table 26 System frequency ( $f_{sys} = 96 \text{ MHz}$ ) | Power Saving Mode | Action | |-------------------|--------------------------------------------------------------------------------------------------------------------------| | Idle | Clock to the CPU is disabled. | | Slow-down | Clocks to the CPU and all the peripherals are divided by a common programmable factor defined by bit field CMCON.CLKREL. | | Power-down | Oscillator and PLL are switched off. | Data Sheet 78 V1.2, 2009-07 Figure 33 CCU6 Block Diagram ### 3.21 Analog-to-Digital Converter The XC886/888 includes a high-performance 10-bit Analog-to-Digital Converter (ADC) with eight multiplexed analog input channels. The ADC uses a successive approximation technique to convert the analog voltage levels from up to eight different sources. The analog input channels of the ADC are available at Port 2. #### **Features** - Successive approximation - 8-bit or 10-bit resolution (TUE of ± 1 LSB and ± 2 LSB, respectively) - Eight analog channels - Four independent result registers - Result data protection for slow CPU access (wait-for-read mode) - Single conversion mode - Autoscan functionality - Limit checking for conversion results - Data reduction filter (accumulation of up to 2 conversion results) - Two independent conversion request sources with programmable priority - Selectable conversion request trigger - Flexible interrupt generation with configurable service nodes - Programmable sample time - Programmable clock divider - Cancel/restart feature for running conversions - Integrated sample and hold circuitry - Compensation of offset errors - Low power modes # 3.21.1 ADC Clocking Scheme A common module clock $f_{\rm ADC}$ generates the various clock signals used by the analog and digital parts of the ADC module: - f<sub>ADCA</sub> is input clock for the analog part. - $f_{\text{ADCI}}$ is internal clock for the analog part (defines the time base for conversion length and the sample time). This clock is generated internally in the analog part, based on the input clock $f_{\text{ADCA}}$ to generate a correct duty cycle for the analog components. - $f_{ADCD}$ is input clock for the digital part. The internal clock for the analog part $f_{\rm ADCI}$ is limited to a maximum frequency of 10 MHz. Therefore, the ADC clock prescaler must be programmed to a value that ensures $f_{\rm ADCI}$ does not exceed 10 MHz. The prescaler ratio is selected by bit field CTC in register GLOBCTR. A prescaling ratio of 32 can be selected when the maximum performance of the ADC is not required. Figure 35 ADC Clocking Scheme For module clock $f_{ADC}$ = 24 MHz, the analog clock $f_{ADCI}$ frequency can be selected as shown in **Table 34**. Table 34 $f_{ADCI}$ Frequency Selection | Module Clock $f_{ADC}$ | СТС | Prescaling Ratio | Analog Clock $f_{ADCI}$ | |------------------------|---------------------------|------------------|-------------------------| | 24 MHz | 00 <sub>B</sub> | ÷ 2 | 12 MHz (N.A) | | | 01 <sub>B</sub> | ÷ 3 | 8 MHz | | | 10 <sub>B</sub> | ÷ 4 | 6 MHz | | | 11 <sub>B</sub> (default) | ÷ 32 | 750 kHz | As $f_{\rm ADCI}$ cannot exceed 10 MHz, bit field CTC should not be set to $00_{\rm B}$ when $f_{\rm ADC}$ is 24 MHz. During slow-down mode where $f_{\rm ADC}$ may be reduced to 12 MHz, 6 MHz etc., CTC can be set to $00_{\rm B}$ as long as the divided analog clock $f_{\rm ADCI}$ does not exceed 10 MHz. Data Sheet 100 V1.2, 2009-07 Table 36 Chip Identification Number (cont'd) | Product Variant | Chip Identification Number | | | | | | |-----------------|----------------------------|---------|---------|--|--|--| | | AA-Step | AB-Step | AC-Step | | | | | XC888CM-6RFA 5V | 22891503 <sub>H</sub> | - | - | | | | | XC886C-6RFA 5V | 22891542 <sub>H</sub> | - | - | | | | | XC888C-6RFA 5V | 22891543 <sub>H</sub> | - | - | | | | | XC886-6RFA 5V | 22891562 <sub>H</sub> | - | - | | | | | XC888-6RFA 5V | 22891563 <sub>H</sub> | - | - | | | | #### **Electrical Parameters** # 4.2.2 Supply Threshold Characteristics Table 39 provides the characteristics of the supply threshold in the XC886/888. Figure 38 Supply Threshold Parameters Table 39 Supply Threshold Parameters (Operating Conditions apply) | Parameters | Symbol | | Limit Values | | | Unit | |-------------------------------------------------------------------------------|------------------------|----|--------------|------|------|------| | | | | min. | typ. | max. | | | $\overline{V_{\rm DDC}}$ prewarning voltage <sup>1)</sup> | $V_{DDCPW}$ | CC | 2.2 | 2.3 | 2.4 | V | | $\overline{V_{\mathrm{DDC}}}$ brownout voltage in active $\mathrm{mode^{1)}}$ | $V_{DDCBO}$ | CC | 2.0 | 2.1 | 2.2 | V | | RAM data retention voltage | $V_{DDCRDR}$ | CC | 0.9 | 1.0 | 1.1 | V | | $\overline{V_{\rm DDC}}$ brownout voltage in power-down mode <sup>2)</sup> | $V_{\mathrm{DDCBOPD}}$ | CC | 1.3 | 1.5 | 1.7 | V | | $\overline{V_{\text{DDP}}}$ prewarning voltage <sup>3)</sup> | $V_{DDPPW}$ | CC | 3.4 | 4.0 | 4.6 | V | | Power-on reset voltage <sup>2)4)</sup> | $V_{DDCPOR}$ | CC | 1.3 | 1.5 | 1.7 | V | <sup>1)</sup> Detection is disabled in power-down mode. Data Sheet 115 V1.2, 2009-07 <sup>2)</sup> Detection is enabled in both active and power-down mode. Detection is enabled for external power supply of 5.0V. Detection must be disabled for external power supply of 3.3V. <sup>4)</sup> The reset of EVR is extended by 300 μs typically after the VDDC reaches the power-on reset voltage. #### **Electrical Parameters** ### 4.2.4 Power Supply Current Table 41, Table 42, Table 43 and Table 44 provide the characteristics of the power supply current in the XC886/888. Table 41 Power Supply Current Parameters (Operating Conditions apply; $V_{\rm DDP}$ = 5V range) | Parameter | Symbol | Limit | Values | Unit | Test Condition | | | | |----------------------------|-----------|--------------------|-------------------------------------|------|----------------------------|--|--|--| | | | typ. <sup>1)</sup> | p. <sup>1)</sup> max. <sup>2)</sup> | | | | | | | $V_{DDP}$ = 5V Range | | | | | | | | | | Active Mode | $I_{DDP}$ | 27.2 | 32.8 | mA | Flash Device <sup>3)</sup> | | | | | | | 24.3 | 29.8 | mA | ROM Device <sup>3)</sup> | | | | | Idle Mode | $I_{DDP}$ | 21.1 | 25.3 | mA | Flash Device <sup>4)</sup> | | | | | | | 18.2 | 21.6 | mA | ROM Device <sup>4)</sup> | | | | | Active Mode with slow-down | $I_{DDP}$ | 14.1 | 17.0 | mA | Flash Device <sup>5)</sup> | | | | | enabled | | 11.9 | 14.3 | mA | ROM Device <sup>5)</sup> | | | | | Idle Mode with slow-down | $I_{DDP}$ | 11.7 | 15.0 | mA | Flash Device <sup>6)</sup> | | | | | enabled | | 9.7 | 11.9 | mA | ROM Device <sup>6)</sup> | | | | <sup>1)</sup> The typical $I_{\rm DDP}$ values are periodically measured at $T_{\rm A}$ = + 25 °C and $V_{\rm DDP}$ = 5.0 V. Data Sheet 120 V1.2, 2009-07 <sup>2)</sup> The maximum $I_{\rm DDP}$ values are measured under worst case conditions ( $T_{\rm A}$ = + 125 °C and $V_{\rm DDP}$ = 5.5 V). <sup>3)</sup> $I_{\text{DDP}}$ (active mode) is measured with: CPU clock and input clock to all peripherals running at 24 MHz(set by on-chip oscillator of 9.6 MHz and NDIV in PLL\_CON to 1001<sub>B</sub>), $\overline{\text{RESET}} = V_{\text{DDP}}$ , no load on ports. <sup>4)</sup> $I_{\text{DDP}}$ (idle mode) is measured with: CPU clock disabled, watchdog timer disabled, input clock to all peripherals enabled and running at 24 MHz, $\overline{\text{RESET}} = V_{\text{DDP}}$ , no load on ports. <sup>5)</sup> $I_{\text{DDP}}$ (active mode with slow-down mode) is measured with: CPU clock and input clock to all peripherals running at 8 MHz by setting CLKREL in CMCON to 0110<sub>B</sub>, $\overline{\text{RESET}}$ = $V_{\text{DDP}}$ , no load on ports. <sup>6)</sup> $I_{\rm DDP}$ (idle mode with slow-down mode) is measured with: CPU clock disabled, watchdog timer disabled, input clock to all peripherals enabled and running at 8 MHz by setting CLKREL in CMCON to 0110<sub>B</sub>, RESET = $V_{\rm DDP}$ , no load on ports. ### **Electrical Parameters** # 4.3.7 SSC Master Mode Timing Table 51 provides the characteristics of the SSC timing in the XC886/888. Table 51 SSC Master Mode Timing (Operating Conditions apply; CL = 50 pF) | Parameter | Symbol | | Limit Values | | Unit | Test | |----------------------|-----------------------|----|--------------------|---|------|------------| | | | | min. max. | | | Conditions | | SCLK clock period | $t_0$ | CC | 2*T <sub>SSC</sub> | _ | ns | 1)2) | | MTSR delay from SCLK | <i>t</i> <sub>1</sub> | CC | 0 | 8 | ns | 2) | | MRST setup to SCLK | $t_2$ | SR | 24 | _ | ns | 2) | | MRST hold from SCLK | $t_3$ | SR | 0 | _ | ns | 2) | <sup>1)</sup> $T_{SSCmin} = T_{CPU} = 1/f_{CPU}$ . When $f_{CPU} = 24$ MHz, $t_0 = 83.3$ ns. $T_{CPU}$ is the CPU clock period. <sup>2)</sup> Not all parameters are 100% tested, but are verified by design/characterization and test correlation. Figure 52 SSC Master Mode Timing